Preliminary MPS EEPROM X84256 µPort Saver EEPROM 256K FEATURES DESCRIPTION • Up to 10MHz data transfer rate • 25ns Read Access Time • Direct Interface to Microprocessors and Microcontrollers —Eliminates I/O port requirements —No interface glue logic required —Eliminates need for parallel to serial converters • Low Power CMOS —2.5V–5.5V and 5V ±10% Versions —Standby Current Less than 1µA —Active Current Less than 3mA • Byte or Page Write Capable —64-Byte Page Write Mode • Typical Nonvolatile Write Cycle Time: 2ms • High Reliability —1,000,000 Endurance Cycles —Guaranteed Data Retention: 100 Years • Small Packages Options —8, 16-Lead SOIC Packages —14-Lead TSSOP Packages —8-Lead XBGA Packages The µPort Saver memories need no serial ports or special hardware and connect to the processor memory bus. Replacing bytewide data memory, the µPort Saver uses bytewide memory control functions, takes a fraction of the board space and consumes much less power. Replacing serial memories, the µPort Saver provides all the serial benefits, such as low cost, low power, low voltage, and small package size while releasing I/Os for more important uses. The µPort Saver memory outputs data within 25ns of an active read signal. This is less than the read access time of most hosts and provides “no-wait-state” operation. This prevents bottlenecks on the bus. With rates to 10 MHz, the µPort Saver supplies data faster than required by most host read cycle specifications. This eliminates the need for software NOPs. The µPort Saver memories communicate over one line of the data bus using a sequence of standard bus read and write operations. This “bit serial” interface allows the µPort Saver to work well in 8-bit, 16 bit, 32-bit, and 64-bit systems. A Write Protect (WP) pin prevents inadvertent writes to the memory. Xicor EEPROMs are designed and tested for applications requiring extended endurance. Inherent data retention is greater than 100 years. BLOCK DIAGRAM Internal Block Diagram MPS System Connection Ports Saved µP µC A15 WP DSP ASIC RISC A0 D7 CE P0/CS P1/CLK P2/DI P3/DO I/O D0 OE OE WE H.V. GENERATION TIMING & CONTROL COMMAND DECODE AND CONTROL LOGIC EEPROM ARRAY X DEC 32K x 8 WE Y DECODE DATA REGISTER Xicor, Inc. 1998 Patents Pending 4005 1 8/24/99 WW 1 Characteristics subject to change without notice X84256 Preliminary PIN CONFIGURATIONS PIN NAMES Drawings are to the same scale, actual package sizes are shown in inches: 1 8 2 3 4 7 6 5 Data Input/Output CE Chip Enable Input OE Output Enable Input VCC WE Write Enable Input NC WP Write Protect Input OE VCC Supply Voltage WE VSS Ground NC No Connect 8-LEAD SOIC CE I/O WP VSS I/O 14-LEAD TSSOP CE 1 14 V CC PIN DESCRIPTIONS I/O 2 13 NC NC 3 12 NC NC 4 11 NC NC 5 10 NC WP VSS 6 9 OE 8 WE Chip Enable (CE) The Chip Enable input must be LOW to enable all read/ write operations. When CE is HIGH, the chip is deselected, the I/O pin is in the high impedance state, and unless a nonvolatile write operation is underway, the device is in the standby power mode. 7 Output Enable (OE) The Output Enable input must be LOW to enable the output buffer and to read data from the device on the I/O line. 8-LEAD XBGA VCC NC WE OE 1 2 3 4 X84256 8 I/O 7 6 5 CE VSS Write Enable (WE) The Write Enable input must be LOW to write either data or command sequences to the device. WP Data In/Data Out (I/O) Data and command sequences are serially written to or serially read from the device through the I/O pin. 16-LEAD SOIC CE 1 16 V CC I/O 2 NC NC 3 15 14 NC 4 13 NC NC 5 12 NC NC 6 11 NC WP VSS 7 10 OE 8 9 WE NC Write Protect (WP) When the Write Protect input is LOW, nonvolatile writes to the device are disabled. When WP is HIGH, all functions, including nonvolatile writes, operate normally. If a nonvolatile write cycle is in progress, WP going LOW will have no effect on the cycle already underway, but will inhibit any additional nonvolatile write cycles. DEVICE OPERATION The X84256 serial EEPROM is designed to interface directly with most microprocessor buses. Standard CE, OE, and WE signals control the read and write operations, and a single l/O line is used to send and receive data and commands serially. 2 X84256 Preliminary Reset Sequence The reset sequence resets the device and sets an internal write enable latch. A reset sequence can be sent at any time by performing a read/write “0”/read operation (see Figs. 1 and 2). This breaks the multiple read or write cycle sequences that are normally used to read from or write to the part. The reset sequence can be used at any time to interrupt or end a sequential read or page load. As soon as the write “0” cycle is complete, the part is reset (unless a nonvolatile write cycle is in progress). The second read cycle in this sequence, and any further read cycles, will read a HIGH on the l/O pin until a valid read sequence (which includes the address) is issued. The reset sequence must be issued at the beginning of both read and write sequences to be sure the device initiates these operations properly. Data Timing Data input on the l/O line is latched on the rising edge of either WE or CE, whichever occurs first. Data output on the l/O line is active whenever both OE and CE are LOW. Care should be taken to ensure that WE and OE are never both LOW while CE is LOW. Read Sequence A read sequence consists of sending a 16-bit address followed by the reading of data serially. The address is written by issuing 16 separate write cycles (WE and CE LOW, OE HIGH) to the part without a read cycle between the write cycles. The address is sent serially, most significant bit first, over the I/O line. Note that this sequence is fully static, with no special timing restrictions, and the processor is free to perform other tasks on the bus whenever the device CE pin is HIGH. Once the 16 address bits are sent, a byte of data can be read on the I/O line by issuing 8 separate read cycles (OE and CE LOW, WE HIGH). At this point, writing a ‘1’ will terminate the read sequence and enter the low power standby state, otherwise the device will await further reads in the sequential read mode. Write Sequence A nonvolatile write sequence consists of sending a reset sequence, a 16-bit address, up to 64 bytes of data, and then a special “start nonvolatile write cycle” command sequence. The reset sequence is issued first (as described in the Reset Sequence section) to set an internal write enable latch. The address is written serially by issuing 16 separate write cycles (WE and CE LOW, OE HIGH) to the part without any read cycles between the writes. The address is sent serially, most significant bit first, on the l/O pin. Up to 64 bytes of data are written by issuing a multiple of 8 write cycles. Again, no read cycles are allowed between writes. Sequential Read The byte address is automatically incremented to the next higher address after each byte of data is read. The data stored in the memory at the next address can be read sequentially by continuing to issue read cycles. When the highest address in the array is reached, the address counter rolls over to address $0000 and reading may be continued indefinitely. CE OE WE I/O (IN) "0" A15 A14 A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 I/O (OUT) A1 A0 D7 D6 D5 D4 D3 D2 D1 D0 RESET LOAD ADDRESS WHEN ACCESSING: X84256 ARRAY: A15=0 Figure 1. Read Sequence 3 READ DATA X84256 Preliminary CE OE WE I/O (IN) "0" A15 A14 A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 D7 D6 D5 D4 D3 D2 D1 D0 "1" "0" I/O (OUT) RESET WHEN ACCESSING: LOAD ADDRESS LOAD DATA X84256 ARRAY: A15=0 START NONVOLATILE WRITE Figure 2. Write Sequence result: I/O is LOW as long as a nonvolatile write cycle is in progress, and l/O is HIGH when the nonvolatile write cycle is done. The nonvolatile write cycle is initiated by issuing a special read/write “1”/read sequence. The first read cycle ends the page load, then the write “1” followed by a read starts the nonvolatile write cycle. The device recognizes 64byte pages (e.g., beginning at addresses XXXXXXXXX 000000 for X84256). Low Power Operation The device enters an idle state, which draws minimal current when: • an illegal sequence is entered. The following are the more common illegal sequences: —Read/Write/Write—any time —Read/Write ‘1’—When writing the address or writing data. When sending data to the part, attempts to exceed the upper address of the page will result in the address counter “wrapping-around” to the first address on the page, where data loading can continue. For this reason, sending more than 512 consecutive data bits will result in overwriting previous data. A nonvolatile write cycle will not start if a partial or incomplete write sequence is issued. The internal write enable latch is reset when the nonvolatile write cycle is completed and after an invalid write to prevent inadvertent writes. Note that this sequence is fully static, with no special timing restrictions. The processor is free to perform other tasks on the bus whenever the chip enable pin (CE) is HIGH. SYMBOL TABLE WAVEFORM Nonvolatile Write Status The status of a nonvolatile write cycle can be determined at any time by simply reading the state of the l/O pin on the device. This pin is read when OE and CE are LOW and WE is HIGH. During a nonvolatile write cycle the l/O pin is LOW. When the nonvolatile write cycle is complete, the l/O pin goes HIGH. A reset sequence can also be issued during a nonvolatile write cycle with the same 4 INPUTS OUTPUTS Must be steady Will be steady May change from LOW to HIGH Will change from LOW to HIGH May change from HIGH to LOW Will change from HIGH to LOW Don’t Care: Changes Allowed N/A Changing: State Not Known Center Line is High Impedance X84256 Preliminary —Write ‘1’—when reading data —Read/Read/Write ‘1’—after data is written to device, but before entering the NV write sequence. —the device powers-up; —a nonvolatile write operation completes. RECOMMENDED OPERATING CONDITIONS While a sequential read is in progress, the device remains in an active state. This state draws more current than the idle state, but not as much as during a read itself. To go back to the lowest power condition, an invalid condition is created by writing a ‘1’ after the last bit of a read operation. Temperature Min. Max. Commercial 0°C +70°C Industrial –40°C +85°C Military† –55°C +125°C *COMMENT Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and the functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Write Protection The following circuitry has been included to prevent inadvertent nonvolatile writes: —A special “start nonvolatile write” command sequence is required to start a nonvolatile write cycle. ABSOLUTE MAXIMUM RATINGS* Supply Voltage Limits X84256 5V ±10% X84256 – 2.5 2.5V to 5.5V X84256 – 1.8 1.8V to 3.6V Temperature under Bias ...................... –65°C to +135°C Storage Temperature ........................... –65°C to +150°C Terminal Voltage with Respect to VSS .......................................–1V to +7V DC Output Current................................................... 5mA Lead Temperature (Soldering, 10 seconds)..........300°C D.C. OPERATING CHARACTERISTICS (VCC = 5V ±10%) (Over the recommended operating conditions, unless otherwise specified.) Limits Symbol Parameter Min. Max. Units Test Conditions ICC1 VCC Supply Current (Read) 1 mA ICC2 VCC Supply Current (Write) 3 mA ICC During Nonvolatile Write Cycle All Inputs at CMOS Levels ISB1 VCC Standby Current 1 µA CE = VCC, Other Inputs = VCC or VSS ILI Input Leakage Current 10 µA VIN = VSS to VCC ILO Output Leakage Current 10 µA VOUT = VSS to VCC VlL (1) Input LOW Voltage –0.5 VCC x 0.3 V VIH (1) Input HIGH Voltage VCC x 0.7 VCC + 0.5 V VOL Output LOW Voltage 0.4 V IOL = 2.1mA VOH Output HIGH Voltage V IOH = –1mA VCC – 0.8 Notes: (1) VIL Min. and VIH Max. are for reference only and are not tested. 5 OE = VIL, WE = VIH, I/O = Open, CE clocking @ 10MHz X84256 Preliminary D.C. OPERATING CHARACTERISTICS (VCC = 2.5V to 5.5V) (Over the recommended operating conditions, unless otherwise specified.) Symbol Parameter Limits Min. Max. Units Test Conditions ICC1 VCC Supply Current (Read) 1 mA OE = VIL, WE = VIH, I/O = Open, CE clocking @ 5MHz ICC2 VCC Supply Current (Write) 3 mA ICC During Nonvolatile Write Cycle All Inputs at CMOS Levels ISB1 VCC Standby Current 1 µA CE = VCC, Other Inputs = VCC or VSS ILI Input Leakage Current 10 µA VIN = VSS to VCC ILO Output Leakage Current 10 µA VOUT = VSS to VCC VlL(1) Input LOW Voltage –0.5 VCC x 0.3 V VIH(1) Input HIGH Voltage VCC x 0.7 VCC + 0.5 V VOL Output LOW Voltage 0.4 V IOL = 1mA, VCC = 3V VOH Output HIGH Voltage V IOH = –400µA, VCC = 3V VCC – 0.4 D.C. OPERATING CHARACTERISTICS (VCC = 1.8V to 3.6V) (Over the recommended operating conditions, unless otherwise specified.) Symbol Parameter Limits Min. Max. Units Test Conditions ICC1 VCC Supply Current (Read) 500 µA OE = VIL, WE = VIH, I/O = Open, CE clocking @ 3MHz ICC2 VCC Supply Current (Write) 2 mA ICC During Nonvolatile Write Cycle All Inputs at CMOS Levels ISB1 VCC Standby Current 1 µA CE = VCC, Other Inputs = VCC or VSS ILI Input Leakage Current 10 µA VIN = VSS to VCC ILO Output Leakage Current 10 µA VOUT = VSS to VCC VlL(1) Input LOW Voltage –0.5 VCC x 0.3 V VIH(1) Input HIGH Voltage VCC x 0.7 VCC + 0.5 V VOL Output LOW Voltage 0.4 V IOL = 0.5mA, VCC = 2V VOH Output HIGH Voltage V IOH = –250µA, VCC = 2V VCC – 0.2 Notes: (1) VIL Min. and VIH Max. are for reference only and are not tested. 6 X84256 Preliminary CAPACITANCE TA = +25°C, f = 1MHz, VCC = 5V Symbol CI/O Parameter (2) CIN(2) Max. Units Test Conditions Input/Output Capacitance 8 pF VI/O = 0V Input Capacitance 6 pF VIN = 0V Notes: (2) Periodically sampled, but not 100% tested. POWER-UP TIMING Symbol (3) tPUW(3) tPUR Parameter Max. Units Power-up to Read Operation 2 ms Power-up to Write Operation 5 ms Notes: (3) Time delays required from the time the VCC is stable until the specific operation can be initiated. Periodically sampled, but not 100% tested. A.C. CONDITIONS OF TEST VCC x 0.1 to VCC x 0.9 Input Pulse Levels Input Rise and Fall Times 5ns Input and Output Timing Levels VCC x 0.5 EQUIVALENT A.C. LOAD CIRCUITS 5V 2.06KΩ 2.8K Ω 2.39KΩ OUTPUT 3.03KΩ 2V 3V OUTPUT OUTPUT 30pF 4.58KΩ 30pF 7008 FRM F06 7008 FRM F07 7 5.6K Ω 30pF X84256 Preliminary A.C. CHARACTERISTICS (Over the recommended operating conditions, unless otherwise specified.) Read Cycle Limits – X84256 VCC = 5V±10% Symbol Parameter Min. Max VCC = 2.5V – 5.5V VCC = 1.8V – 3.6V Min. Max. Min. Max. Units tRC Read Cycle Time tCE CE Access Time 25 50 70 ns tOE OE Access Time 25 50 70 ns tOEL OE Pulse Width 50 60 90 ns tOEH OE High Recovery Time 50 60 90 ns tLOW CE LOW Time 50 70 90 ns tHIGH CE HIGH Time 50 120 180 ns tLZ(4) CE LOW to Output In Low Z 0 0 0 ns tHZ(4) CE HIGH to Output In High Z 0 tOLZ(4) OE LOW to Output In Low Z 0 tOHZ(4) OE HIGH to Output In High Z 0 tOH Output Hold from CE or OE HIGH 0 0 0 ns tWES WE HIGH Setup Time 25 25 25 ns tWEH WE HIGH Hold Time 25 25 25 ns 100 200 25 330 0 30 0 25 0 ns 35 0 0 30 0 ns ns 35 ns Notes: (4) Periodically sampled, but not 100% tested. tHZ and tOHZ are measured from the point where CE or OE goes HIGH (whichever occurs first) to the time when I/O is no longer being driven into a 5pF load. tRC tLOW tHIGH tCE CE WE tWES t OEL tOE OE t OEH tWEH t OHZ I/O DATA t OLZ t LZ 8 HIGH Z tOH t HZ X84256 Preliminary Write Cycle Limits – X84256 Symbol Parameter tNVWC(5) Nonvolatile Write Cycle Time tWC Write Cycle Time tWP VCC = 5V ±10% Min. Max. VCC = 2.5V – 5.5V VCC = 1.8V – 3.6V Min. 5 Max. Min. 5 Max. 5 Units ms 100 200 330 ns WE Pulse Width 25 40 70 ns tWPH WE HIGH Recovery Time 65 150 200 ns tCS Write Setup Time 0 0 0 ns tCH Write Hold Time 0 0 0 ns tCP CE Pulse Width 25 40 70 ns tCPH CE HIGH Recovery Time 65 150 200 ns tOES OE HIGH Setup Time 25 25 50 ns tOEH OE HIGH Hold Time 25 25 50 ns tDS(6) Data Setup Time 12 20 30 ns Data Hold Time 5 5 5 ns tWPSU WP HIGH Setup 100 100 150 ns tWPHD(7) WP HIGH Hold 100 100 150 ns tDH(6) (7) Notes: (5) tNVWC is the time from the falling edge of OE or CE (whichever occurs last) of the second read cycle in the “start nonvolatile write cycle” sequence until the self-timed, internal nonvolatile write cycle is completed. (6) Data is latched into the X84256 on the rising edge of CE or WE, whichever occurs first. (7) Periodically sampled, but not 100% tested. 9 X84256 Preliminary CE Controlled Write Cycle tCPH tCP CE tOES tOEH OE tCS WE tCH tWP tWPH WP tWPSU tWPHD tDS I/O tDH DATA HIGH Z tWC WE Controlled Write Cycle tCPH tCP CE tOES OE t CS WE tCH tOEH tWPH tWP t WPHD WP tWPSU tDS I/O t DH DATA HIGH Z tWC 10 X84256 Preliminary PACKAGING INFORMATION 8-LEAD XBGA X84256: Bottom View A1 D1 VCC CE NC e WE WP OE E VSS E C B I/O D D A1 A NOTE: ALL DIMENSIONS IN µM ALL DIMENSIONS ARE TYPICAL VALUES 11 X84256 Preliminary PACKAGING INFORMATION 8-LEAD PLASTIC SMALL OUTLINE GULL WING PACKAGE TYPE S 0.150 (3.80) 0.158 (4.00) 0.228 (5.80) 0.244 (6.20) PIN 1 INDEX PIN 1 0.014 (0.35) 0.019 (0.49) 0.188 (4.78) 0.197 (5.00) (4X) 7° 0.053 (1.35) 0.069 (1.75) 0.004 (0.19) 0.010 (0.25) 0.050 (1.27) 0.010 (0.25) 0.020 (0.50) X 45° 0.050" TYPICAL 0.050" TYPICAL 0° – 8° 0.0075 (0.19) 0.010 (0.25) 0.250" 0.016 (0.410) 0.037 (0.937) FOOTPRINT NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) 12 0.030" TYPICAL 8 PLACES X84256 Preliminary 16-LEAD PLASTIC SMALL OUTLINE GULL WING P ACKAGE TYPE S 0.150 (3.80) 0.158 (4.00) 0.228 (5.80) 0.244 (6.20) PIN 1 INDEX PIN 1 0.014 (0.35) 0.020 (0.51) 0.386 (9.80) 0.394 (10.01) (4X) 7° 0.053 (1.35) 0.069 (1.75) 0.004 (0.19) 0.010 (0.25) 0.050 (1.27) 0.010 (0.25) 0.020 (0.50) X 45° 0.050" Typical 0° – 8° 0.0075 (0.19) 0.010 (0.25) 0.050" Typical 0.250" 0.016 (0.410) 0.037 (0.937) FOOTPRINT 0.030" Typical 16 Places NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) 13 X84256 Preliminary PACKAGING INFORMATION 14-LEAD PLASTIC, TSSOP, PACKAGE TYPE V .025 (.65) BSC .169 (4.3) .252 (6.4) BSC .177 (4.5) .193 (4.9) .200 (5.1) .047 (1.20) .0075 (.19) .0118 (.30) .002 (.05) .006 (.15) .010 (.25) Gage Plane 0° – 8° Seating Plane .019 (.50) .029 (.75) Detail A (20X) .031 (.80) .041 (1.05) See Detail “A” NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) 14 X84256 Preliminary ORDERING INFORMATION X84256 X X –X VCC Range Blank = 4.5V to 5.5V, 10 MHz 2.5 = 2.5V to 5.5V, 5 MHz 1.8 = 1.8V to 3.6V, 3MHz (contact factory) Device Temperature Range Blank = Commercial = 0°C to +70°C I = Industrial = –40°C to +85°C Military = –55°C to +125°C (contact factory) Packages: X84256 S8 = 8-Lead SOIC S16 = 16-Lead SOIC V14 = 14-Lead TSSOP Z = 8-Lead XBGA *PART MARK CONVENTION 14-Lead TSSOP YWW 84256 F = 2.5 to 5.5V, 0 to +70°C G = 2.5 to 5.5V, -40 to +85°C Blank = 4.5 to 5.5V, 0 to +70°C I = 4.5 to 5.5V, -40 to +85°C 8-Lead XBGA 8-Lead SOIC X84256 X XX Blank = 8-Lead SOIC Complete Part Number Top Mark X84256Z–2.5 X84256ZI–2.5 XABA XABB F = 2.5 to 5.5V, 0 to +70°C G = 2.5 to 5.5V, -40 to +85°C Blank = 4.5 to 5.5V, 0 to +70°C I = 4.5 to 5.5V, -40 to +85°C LIMITED WARRANTY Devices sold by Xicor, Inc. are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. Xicor, Inc. makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Xicor, Inc. makes no warranty of merchantability or fitness for any purpose. Xicor, Inc. reserves the right to discontinue production and change specifications and prices at any time and without notice. Xicor, Inc. assumes no responsibility for the use of any circuitry other than circuitry embodied in a Xicor, Inc. product. No other circuits, patents, licenses are implied. U.S. PATENTS Xicor products are covered by one or more of the following U.S. Patents: 4,263,664; 4,274,012; 4,300,212; 4,314,265; 4,326,134; 4,393,481; 4,404,475; 4,450,402; 4,486,769; 4,488,060; 4,520,461; 4,533,846; 4,599,706; 4,617,652; 4,668,932; 4,752,912; 4,829, 482; 4,874, 967; 4,883, 976. Foreign patents and additional patents pending. LIFE RELATED POLICY In situations where semiconductor component failure may endanger life, system designers using this product should design the system with appropriate error detection and correction, redundancy and back-up features to prevent such an occurence. Xicor's products are not authorized for use in critical components in life support devices or systems. 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. 15