AD AD7367

1 MSPS, 8-Channel, Software-Selectable,
True Bipolar Input, 12-Bit Plus Sign ADC
AD7329
FEATURES
FUNCTIONAL BLOCK DIAGRAM
MUXOUT+
MUXOUT–
ADC IN–
ADC IN+
VDD
REFIN/REFOUT
VCC
2.5V
VREF
VIN0
VIN1
VIN2
VIN3
I/P
MUX
T/H
VIN4
13-BIT SUCCESSIVE
APPROXIMATION
ADC
VIN5
VIN6
VIN7
DOUT
CONTROL
LOGIC AND
REGISTERS
CHANNEL
SEQUENCER
SCLK
CS
DIN
AD7329
VSS
AGND
VDRIVE
Figure 1.
GENERAL DESCRIPTION
The AD7329 1 is an 8-channel, 12-bit plus sign successive
approximation ADC designed on the iCMOS (industrial
CMOS) process. iCMOS is a process combining high voltage
CMOS and low voltage CMOS. It enables the development of
a wide range of high performance analog ICs capable of 33 V
operation in a footprint that no previous generation of high
voltage parts could achieve. Unlike analog ICs using conventional
CMOS processes, iCMOS components can accept bipolar input
signals while providing increased performance, dramatically
reduced power consumption, and reduced package size.
The AD7329 can accept true bipolar analog input signals. The
AD7329 has four software-selectable input ranges, ±10 V, ±5 V,
±2.5 V, and 0 V to +10 V. Each analog input channel can be
independently programmed to one of the four input ranges.
The analog input channels on the AD7329 can be programmed
to be single-ended, true differential, or pseudo differential.
The ADC contains a 2.5 V internal reference. The AD7329 also
allows for external reference operation. If a 3 V reference is
applied to the REFIN/REFOUT pin, the AD7329 can accept a true
bipolar ±12 V analog input. The ADC has a high speed serial
interface that can operate at throughput rates up to 1 MSPS.
PRODUCT HIGHLIGHTS
1.
The AD7329 can accept true bipolar analog input signals,
±10 V, ±5 V, ±2.5 V, and 0 V to +10 V unipolar signals.
2.
The eight analog inputs can be configured as eight singleended inputs, four true differential input pairs, four pseudo
differential inputs, or seven pseudo differential inputs.
3.
1 MSPS serial interface. SPI®-/QSPI™-/DSP-/MICROWIRE™compatible interface.
4.
Low power, 21 mW, at 1 MSPS.
5.
MUXOUT and ADCIN pins allow for signal conditioning of
the mux output prior to entering the ADC.
Table 1. Similar Devices
Device
Number
AD7328
AD7327
AD7324
AD7323
AD7322
AD7321
1
Throughput Rate
1000 kSPS
500 kSPS
1000 kSPS
500 kSPS
1000 kSPS
500 kSPS
Number of Channels
8
8
4
4
2
2
Protected by U.S. Patent No. 6,731,232.
Rev. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
www.analog.com
Fax: 781.461.3113
©2006 Analog Devices, Inc. All rights reserved.
05402-001
12-bit plus sign SAR ADC
True bipolar input ranges
Software-selectable input ranges
±10 V, ±5 V, ±2.5 V, 0 V to +10 V
1 MSPS throughput rate
Eight analog input channels with channel sequencer
Single-ended true differential and pseudo differential
analog input capability
High analog input impedance
MUXOUT and ADCIN pins allow separate access to mux and ADC
Low power: 21 mW
Temperature indicator
Full power signal bandwidth: 20 MHz
Internal 2.5 V reference
High speed serial interface
iCMOS™ process technology
24-lead TSSOP package
Power-down modes
AD7329
TABLE OF CONTENTS
Features .............................................................................................. 1
Registers........................................................................................... 25
Functional Block Diagram .............................................................. 1
Addressing Registers.................................................................. 25
General Description ......................................................................... 1
Control Register ......................................................................... 26
Product Highlights ........................................................................... 1
Sequence Register....................................................................... 28
Revision History ............................................................................... 2
Range Registers........................................................................... 28
Specifications..................................................................................... 3
Sequencer Operation ..................................................................... 29
Timing Specifications .................................................................. 7
Reference ..................................................................................... 31
Absolute Maximum Ratings............................................................ 8
VDRIVE ............................................................................................ 31
ESD Caution.................................................................................. 8
Temperature Indicator............................................................... 31
Pin Configuration and Function Descriptions............................. 9
Modes of Operation ....................................................................... 32
Typical Performance Characteristics ........................................... 11
Normal Mode.............................................................................. 32
Terminology .................................................................................... 15
Full Shutdown Mode.................................................................. 32
Theory of Operation ...................................................................... 17
Autoshutdown Mode ................................................................. 33
Circuit Information.................................................................... 17
Autostandby Mode..................................................................... 33
Converter Operation.................................................................. 17
Power vs. Throughput Rate....................................................... 34
Output Coding............................................................................ 18
Serial Interface ................................................................................ 35
Transfer Functions...................................................................... 18
Microprocessor Interfacing........................................................... 36
Analog Input Structure.............................................................. 18
AD7329 to ADSP-21xx.............................................................. 36
Track-and-Hold Section ............................................................ 19
AD7329 to ADSP-BF53x ........................................................... 36
Typical Connection Diagram ................................................... 20
Outline Dimensions ....................................................................... 37
Analog Input ............................................................................... 20
Ordering Guide .......................................................................... 37
Driver Amplifier Choice............................................................ 23
REVISION HISTORY
4/06—Revision 0: Initial Version
Rev. 0 | Page 2 of 40
AD7329
SPECIFICATIONS
VDD = 12 V to 16.5 V, VSS = −12 V to −16.5 V, VCC = 4.75 V to 5.25 V, VDRIVE = 2.7 V to 5.25 V, VREF = 2.5 V internal/external, fSCLK = 20
MHz, fS = 1 MSPS, TA = TMAX to TMIN, unless otherwise noted. MUXOUT+ is connected directly to ADCIN+ and MUXOUT −is connected
directly to ADCIN−, which is connected to GND for single-ended mode.
Table 2.
Parameter 1
DYNAMIC PERFORMANCE
Signal-to-Noise Ratio (SNR) 2
Signal-to-Noise + Distortion
(SINAD)2
Total Harmonic Distortion (THD)2
Min
B Version
Typ
76
72.5
75
77
74
76.5
dB
dB
dB
72
76.5
73.5
dB
dB
73.5
dB
−87
−85
−82
Max
−80
−77
−80
Peak Harmonic or Spurious
Noise (SFDR)2
Intermodulation Distortion
(IMD) 2
Second-Order Terms
Third-Order Terms
Aperture Delay 3
Aperture Jitter3
Common-Mode Rejection
(CMRR)2
Channel-to-Channel Isolation2
Full Power Bandwidth
Unit
dB
dB
dB
dB
−88
−80
dB
−86
−84
−78
dB
dB
−82
dB
−88
−90
7
50
−79
dB
dB
ns
ps
dB
−75
dB
20
1.5
MHz
MHz
Rev. 0 | Page 3 of 40
Test Conditions/Comments
fIN = 50 kHz sine wave
Differential mode
Single-ended/pseudo differential mode
Differential mode; ±2.5 V and ±5 V ranges
Differential mode; 0 V to +10 V and ±10 V ranges
Single-ended/pseudo differential mode; ±2.5 V and
±5 V ranges
Single-ended/pseudo differential mode; 0 V to +10 V
and ±10 V ranges
Differential mode; ±2.5 V and ±5 V ranges
Differential mode; 0 V to +10 V and ±10 V ranges
Single-ended/pseudo differential mode; ±2.5 V and
±5 V ranges
Single-ended/pseudo differential mode; 0 V to +10 V
and ±10 V ranges
Differential mode; ±2.5 V and ±5 V ranges
Differential mode; 0 V to +10 V and ±10 V ranges
Single-ended/pseudo differential mode; ±2.5 V and
±5 V ranges
Single-ended/pseudo differential mode; 0 V to +10 V
and ±10 V ranges
fa = 50 kHz, fb = 30 kHz
Up to 100 kHz ripple frequency; see Figure 17
fIN on unselected channels up to 100 kHz;
see Figure 14
At 3 dB
At 0.1 dB
AD7329
Parameter 1
DC ACCURACY 4
Resolution
No Missing Codes
Min
B Version
Typ
Max
13
12-bit
plus sign
11-bit
plus sign
Integral Nonlinearity2
Differential mode
Bits
Single-ended/pseudo differential mode
±1.1
±1
LSB
LSB
LSB
−0.9/+1.5
LSB
±0.9
LSB
Differential mode
Single-ended/pseudo differential mode
Single-ended/pseudo differential mode
(LSB = FSR/8192)
Differential mode; guaranteed no missing codes to
13 bits
Single-ended mode; guaranteed no missing codes to
12 bits
Single-ended/psuedo differential mode
(LSB = FSR/8192)
Single-ended/pseudo differential mode
Differential mode
Single-ended/pseudo differential mode
Differential mode
Single-ended/pseudo differential mode
Differential mode
Single-ended/pseudo differential mode
Differential mode
Single-ended/pseudo differential mode
Differential mode
Single-ended/pseudo differential mode
Differential mode
Single-ended/pseudo differential mode
Differential mode
Single-ended/pseudo differential mode
Differential mode
Single-ended/pseudo differential mode
Differential mode
Single-ended/pseudo differential mode
Differential mode
−0.7/+1
Offset Error2, 5
Offset Error Match2, 5
Gain Error2, 5
Gain Error Match2, 5
Positive Full-Scale Error2, 6
Positive Full-Scale Error Match2, 6
Bipolar Zero Error2, 6
Bipolar Zero Error Match2, 6
Negative Full-Scale Error2, 6
Negative Full-Scale Error Match2, 6
Test Conditions/Comments
All dc accuracy specifications are typical for
0 V to 10 V mode.
Bits
Bits
−0.7/+1.2
Differential Nonlinearity2
Unit
LSB
−4/+9
−7/+10
±0.6
±0.5
±8.0
±14
±0.5
±0.5
±4
±7
±0.5
±0.5
±8.5
±7.5
±0.5
±0.5
±4
±6
±0.5
±0.5
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
LSB
Rev. 0 | Page 4 of 40
AD7329
Parameter 1
ANALOG INPUT
Input Voltage Ranges
(Programmed via Range
Register)
B Version
Typ
Min
Max
Unit
Test Conditions/Comments
±10
V
Reference = 2.5 V; see Table 6
VDD = 10 V min, VSS = −10 V min, VCC = 2.7 V to 5.25 V
±5
±2.5
0 to 10
V
V
V
±3.5
±6
±5
+3/−5
V
V
V
V
nA
nA
pF
pF
pF
pF
pF
pF
pF
pF
Pseudo Differential VIN−
Input Range
DC Leakage Current
±100
3
16
7
10
14.5
10.5
4.0
7.5
13
Input Capacitance3
ADCIN± Capacitance3
MUXOUT− Capacitance3
MUXOUT+ Capacitance3
REFERENCE INPUT/OUTPUT
Input Voltage Range
Input DC Leakage Current
Input Capacitance
Reference Output Voltage
Reference Output Voltage Error
@ 25°C
Reference Output Voltage
TMIN to TMAX
Reference Temperature
Coefficient
Reference Output Impedance
LOGIC INPUTS
Input High Voltage, VINH
Input Low Voltage, VINL
Input Current, IIN
Input Capacitance, CIN3
LOGIC OUTPUTS
Output High Voltage, VOH
Output Low Voltage, VOL
Floating-State Leakage Current
Floating-State Output
Capacitance3
Output Coding
2.5
3
±1
±5
V
μA
pF
V
mV
±10
mV
25
ppm/°C
10
2.5
3
7
VDD = 5 V min, VSS = −5 V min, VCC = 2.7 V to 5.25 V
VDD = 5 V min, VSS = − 5 V min, VCC = 2.7 V to 5.25 V
VDD = 10 V min, VSS = AGND min, VCC = 2.7 V to 5.25 V
VDD = 16.5 V, VSS = −16.5 V, VCC = 5 V; see Figure 43 and
Figure 44
Reference = 2.5 V; range = ±10 V
Reference = 2.5 V; range = ±5 V
Reference = 2.5 V; range = ±2.5 V
Reference = 2.5 V; range = 0 V to +10 V
VIN = VDD or VSS
Per channel, VIN = VDD or VSS
When in track, all ranges, single ended
When in track, ±10 V range, single ended
When in track, ±5 V range, single ended
When in track, ±2.5 V range, single ended
When in track, 0 V to +10 V range, single ended
When in hold, all ranges, single ended
All ranges, single ended
All ranges, single ended
ppm/°C
Ω
2.4
0.8
0.4
±1
10
VDRIVE −
0.2 V
0.4
±1
5
V
V
V
μA
pF
VCC = 4.75 V to 5.25 V
VCC = 2.7 to 3.6 V
VIN = 0 V or VDRIVE
V
ISOURCE = 200 μA
V
μA
pF
ISINK = 200 μA
Straight natural binary
Twos complement
Rev. 0 | Page 5 of 40
Coding bit set to 1 in control register
Coding bit set to 0 in control register
AD7329
Parameter 1
CONVERSION RATE
Conversion Time
Track-and-Hold Acquisition
Time2, 3
Throughput Rate
POWER REQUIREMENTS
VDD
VSS
VCC
VDRIVE
Normal Mode (Static)
Normal Mode (Operational)
IDD
ISS
ICC and IDRIVE
Autostandby Mode (Dynamic)
IDD
ISS
ICC and IDRIVE
Autoshutdown Mode (Static)
IDD
ISS
ICC and IDRIVE
Full Shutdown Mode
IDD
ISS
ICC and IDRIVE
POWER DISSIPATION
Normal Mode (Operational)
Min
B Version
Typ
12
−12
2.7
2.7
Max
Unit
Test Conditions/Comments
800
300
ns
ns
16 SCLK cycles with SCLK = 20 MHz
Full-scale step input; see the Terminology section
1
770
MSPS
kSPS
16.5
−16.5
5.25
5.25
V
V
V
V
mA
See the Serial Interface section; VCC = 4.75 V to 5.25 V
VCC < 4.75 V
Digital inputs = 0 V or VDRIVE
See Table 6
See Table 6
See Table 6; typical specifications for VCC < 4.75 V
0.9
360
410
3.2
μA
μA
mA
200
210
1.3
μA
μA
mA
1
1
1
μA
μA
μA
1
1
1
μA
μA
μA
VDD= 16.5, VSS = −16.5 V, VCC = VDRIVE = 5.25 V
fSAMPLE = 1 MSPS
VDD = 16.5 V
VSS = −16.5 V
VCC = VDRIVE = 5.25 V
fSAMPLE = 250 kSPS
VDD = 16.5 V
VSS = −16.5 V
VCC = VDRIVE = 5.25 V
SCLK on or off
VDD = 16.5 V
VSS = −16.5 V
VCC = VDRIVE = 5.25 V
SCLK on or off
VDD = 16.5 V
VSS = −16.5 V
VCC = VDRIVE = 5.25 V
30
mW
mW
μW
VDD = 16.5 V, VSS = −16.5 V, VCC = 5.25 V
VDD = 12 V, VSS = −12 V, VCC = 5 V
VDD = 16.5 V, VSS = −16.5 V, VCC = 5.25 V
21
Full Shutdown Mode
38.25
1
Temperature range is −40°C to +85°C.
See the Terminology section.
Sample tested during initial release to ensure compliance.
4
For dc accuracy specifications, the LSB size for differential mode is FSR/8192. For single-ended mode/pseudo differential mode, the LSB size is FSR/4096, unless
otherwise noted.
5
Unipolar 0 V to 10 V range with straight binary output coding.
6
Bipolar range with twos complement output coding.
2
3
Rev. 0 | Page 6 of 40
AD7329
TIMING SPECIFICATIONS
VDD = 12 V to 16.5 V, VSS = −12 V to −16.5 V, VCC = 4.75 V to 5.25 V, VDRIVE = 2.7 V to 5.25 V, VREF = 2.5 V internal/external, TA = TMAX to
TMIN. Timing specifications apply with a 32 pF load, unless otherwise noted. MUXOUT+ is connected directly to ADCIN+ and MUXOUT −is
connected directly to ADCIN−, which is connected to GND for single-ended mode.
Table 3.
Parameter
fSCLK
tCONVERT
tQUIET
t1
t2 1
t3
t4
t5
t6
t7
t8
t9
t10
tPOWER-UP
Unit
kHz min
MHz max
ns max
ns min
ns min
ns min
ns min
ns max
ns max
ns min
ns min
ns min
ns max
ns min
ns min
ns min
ns max
μs max
25
μs typ
25
Description
VDRIVE ≤ VCC
tSCLK = 1/fSCLK
Minimum time between end of serial read and next falling edge of CS
Minimum CS pulse width
CS to SCLK set-up time; bipolar input ranges (±10 V, ±5 V, ±2.5 V)
Unipolar input range (0 V to 10 V)
Delay from CS until DOUT three-state disabled
Data access time after SCLK falling edge
SCLK low pulse width
SCLK high pulse width
SCLK to data valid hold time
SCLK falling edge to DOUT high impedance
SCLK falling edge to DOUT high impedance
DIN set-up time prior to SCLK falling edge
DIN hold time after SCLK falling edge
Power-up from autostandby
Power-up from full shutdown/autoshutdown mode, internal
reference
Power-up from full shutdown/autoshutdown mode, external
reference
When using VCC = 4.75 V to 5.25 V and the 0 V to 10 V unipolar range, running at 1 MSPS throughput rate with t2 at 20 ns, the mark space ratio needs to be limited to 50:50.
t1
CS
t2
SCLK
t6
1
2
3
4
3 IDENTIFICATION BITS
t3
ADD1
DOUT
THREE- ADD2
t9
STATE
DIN
WRITE
REG
SEL1
ADD0
tCONVERT
SIGN
5
t4
13
14
DB11
15
16
t5
t7
DB10
DB2
t8
DB1
DB0
t10
REG
SEL2
tQUIET
THREE-STATE
MSB
LSB
Figure 2. Serial Interface Timing Diagram
Rev. 0 | Page 7 of 40
0
05402-002
1
Limit at TMIN, TMAX
VCC < 4.75 V
VCC = 4.75 V to 5.25 V
50
50
14
20
16 × tSCLK
16 × tSCLK
75
60
12
5
25
20
45
35
26
14
57
43
0.4 × tSCLK
0.4 × tSCLK
0.4 × tSCLK
0.4 × tSCLK
13
8
40
22
10
9
4
4
2
2
750
750
500
500
AD7329
ABSOLUTE MAXIMUM RATINGS
TA = 25°C, unless otherwise noted
Table 4.
Parameter
VDD to AGND, DGND
VSS to AGND, DGND
VDD to VCC
VCC to AGND, DGND
VDRIVE to AGND, DGND
AGND to DGND
Analog Input Voltage to AGND 1
Digital Input Voltage to DGND
Digital Output Voltage to GND
REFIN to AGND
Input Current to Any Pin
Except Supplies 2
Operating Temperature Range
Storage Temperature Range
Junction Temperature
TSSOP Package
θJA Thermal Impedance
θJC Thermal Impedance
Pb-Free Temperature, Soldering
Reflow
ESD
Rating
−0.3 V to +16.5 V
+0.3 V to −16.5 V
VCC − 0.3 V to +16.5 V
−0.3 V to +7 V
−0.3 V to +7 V
−0.3 V to +0.3 V
VSS − 0.3 V to VDD + 0.3 V
−0.3 V to +7 V
−0.3 V to VDRIVE + 0.3 V
−0.3 V to VCC + 0.3 V
±10 mA
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only; functional operation of the device at these or any
other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
−40°C to +85°C
−65°C to +150°C
150°C
128°C/W
42°C/W
260(0)°C
2.5 kV
1
If the analog inputs are being driven from alternative VDD and VSS supply
circuitry, Schottky diodes should be placed in series with the AD7329’s VDD
and VSS supplies.
2
Transient currents of up to 100 mA do not cause SCR latch-up.
ESD CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on
the human body and test equipment and can discharge without detection. Although this product features
proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy
electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance
degradation or loss of functionality.
Rev. 0 | Page 8 of 40
AD7329
CS 1
24
SCLK
DIN 2
23
DGND
DGND 3
22
DOUT
AGND 4
AD7329
21
VDRIVE
TOP VIEW
(Not to Scale)
20
VCC
REFIN/REFOUT 5
19
VDD
ADCIN+ 7
VSS 6
18
ADCIN–
MUXOUT+ 8
17
MUXOUT–
VIN0 9
16
VIN2
VIN1 10
15
VIN3
VIN4 11
14
VIN6
VIN5 12
13
VIN7
05402-003
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
Figure 3. TSSOP Pin Configuration
Table 5. Pin Function Descriptions
Pin No.
24
Mnemonic
SCLK
22
DOUT
1
CS
2
DIN
21
VDRIVE
3, 23
DGND
4
AGND
5
REFIN/REFOUT
20
VCC
19
6
7
VDD
VSS
ADCIN+
8
MUXOUT+
Descriptions
Serial Clock, Logic Input. A serial clock input provides the SCLK used for accessing the data from the AD7329.
This clock is also used as the clock source for the conversion process.
Serial Data Output. The conversion output data is supplied to this pin as a serial data stream. The bits are
clocked out on the falling edge of the SCLK input, and 16 SCLKs are required to access the data. The data
stream consists of three channel identification bits, the sign bit, and 12 bits of conversion data. The data is
provided MSB first (see the Serial Interface section).
Chip Select. Active low logic input. This input provides the dual function of initiating conversions on the
AD7329 and frames the serial data transfer.
Data In. Data to be written to the on-chip registers is provided on this input and is clocked into the register
on the falling edge of SCLK (see the Registers section).
Logic Power Supply Input. The voltage supplied at this pin determines at what voltage the interface operates.
This pin should be decoupled to DGND. The voltage at this pin can be different than that at VCC but should
not exceed VCC by more than 0.3 V.
Digital Ground. Ground reference point for all digital circuitry on the AD7329. The DGND and AGND voltages
ideally should be at the same potential and must not be more than 0.3 V apart, even on a transient basis.
Analog Ground. Ground reference point for all analog circuitry on the AD7329. All analog input signals and
any external reference signal should be referred to this AGND voltage. The AGND and DGND voltages ideally
should be at the same potential and must not be more than 0.3 V apart, even on a transient basis.
Reference Input/Reference Output. The on-chip reference is available on this pin for use external to the
AD7329. Alternatively, the internal reference can be disabled and an external reference applied to this input.
On power up, this is the default condition. The nominal internal reference voltage is 2.5 V, which appears at
this pin. A 680 nF capacitor should be placed on the reference pin (see the Reference section).
Analog Supply Voltage, 2.7 V to 5.25 V. This is the supply voltage for the ADC core on the AD7329. This supply
should be decoupled to AGND.
Positive Power Supply Voltage. This is the positive supply voltage for the analog input section.
Negative Power Supply Voltage. This is the negative supply voltage for the analog input section.
Positive ADC Input. This pin allows access to the on-chip track-and-hold. The voltage applied to this pin is still
a high voltage signal (±10 V, ±5 V, ±2.5 V, or 0 V to +10 V).
Positive Multiplexer Output. The output of the multiplexer appears at this pin. The voltage at this pin is still a
high voltage signal equivalent to the voltage applied to the VIN+ input channel, as selected in the control
register or sequence register. If no external filtering or buffering is required, this pin should be tied to the
ADCIN+ pin.
Rev. 0 | Page 9 of 40
AD7329
Pin No.
17
Mnemonic
MUXOUT−
18
ADCIN−
9 to 16
VIN0 to VIN7
Descriptions
Negative Multiplexer Output. This pin allows access to the on-chip track-and-hold. The voltage applied to this
pin is still a high voltage signal when the AD7329 is in differential mode. When the AD7329 is in single-ended
mode, this signal is AGND, and MUXOUT− can be connected directly to the ADCIN− pin. When the AD7329 is in
pseudo differential mode, a small dc voltage appears at this pin, and this pin should be tied to the ADCIN− pin.
Negative ADC Input. This pin allows access to the track-and-hold. When the AD7329 is in single-ended mode,
this pin can be tied to MUXOUT−, which is connected to AGND. When the AD7329 is in pseudo differential
mode, this pin should be connected to MUXOUT−. When the AD7329 is in true differential mode, the voltage
applied to this pin is a high voltage signal (±10 V, ±5 V, ±2.5 V, or 0 V to +10 V).
Analog Input 0 Through Analog Input 7. The analog inputs are multiplexed into the on-chip track-and-hold.
The analog input channel for conversion is selected by programming the channel address bits, ADD2
through ADD0, in the control register. The inputs can be configured as eight single-ended inputs, four true
differential input pairs, four pseudo differential inputs, or seven pseudo differential inputs. The configuration
of the analog inputs is selected by programming the mode bits, Mode 1 and Mode 0, in the control register.
The input range on each input channel is controlled by programming the range registers. Input ranges of
±10 V, ±5 V, ±2.5 V, or 0 V to +10 V can be selected on each analog input channel (see the Range Registers
section). On power up, VIN0 is automatically selected and the voltage on this pin appears on MUXOUT+.
Rev. 0 | Page 10 of 40
AD7329
TYPICAL PERFORMANCE CHARACTERISTICS
1.0
0
–40
–60
–80
INL ERROR (LSB)
–20
SNR (dB)
VCC = VDRIVE = 5V
0.8 TA = 25°C
VDD = 15V, VSS = –15V
0.6
4096 POINT FFT
VCC = VDRIVE = 5V
VDD = 15V, VSS = –15V
TA = 25°C
INT/EXT 2.5V REFERENCE
±10V RANGE
fIN = 50kHz
SNR = 77.30dB
SINAD = 76.85dB
THD = –86.96dB
SFDR = –88.22dB
INT/EXT 2.5V REFERENCE
±10V RANGE
+INL = +0.55LSB
–INL = –0.68LSB
0.4
0.2
0
–0.2
–0.4
–100
–0.6
–120
50
100
150
200
250
300
350
400
450
500
FREQUENCY (kHz)
–1.0
0
Figure 7. Typical INL True Differential Mode
Figure 4. FFT True Differential Mode
1.0
0
4096 POINT FFT
VCC = VDRIVE = 5V
VDD = 15V, VSS = –15V
TA = 25°C
INT/EXT 2.5V REFERENCE
±10V RANGE
fIN = 50kHz
SNR = 74.67dB
SINAD = 74.03dB
THD = –82.68dB
SFDR = –85.40dB
–80
–100
0.4
0.2
0
–0.2
–0.4
VCC = VDRIVE = 5V
±10V RANGE
TA = 25°C
+DNL = +0.79LSB
–DNL = –0.38LSB
VDD = 15V, VSS = –15V
INT/EXT 2.5V REFERENCE
–0.6
–120
–0.8
50
100
150
200
250
300
350
400
450
500
FREQUENCY (kHz)
–1.0
05402-005
0
1.0
0.8
0.8
0.6
0.6
0.4
0.4
INL ERROR (LSB)
1.0
0.2
0
–0.2
VCC = VDRIVE = 5V
TA = 25°C
VDD = 15V, VSS = –15V
INT/EXT 2.5V REFERENCE
±10V RANGE
+DNL = +0.72LSB
–DNL = –0.22LSB
–0.4
–0.6
–0.8
–1.0
0
8192
1024
2048
3072
4096
5120
6144
7168
512
1536
2560
3584
4608
5632
6656
7680
CODE
8192
1024
2048
3072
4096
5120
6144
7168
512
1536
2560
3584
4608
5632
6656
7680
CODE
Figure 8. Typical DNL Single-Ended Mode
0.2
0
–0.2
VCC = VDRIVE = 5V
TA = 25°C
VDD = 15V, VSS = –15V
–0.6
INT/EXT 2.5V REFERENCE
±10V RANGE
–0.8
+INL = +0.87LSB
–INL = –0.49LSB
–1.0
0
8192
1024
2048
3072
4096
5120
6144
7168
512
1536
2560
3584
4608
5632
6656
7680
CODE
–0.4
05402-006
DNL ERROR (LSB)
Figure 5. FFT Single-Ended Mode
0
05402-008
–60
0.6
Figure 6. Typical DNL True Differential Mode
Figure 9. Typical INL Single-Ended Mode
Rev. 0 | Page 11 of 40
05402-009
SNR (dB)
–40
0.8
DNL ERROR (LSB)
–20
–140
8192
1024
2048
3072
4096
5120
6144
7168
512
1536
2560
3584
4608
5632
6656
7680
CODE
05402-007
0
05402-004
–140
–0.8
AD7329
80
–50
75
±2.5V RANGE
±10V RANGE
±5V RANGE
0V TO +10V RANGE
–80
100
0V TO +10V RANGE
1000
ANALOG INPUT FREQUENCY (kHz)
Figure 10. THD vs. Analog Input Frequency for Single-Ended Mode (SE) at 5 V VCC
Figure 13. SINAD vs. Analog Input Frequency for True Differential Mode (Diff)
at 5 V VCC
–50
–50
±5V RANGE
–70
0V TO +10V RANGE
±2.5V RANGE
–80
–85
05402-011
–90
–95
10
100
–55
WITH AD8021
–65
–70
–75
–80
VDD = 12V, VSS = –12V
VCC = VDRIVE = 5V
SINGLE-ENDED MODE
50kHz ON SELECTED CHANNEL
fS = 1MSPS
TA = 25°C
–85
–90
–95
–100
1000
WIRE LINK
–60
0
100
ANALOG INPUT FREQUENCY (kHz)
Figure 11. THD vs. Analog Input Frequency for True Differential Mode (Diff) at
5 V VCC
300
10k
9469
9k
73
NUMBER OF OCCURRENCES
±2.5V RANGE
±5V RANGE
72
71
0V TO +10V RANGE
70
69
05402-012
±10V RANGE
VCC = VDRIVE = 5V
VDD = 12V, VSS = –12V
68
TA = 25°C
fS = 1MSPS
67 INTERNAL REFERENCE
AD8021 BETWEEN MUX OUT+
AND ADCIN+ PINS
66
100
10
400
600
500
Figure 14. Channel-to-Channel Isolation with and Without AD8021 Between
the MUXOUT+ and ADCIN + Pins
74
SINAD (dB)
200
FREQUENCY OF INPUT NOISE (kHz)
05402-014
±10V RANGE
CHANNEL-TO-CHANNEL ISOLATION (dB)
THD (dB)
VCC = VDRIVE = 5V
V = 12V, V = –12V
–55 T DD= 25°C SS
A
fS = 1MSPS
–60 INTERNAL REFERENCE
AD8021 BETWEEN MUX OUT
AND ADCIN PINS
–65
–75
1000
ANALOG INPUT FREQUENCY (kHz)
8k
7k
6k
5k
4k
3k
2k
1k
0
1000
VCC = 5V
VDD = 12V, VSS = –12V
RANGE = ±10V
10k SAMPLES
TA = 25°C
0
–2
228
–1
303
0
1
0
2
CODE
ANALOG INPUT FREQUENCY (kHz)
Figure 12. SINAD vs. Analog Input Frequency for Single-Ended Mode (SE) at 5 V VCC
Rev. 0 | Page 12 of 40
Figure 15. Histogram of Codes, True Differential Mode
05402-015
–95
10
05402-010
±2.5V RANGE
65
60 VCC = VDRIVE = 5V
VDD = 12V, VSS = –12V
TA = 25°C
55 fS = 1MSPS
INTERNAL REFERENCE
AD8021 BETWEEN MUX OUT
AND ADCIN PINS
50
10
100
–85
–90
±5V RANGE
05402-013
–70
–75
±10V RANGE
70
SINAD (dB)
THD (dB)
VCC = VDRIVE = 5V
V = 12V, V = –12V
–55 T DD= 25°C SS
A
fS = 1MSPS
–60 INTERNAL REFERENCE
AD8021 BETWEEN MUX OUT+
AND ADCIN+ PINS
–65
AD7329
2.0
VCC = 5V
VDD = 12V, VSS = –12V
RANGE = ±10V
10k SAMPLES
TA = 25°C
6k
1.5
5k
4k
3k
0.5
–0.5
1201
1165
23
–3
–2
–1
0
1
0
2
3
–2.0
±5
–55
–60
–60
–65
–65
–75
VCC = 3V
200
400
600
800
1000
VCC = 5V
VCC = 3V
VDD = 12V
–80
VSS = –12V
–95
1200
–100
0
200
400
600
800
1000
1200
SUPPLY RIPPLE FREQUENCY (kHz)
Figure 20. PSRR vs. Supply Ripple Frequency Without Supply Decoupling
2.0
–50
DIFFERENTIAL MODE
–55 VDD = 12V, VSS = –12V
VCC = VDRIVE = 5V
INTERNAL REFERENCE
–60
AD8021 BETWEEN MUX OUT
AND ADCIN PINS
–65
1.5
DNL = 500kSPS
1.0
THD (dB)
0.5
DNL = 1MSPS
DNL = 1MSPS
–0.5
–1.0
DNL = 500kSPS
–1.5
±7
±9
±11
±13
±15
±17
±19
SUPPLY VOLTAGE (V) (VDD = +, VSS = –)
Figure 18. DNL Error vs. Supply Voltage at 500 kSPS and 1 MSPS
±10V RANGE
RIN = 2000Ω
RIN = 1000Ω
RIN = 600Ω
RIN = 100Ω
RIN = 50Ω
–70
–75
–80
±2.5V RANGE
RIN = 4000Ω
RIN = 1000Ω
RIN = 600Ω
RIN = 100Ω
RIN = 50Ω
–85
±5V RANGE
VCC = VDRIVE = 5V
INTERNAL REFERENCE
SINGLE-ENDED MODE
AD8021 BETWEEN MUX OUT+
AND ADCIN+ PINS
–90
–95
–100
10
05402-018
DNL ERROR (LSB)
±19
–90
Figure 17. CMRR vs. Common-Mode Ripple Frequency
–2.0
±5
±17
100mV p-p SINE WAVE ON EACH SUPPLY
NO DECOUPLING
SINGLE-ENDED MODE
fS = 1MSPS
–85
RIPPLE FREQUENCY (kHz)
0
±15
–75
DIFFERENTIAL MODE
fIN = 50kHz
VDD = 12V, VSS = –12V
fS = 1MSPS
TA = 25°C
0
±13
100
05402-021
–100
±11
–70
PSRR (dB)
VCC = 5V
05402-017
CMRR (dB)
–50
–55
–95
±9
Figure 19. INL Error vs. Supply Voltage at 500 kSPS and 1 MSPS
–50
–90
±7
SUPPLY VOLTAGE (V) (VDD = +, VSS = –)
Figure 16. Histogram of Codes, Single-Ended Mode
–85
±5V RANGE
VCC = VDRIVE = 5V
INTERNAL REFERENCE
SINGLE-ENDED MODE
AD8021 BETWEEN MUX OUT+
AND ADCIN+ PINS
–1.5
11
05402-016
0
CODE
–80
INL = 1MSPS
–1.0
1k
–70
INL = 500kSPS
INL = 500kSPS
0
2k
0
INL = 1MSPS
1.0
INL ERROR (LSB)
NUMBER OF OCCURRENCES
7k
05402-019
7600
05402-020
8k
1000
ANALOG INPUT FREQUENCY (kHz)
Figure 21. THD vs. Analog Input Frequency for Various Source Impedances,
True Differential Mode
Rev. 0 | Page 13 of 40
AD7329
–76
–50
–70
–80
30kHz/500kSPS
–75
–84
–85
100
30kHz/1MSPS
–86
05402-022
±2.5V RANGE
RIN = 2000Ω
RIN = 1000Ω
RIN = 600Ω
RIN = 100Ω
RIN = 50Ω
–80
–90
10
–82
–88
±5
1000
10kHz/1MSPS
10kHz/500kSPS
±7
05402-055
THD (dB)
–65
±5V RANGE
VCC = VDRIVE = 5V
INTERNAL REFERENCE
SINGLE-ENDED MODE
AD8021 BETWEEN MUX OUT+
AND ADCIN+ PINS
–78
±10V RANGE
RIN = 2000Ω
RIN = 1000Ω
RIN = 600Ω
RIN = 100Ω
RIN = 50Ω
THD (dB)
SINGLE-ENDED MODE
VDD = 12V, VSS = –12V
–55 VCC = VDRIVE = 5V
INTERNAL REFERENCE
AD8021 BETWEEN MUX OUT+
–60
AND ADCIN+ PINS
±9
±11
±13
±15
±17
SUPPLY VOLTAGE (V) (VDD = +, VSS = –)
ANALOG INPUT FREQUENCY (kHz)
Figure 22. THD vs. Analog Input Frequency for Various Source Impedances,
Single-Ended Mode
Rev. 0 | Page 14 of 40
Figure 23. THD vs. Supply Voltage at 500 kSPS and 1 MSPS
with 10 kHz and 30 kHz Input Tone
AD7329
TERMINOLOGY
Differential Nonlinearity
This is the difference between the measured and the ideal 1 LSB
change between any two adjacent codes in the ADC.
Integral Nonlinearity
This is the maximum deviation from a straight line passing
through the endpoints of the ADC transfer function. The
endpoints of the transfer function are zero scale (a point 1 LSB
below the first code transition) and full scale (a point 1 LSB
above the last code transition).
Offset Code Error
This applies to straight binary output coding. It is the deviation
of the first code transition (00 ... 000) to (00 ... 001) from the
ideal, that is, AGND + 1 LSB.
Offset Error Match
This is the difference in offset error between any two input
channels.
Gain Error
This applies to straight binary output coding. It is the deviation
of the last code transition (111 ... 110) to (111 ... 111) from the
ideal (that is, 4 × VREF − 1 LSB, 2 × VREF − 1 LSB, VREF − 1 LSB)
after adjusting for the offset error.
Gain Error Match
This is the difference in gain error between any two input
channels.
Negative Full-Scale Error
This applies when using twos complement output coding and
any of the bipolar analog input ranges. This is the deviation of
the first code transition (10 … 000) to (10 … 001) from the ideal
(that is, −4 × VREF + 1 LSB, −2 × VREF + 1 LSB, −VREF + 1 LSB)
after adjusting for the bipolar zero code error.
Negative Full-Scale Error Match
This is the difference in negative full-scale error between any
two input channels.
Track-and-Hold Acquisition Time
The track-and-hold amplifier returns into track mode after the
14th SCLK rising edge. Track-and-hold acquisition time is the
time required for the output of the track-and-hold amplifier to
reach its final value, within ±½ LSB, after the end of a conversion.
Signal to (Noise + Distortion) Ratio
This is the measured ratio of signal to (noise + distortion) at
the output of the A/D converter. The signal is the rms amplitude
of the fundamental. Noise is the sum of all nonfundamental
signals up to half the sampling frequency (fS/2), excluding dc.
The ratio is dependent on the number of quantization levels in
the digitization process. The more levels, the smaller the quantization noise. Theoretically, the signal to (noise + distortion) ratio
for an ideal N-bit converter with a sine wave input is given by
Signal to (Noise + Distortion) = (6.02 N + 1.76) dB
For a 13-bit converter, this is 80.02 dB.
Bipolar Zero Code Error
This applies when using twos complement output coding and a
bipolar analog input. It is the deviation of the midscale transition
(all 1s to all 0s) from the ideal input voltage, that is, AGND − 1 LSB.
Bipolar Zero Code Error Match
This refers to the difference in bipolar zero code error between
any two input channels.
Positive Full-Scale Error
This applies when using twos complement output coding and
any of the bipolar analog input ranges. It is the deviation of the
last code transition (011 … 110) to (011 … 111) from the ideal
(4 × VREF − 1 LSB, 2 × VREF − 1 LSB, VREF − 1 LSB) after
adjusting for the bipolar zero code error.
Positive Full-Scale Error Match
This is the difference in positive full-scale error between any
two input channels.
Total Harmonic Distortion
Total harmonic distortion (THD) is the ratio of the rms sum of
harmonics to the fundamental. For the AD7329, it is defined as
THD(dB) = 20 log
V2 2 + V 3 2 + V 4 2 + V 5 2 + V 6 2
V1
where V1 is the rms amplitude of the fundamental, and V2, V3,
V4, V5, and V6 are the rms amplitudes of the second through the
sixth harmonics.
Peak Harmonic or Spurious Noise
Peak harmonic or spurious noise is defined as the ratio of the
rms value of the next largest component in the ADC output
spectrum (up to fS/2, excluding dc) to the rms value of
the fundamental. Normally, the value of this specification is
determined by the largest harmonic in the spectrum, but for
ADCs where the harmonics are buried in the noise floor, the
largest harmonic could be a noise peak.
Rev. 0 | Page 15 of 40
AD7329
Channel-to-Channel Isolation
Channel-to-channel isolation is a measure of the level of crosstalk
between any two channels. It is measured by applying a full-scale,
100 kHz sine wave signal to all unselected input channels and
determining the degree to which the signal attenuates in the
selected channel with a 50 kHz signal. Figure 14 shows the
worst-case across all eight channels for the AD7329. The analog
input range is programmed to be ±2.5 V on the selected channel
and ±10 V on all other channels.
Intermodulation Distortion
With inputs consisting of sine waves at two frequencies, fa and
fb, any active device with nonlinearities creates distortion
products at sum and difference frequencies of mfa ± nfb, where
m, n = 0, 1, 2, 3, and so on. Intermodulation distortion terms
are those for which neither m nor n are equal to 0. For example,
the second-order terms include (fa + fb) and (fa − fb), whereas
the third-order terms include (2fa + fb), (2fa − fb), (fa + 2fb),
and (fa − 2fb).
The AD7329 is tested using the CCIF standard where two input
frequencies near the top end of the input bandwidth are used.
In this case, the second-order terms are usually distanced in
frequency from the original sine waves, whereas the third-order
terms are usually at a frequency close to the input frequencies.
As a result, the second- and third-order terms are specified
separately. The calculation of the intermodulation distortion is
per the THD specification, where it is the ratio of the rms sum
of the individual distortion products to the rms amplitude of
the sum of the fundamentals expressed in decibels.
PSR (Power Supply Rejection)
Variations in power supply affect the full-scale transition but
not the linearity of the converter. Power supply rejection is the
maximum change in the full-scale transition point due to a
change in power supply voltage from the nominal value (see the
Typical Performance Characteristics section).
CMRR (Common-Mode Rejection Ratio)
CMRR is defined as the ratio of the power in the ADC output at
full-scale frequency, f, to the power of a 100 mV sine wave
applied to the common-mode voltage of the VIN+ and VIN−
frequency, fS, as
CMRR (dB) = 10 log (Pf/PfS)
where Pf is the power at frequency f in the ADC output, and PfS
is the power at frequency fS in the ADC output (see Figure 17).
Rev. 0 | Page 16 of 40
AD7329
THEORY OF OPERATION
The AD7329 requires VDD and VSS dual supplies for the high
voltage analog input structures. These supplies must be equal to
or greater than the analog input range. See Table 6 for the
requirements of these supplies for each analog input range. The
AD7329 requires a low voltage 2.7 V to 5.25 V VCC supply to
power the ADC core.
Table 6. Reference and Supply Requirements for Each
Analog Input Range
Selected
Analog
Input
Range (V)
±10
±5
±2.5
0 to +10
Reference
Voltage (V)
2.5
3.0
2.5
3.0
2.5
3.0
2.5
3.0
Full-Scale
Input
Range (V)
±10
±12
±5
±6
±2.5
±3
0 to +10
0 to +12
AVCC (V)
3/5
3/5
3/5
3/5
3/5
3/5
3/5
3/5
Minimum
VDD/VSS (V)
±10
±12
±5
±6
±5
±5
+10/AGND
+12/AGND
external reference operation is the default option. If the internal
reference is the preferred option, the user must write to the
reference bit in the control register to select the internal
reference operation.
The AD7329 also features power-down options to allow power
savings between conversions. The power-down modes are
selected by programming the on-chip control register as
described in the Modes of Operation section.
CONVERTER OPERATION
The AD7329 is a successive approximation analog-to-digital
converter built around two capacitive DACs. Figure 24 and
Figure 25 show simplified schematics of the ADC in singleended mode during the acquisition and conversion phases,
respectively. Figure 26 and Figure 27 show simplified schematics
of the ADC in differential mode during acquisition and
conversion phases, respectively. In both examples, the
MUXOUT+ pin is connected to the ADCIN+ pin, and the
MUXOUT− pin is connected to the ADCIN− pin. The ADC is
composed of control logic, a SAR, and capacitive DACs. In
Figure 24 (the acquisition phase), SW2 is closed and SW1 is in
Position A, the comparator is held in a balanced condition, and
the sampling capacitor array acquires the signal on the input.
CAPACITIVE
DAC
VIN0
COMPARATOR
CS
B
A SW1
CONTROL
LOGIC
SW2
AGND
In order to meet the specified performance specifications when
the AD7329 is configured with the minimum VDD and VSS
supplies for a chosen analog input range, the throughput rate
should be decreased from the maximum throughput range (see
the Typical Performance Characteristics section).
The analog inputs can be configured as either eight single-ended
inputs, four true differential input pairs, four pseudo differential
inputs, or seven pseudo differential inputs. Selection can be made
by programming the mode bits, Mode 0 and Mode 1, in the
control register.
05402-023
The AD7329 is a fast, 8-channel, 12-bit plus sign, bipolar input,
serial A/D converter. The AD7329 can accept bipolar input ranges
that include ±10 V, ±5 V, and ±2.5 V; it can also accept a 0 V to
+10 V unipolar input range. A different analog input range can
be programmed on each analog input channel via the on-chip
registers. The AD7329 has a high speed serial interface that can
operate at throughput rates up to 1 MSPS.
Figure 24. ADC Acquisition Phase (Single Ended)
When the ADC starts a conversion (Figure 25), SW2 opens and
SW1 moves to Position B, causing the comparator to become
unbalanced. The control logic and the charge redistribution
DAC are used to add and subtract fixed amounts of charge from
the capacitive DAC to bring the comparator back into a
balanced condition. When the comparator is rebalanced, the
conversion is complete. The control logic generates the ADC
output code
The serial clock input accesses data from the part and provides
the clock source for the successive approximation ADC. The
AD7329 has an on-chip 2.5 V reference. However, the AD7329
can also work with an external reference. On power-up, the
CAPACITIVE
DAC
VIN0
A
COMPARATOR
CS
B
SW1
SW2
CONTROL
LOGIC
AGND
Figure 25. ADC Conversion Phase (Single Ended)
Rev. 0 | Page 17 of 40
05402-024
CIRCUIT INFORMATION
AD7329
Figure 26 shows the differential configuration during the
acquisition phase. For the conversion phase, SW3 opens and
SW1 and SW2 move to Position B (see Figure 27). The output
impedances of the source driving the VIN+ and VIN− pins must
match; otherwise, the two inputs have different settling times,
resulting in errors.
A SW1
A SW2
B
CONTROL
LOGIC
SW3
000 ... 001
000 ... 000
111 ... 111
CS
VREF
CAPACITIVE
DAC
100 ... 010
100 ... 001
100 ... 000
–FSR/2 + 1LSB
AGND + 1LSB
Figure 26. ADC Differential Configuration During Acquisition Phase
AGND – 1LSB
+FSR/2 – 1LSB BIPOLAR RANGES
+FSR – 1LSB
UNIPOLAR RANGE
ANALOG INPUT
05402-027
VIN–
COMPARATOR
CS
B
05402-025
VIN+
011 ... 111
011 ... 110
ADC CODE
CAPACITIVE
DAC
The ideal transfer characteristic for the AD7329 when twos
complement coding is selected is shown in Figure 28. The ideal
transfer characteristic for the AD7329 when straight binary
coding is selected is shown in Figure 29.
Figure 28. Twos Complement Transfer Characteristic (Bipolar Ranges)
CAPACITIVE
DAC
CONTROL
LOGIC
CS
VREF
CAPACITIVE
DAC
111 ... 000
011 ... 111
000 ... 010
000 ... 001
000 ... 000
Figure 27. ADC Differential Configuration During Conversion Phase
–FSR/2 + 1LSB
+FSR/2 – 1LSB BIPOLAR RANGES
AGND + 1LSB
+FSR – 1LSB
UNIPOLAR RANGE
ANALOG INPUT
OUTPUT CODING
The AD7329 default output coding is set to twos complement.
The output coding is controlled by the coding bit in the control
register. To change the output coding to straight binary coding,
the coding bit in the control register must be set. When
operating in sequence mode, the output coding for each
channel in the sequence is the value written to the coding bit
during the last write to the control register.
TRANSFER FUNCTIONS
The designed code transitions occur at successive integer LSB
values (that is, 1 LSB, 2 LSB, and so on). The LSB size is
dependent on the analog input range selected.
Table 7. LSB Sizes for Each Analog Input Range
Input Range
±10 V
±5 V
±2.5 V
0 V to +10 V
Full-Scale Range/8192 Codes
20 V
10 V
5V
10 V
LSB Size
2.441 mV
1.22 mV
0.61 mV
1.22 mV
05402-028
B
SW3
Figure 29. Straight Binary Transfer Characteristic (Bipolar Ranges)
ANALOG INPUT STRUCTURE
The analog inputs of the AD7329 can be configured as singleended, true differential, or pseudo differential via the control
register mode bits, as shown in Table 4 of the Registers section.
The AD7329 can accept true bipolar input signals. On powerup, the analog inputs operate as eight single-ended analog input
channels. If true differential or pseudo differential is required, a
write to the control register is necessary after power-up to
change this configuration.
Figure 30 shows the equivalent analog input circuit of the
AD7329 in single-ended mode. Figure 31 shows the equivalent
analog input structure in differential mode. The two diodes
provide ESD protection for the analog inputs.
VDD
MUXOUT+
ADCIN+
D
R1
VIN0
C1
D
VSS
C3
C2
C4
05402-029
A SW1
A SW2
ADC CODE
VIN–
CS
B
05402-026
VIN+
111 ... 111
111 ... 110
COMPARATOR
Figure 30. Equivalent Analog Input Circuit (Single Ended)
Rev. 0 | Page 18 of 40
AD7329
VDD
D
R1
VIN+
C4
The AD7329 enters track mode on the 14th SCLK rising edge.
When the AD7329 is run at a throughput rate of 1 MSPS with a
20 MHz SCLK signal, the ADC has approximately 1.5 SCLK
periods plus t8 plus the quiet time, tQUIET, to acquire the analog
input signal. The ADC goes back into hold mode on the CS
falling edge.
VSS
VDD
ADCIN–
R1
VIN–
C1
D
C3
VSS
C2
C4
05402-030
MUXOUT–
D
Figure 31. Equivalent Analog Input Circuit (Differential)
Care should be taken to ensure that the analog input does not
exceed the VDD and VSS supply rails by more than 300 mV.
Exceeding this value causes the diodes to become forward
biased and to start conducting into either the VDD supply rail or
the VSS supply rail. These diodes can conduct up to 10 mA
without causing irreversible damage to the part.
In Figure 30 and Figure 31, Capacitor C1 is typically 4 pF and
can primarily be attributed to pin capacitance. Resistor R1 is a
lumped component made up of the on resistance of the input
multiplexer and the track-and-hold switch. Capacitor C2 is the
sampling capacitor; its capacitance varies depending on the
analog input range selected (see the Specifications section).
TRACK-AND-HOLD SECTION
The current required to drive the ADC is extremely small when
using the external op amp between the MUXOUT and ADCIN
pins. This is due to the high input impedance of the op amp
placed between the MUXOUT and ADCIN pins. This can be seen
in Figure 32, where the current required to drive the AD7329
input is <0.2 μA when AD8021 is placed between the MUXOUT
and ADCIN pins.
0.20
0.19
The track-and-hold on the analog input of the AD7329 allows
the ADC to accurately convert an input sine wave of full-scale
amplitude to 13-bit accuracy. The input bandwidth of the trackand-hold is greater than the Nyquist rate of the ADC. The
AD7329 can handle frequencies up to 20 MHz.
The track-and-hold enters its tracking mode on the 14th SCLK
rising edge after the CS falling edge. The time required to
acquire an input signal depends on how quickly the sampling
capacitor is charged. With zero source impedance, 300 ns is
sufficient to acquire the signal to the 13-bit level.
0.17
VDD = 12V, VSS = –12V
VCC = VDRIVE = 5V
SINGLE-ENDED MODE
50kHz ON SELECTED CHANNEL
fIN = 50kHz
TA = 25°C
AD8021 BETWEEN MUX OUT
AND ADCIN PINS
0.16
0.15
0.14
0
100
200
300
400
500
600
700
800
900
1000
THROUGHPUT RATE (kSPS)
Figure 32. Input Current vs. Throughput Rate
with AD8021 Between MUXOUT and ADCIN
35
30
INPUT CURRENT (µA)
The ADCIN pins connect directly to the input stage of the trackand-hold circuit. This is a high impedance input. Connecting
the MUXOUT pins directly to the ADCIN pins connects the
multiplexer output to the track-and-hold circuit. The input
voltage range on the ADCIN pins is determined by the range
register bits for the input channel selected. The user must
ensure that the input voltage to the ADCIN pins is within the
selected voltage range.
0.18
05402-056
C3
D
C2
The acquisition time required is calculated using the following
formula:
tACQ = 10 × ((RSOURCE + R)C)
where C is the sampling capacitance, and R is the resistance
seen by the track-and-hold amplifier looking at the input.
Rev. 0 | Page 19 of 40
25
20
15
VDD = 12V, VSS = –12V
VCC = VDRIVE = 5V
SINGLE-ENDED MODE
50kHz ON SELECTED CHANNEL
fIN = 50kHz
TA = 25°C
WIRE LINK BETWEEN MUXOUT
AND ADCIN PINS
10
5
0
0
100
200
300
400
500
600
700
800
THROUGHPUT RATE (kSPS)
Figure 33. Input Current vs. Throughput Rate
with a Wire Link Between MUXOUT and ADCIN
900
1000
05402-057
C1
For the AD7329, the value of R includes the on resistance of the
input multiplexer. The value of R is typically 300 Ω. RSOURCE
should include any extra source impedance on the analog input.
ADCIN+
INPUT CURRENT (µA)
MUXOUT+
AD7329
TYPICAL CONNECTION DIAGRAM
ANALOG INPUT
Figure 34 shows a typical connection diagram for the AD7329.
In this configuration, the AGND pin is connected to the analog
ground plane of the system, and the DGND pin is connected to
the digital ground plane of the system. The analog inputs on the
AD7329 can be configured to operate in single-ended, true
differential, or pseudo differential mode. The AD7329 can operate
with either an internal or external reference. In Figure 34, the
AD7329 is configured to operate with the internal 2.5 V reference.
A 680 nF decoupling capacitor is required when operating with
the internal reference.
Single-Ended Inputs
The AD7329 has a total of eight analog inputs when operating
in single-ended mode. Each analog input can be independently
programmed to one of the four analog input ranges. In applications
where the signal source is high impedance, it is recommended
to buffer the signal before applying it to the ADC analog inputs.
Figure 36 shows the configuration of the AD7329 in singleended mode.
V+
AGND
The VCC pin can be connected to either a 3 V or a 5 V supply
voltage. The VDD and VSS are the dual supplies for the high
voltage analog input structures. The voltage on these pins must
be equal to or greater than the highest analog input range
selected on the analog input channels (see Table 6 for more
information). The VDRIVE pin is connected to the supply voltage
of the microprocessor. The voltage applied to the VDRIVE input
controls the voltage of the serial interface.
10µF
V–
1ADDITIONAL
VIN0
VIN1
VIN2
VIN3
VIN4
VIN5
VIN6
VIN7
AD7329
VCC +2.7V TO +5.25V
10µF +
0.1µF
CS
DOUT
µC/µP
SCLK
DIN
VIN+
DGND
VSS1 MUXOUT–
True Differential Mode
The AD7329 can have four true differential analog input pairs.
Differential signals have some benefits over single-ended
signals, including better noise immunity based on the device’s
common-mode rejection and improvements in distortion
performance. Figure 37 defines the configuration of the true
differential analog inputs of the AD7329.
+3V SUPPLY
SERIAL
INTERFACE
REFIN/REFOUT
680nF
PINS OMITTED FOR CLARITY.
05402-033
VSS
0.1µF
ADCIN+ VCC
VDRIVE
ANALOG INPUTS
±10V, ±5V, ±2.5V
0V TO +10V
+
10µF
VDD1 MUXOUT+
VDD VCC
Figure 36. Single-Ended Mode Typical Connection Diagram
+15V
+
VIN+
AD73291
FILTERING/BUFFERING
0.1µF
5V
AD73291
ADCIN– AGND
+
10µF
1MINIMUM V
DD AND V SS SUPPLY VOLTAGES
05402-031
0.1µF
DEPEND ON THE HIGHEST ANALOG INPUT
RANGE SELECTED.
1ADDITIONAL
Figure 37. True Differential Inputs
Figure 34. Typical Connection Diagram (Single-Ended Mode)
FILTERING/BUFFERING
+15V
VDD1
VIN0
VIN1
VIN2
VIN3
VIN4
VIN5
VIN6
VIN7
ANALOG INPUTS
±10V, ±5V, ±2.5V
0V TO +10V
ADC IN–
10µF
AD7329
ADCIN+
10µF
MUXOUT–
+
MUXOUT+
0.1µF
VCC +2.7V TO +5.25V
0.1µF
VCC
VDRIVE
+3V SUPPLY
10µF +
0.1µF
CS
DOUT
µC/µP
SCLK
DIN
DGND
REFIN/REFOUT
680nF
+
VSS1
(VIN+ + VIN−)/2
SERIAL
INTERFACE
AGND
and is therefore the voltage on which the two input signals are
centered.
10µF
1MINIMUM
VDD AND VSS SUPPLY VOLTAGES
DEPEND ON THE HIGHEST ANALOG INPUT
RANGE SELECTED.
05402-032
+
The amplitude of the differential signal is the difference
between the signals applied to the VIN+ and VIN− pins in
each differential pair (VIN+ − VIN−). VIN+ and VIN− should
be simultaneously driven by two signals of equal amplitude,
dependent on the input range selected, that are 180° out of
phase. Assuming the ±4 × VREF mode, the amplitude of the
differential signal is −20 V to +20 V p-p (2 × 4 × VREF),
regardless of the common mode.
The common mode is the average of the two signals
–15V
0.1µF
PINS OMITTED FOR CLARITY.
05402-034
VIN–
–15V
Figure 35. Typical Connection Diagram (Differential Mode)
Rev. 0 | Page 20 of 40
AD7329
6
4
0
–2
–6
VCC = 3V
VREF = 2.5V
–8
±16.5V VDD/VSS
5
3
±2.5V
RANGE
Figure 40. Common-Mode Range for VCC = 3 V and REFIN/REFOUT = 2.5 V
±5V RANGE
8
6
1
0
±10V
RANGE
05402-035
VCC = 3V
VREF = 3V
–6
±16.5V VDD/VSS
±12V VDD/VSS
±5V RANGE
±10V
RANGE
2
0
–2
–4
–6
Figure 38. Common-Mode Range for VCC = 3 V and REFIN/REFOUT = 3 V
–8
8
±5V RANGE
±2.5V
RANGE
VCC = 5V
VREF = 2.5V
±16.5V VDD/VSS
±5V RANGE
6
VCOM RANGE (V)
±2.5V
RANGE
±10V
RANGE
Figure 41. Common-Mode Range for VCC = 5 V and REFIN/REFOUT = 2.5 V
±5V RANGE
±2.5V
RANGE
±2.5V
RANGE
2
±10V
RANGE
0
–4
±16.5V VDD/VSS
±12V VDD/VSS
05402-036
–2
VCC = 5V
VREF = 3V
±12V VDD/VSS
05402-038
±2.5V
RANGE
–4
4
±10V
RANGE
4
±10V
RANGE
–1
VCOM RANGE (V)
VCOM RANGE (V)
2
–5
±12V VDD/VSS
±5V RANGE
4
–3
±2.5V
RANGE
05402-037
When a conversion takes place, the common mode is rejected,
resulting in a noise-free signal of amplitude −2 × (4 × VREF) to +2 ×
(4 × VREF), corresponding to Digital Codes −4096 to +4095.
±10V
±2.5V
RANGE RANGE
±10V
RANGE
–4
–2
±5V RANGE
±5V RANGE
2
VCOM RANGE (V)
This voltage is set up externally, and its range varies with
reference voltage. As the reference voltage increases, the
common-mode range decreases. When driving the differential
inputs with an amplifier, the actual common-mode range is
determined by the amplifier’s output swing. If the differential
inputs are not driven from an amplifier, the common-mode
range is determined by the supply voltage on the VDD supply pin
and the VSS supply pin.
Figure 39. Common-Mode Range for VCC = 5 V and REFIN/REFOUT = 3 V
Rev. 0 | Page 21 of 40
AD7329
Pseudo Differential Inputs
8
The AD7329 can have four pseudo differential pairs or seven
pseudo differential inputs referenced to a common VIN− pin.
The VIN+ inputs are coupled to the signal source and must have
an amplitude within the selected range for that channel, as
programmed in the range register. A dc input is applied to the
VIN− pin. The voltage applied to this input provides an offset for
the VIN+ input from ground or pseudo ground. Pseudo differential
inputs separate the analog input signal ground from the ADC
ground, allowing cancellation of dc common-mode voltages.
Figure 42 shows the configuration of the AD7329 in pseudo
differential mode.
6
When a conversion takes place, the pseudo ground corresponds
to Code −4096 and the maximum amplitude corresponds to
Code +4095.
5V
VIN+
2
0
–2
±10V
RANGE
–6
–8
0V TO +10V
RANGE
VCC = 5V
VREF = 2.5V
±16.5V VDD/VSS
Figure 43. Pseudo Input Range with VCC = 5 V
4
±5V RANGE
±5V RANGE
±2.5V
RANGE
–2
VSS
–4
±10V
RANGE
±2.5V
RANGE
±10V
RANGE
0V TO +10V
RANGE
–6
05402-039
1ADDITIONAL PINS OMITTED FOR CLARITY.
±12V VDD/VSS
0
VDD VCC
V–
0V TO +10V
RANGE
05402-040
–4
2
AD73291
VIN–
±2.5V
RANGE
0V TO +10V
RANGE
VCC = 3V
VREF = 2.5V
–8
Figure 42. Pseudo Differential Inputs
±16.5V VDD/VSS
Figure 43 and Figure 44 show the typical voltage range on the
VIN− pin for various analog input ranges when configured in
the pseudo differential mode.
For example, when the AD7329 is configured to operate in
pseudo differential mode and the ±5 V range is selected with
16.5 V VDD, −16.5 V VSS, and 5 V VCC, the voltage on the VIN−
pin can vary from −6.5 V to +6.5 V.
Rev. 0 | Page 22 of 40
±12V VDD/VSS
Figure 44. Pseudo Input Range with VCC = 3 V
05402-041
V+
4
±5V RANGE
±5V RANGE
±2.5V
RANGE
±10V
RANGE
AD7329
DRIVER AMPLIFIER CHOICE
In applications where the harmonic distortion and signal-tonoise ratio are critical specifications, the analog input of the
AD7329 should be driven from a low impedance source. Large
source impedances significantly affect the ac performance of the
ADC and can necessitate the use of an input buffer amplifier.
When no amplifier is used to drive the analog input, the source
impedance should be limited to low values. The maximum
source impedance depends on the amount of THD that can be
tolerated in the application. The THD increases as the source
impedance increases and performance degrades. Figure 21 and
Figure 22 show graphs of the THD vs. the analog input
frequency for various source impedances. Depending on the
input range and analog input configuration selected, the
AD7329 can handle source impedances of up to 4 kΩ before the
THD starts to degrade.
Due to the programmable nature of the analog inputs on the
AD7329, the choice of op amp used to drive the inputs is a
function of the particular application and depends on the input
configuration and the analog input voltage ranges selected.
The driver amplifier must be able to settle for a full-scale step to
a 13-bit level, 0.0122%, in less than the specified acquisition
time of the AD7329. An op amp such as the AD8021 meets this
requirement when operating in single-ended mode. The AD8021
needs an external compensating NPO type of capacitor. The
AD8022 can also be used in high frequency applications where
a dual version is required. For lower frequency applications, op
amps such as the AD797, AD845, and AD8610 can be used with
the AD7329 in single-ended mode configuration.
Table 8. Typical AC Performance
Using Different Op Amps in Single-Ended Mode
±10 V
SNR (dB)
SNRD (dB)
THD (dB)
No
Buffer
74.24
72.42
−77.05
AD845
74.03
74.88
−75.95
AD8021
73.78
72.11
−77.04
AD8610
73.88
71.98
−76.47
Table 9. Typical AC Performance
Using Different Op Amps in Differential Mode
±10 V
SNR (dB)
SNRD (dB)
THD (dB)
No
Buffer
77.16
76.50
−84.91
AD845
76.81
76.02
−83.74
AD8021
76.95
76.78
−90.55
AD8610
76.76
75.89
−83.24
Differential operation requires that VIN+ and VIN− be
simultaneously driven with two signals of equal amplitude that
are 180° out of phase. The common mode must be set up
externally to the AD7329. The common-mode range is
determined by the REFIN/REFOUT voltage, the VCC supply voltage,
and the particular amplifier used to drive the analog inputs.
Differential mode with either an ac input or a dc input provides
the best THD performance over a wide frequency range. Because
not all applications have a signal preconditioned for differential
operation, there is often a need to perform a single-ended-todifferential conversion.
This single-ended-to-differential conversion can be performed
using an op amp pair. Typical connection diagrams for an op
amp pair are shown in Figure 45 and Figure 46. In Figure 45,
the common-mode signal is applied to the noninverting input
of the second amplifier.
Rev. 0 | Page 23 of 40
AD7329
1.5kΩ
VDD
VIN
2kΩ
100nF
V+
7
1.5kΩ
MUXOUT+
1.5kΩ
3
AD8021
1.5kΩ
6
ADCIN+
5
2
4
1.5kΩ
10pF
V–
VSS
05402-042
10kΩ
Figure 47. AD8021 Configuration Used Between MUXOUT and ADCIN Pins
Figure 45. Single-Ended-to-Differential Configuration with the AD845
for Bipolar Operation
442Ω
VIN
442Ω
AD8021
V+
442Ω
442Ω
442Ω
442Ω
AD8021
05402-043
V–
100Ω
05402-058
100nF
Figure 46. Single-Ended-to-Differential Configuration with the AD8021
Rev. 0 | Page 24 of 40
AD7329
REGISTERS
The AD7329 has four programmable registers: the control register, sequence register, Range Register 1, and Range Register 2.
These registers are write-only registers.
ADDRESSING REGISTERS
A serial transfer on the AD7329 consists of 16 SCLK cycles. The three MSBs on the DIN line during the 16 SCLK transfer are decoded to
determine which register is addressed. The three MSBs consist of the write bit, Register Select 1 bit, and Register Select 2 bit. The register
select bits are used to determine which of the four on-board registers is selected. The write bit determines if the data on the DIN line
following the register select bits loads into the addressed register. If the write bit is 1, the bits load into the register addressed by the
register select bits. If the write bit is 0, the data on the DIN line does not load into any register.
Table 10. Decoding Register Select Bits and Write Bit
Write
0
1
Register Select 1
0
0
Register Select 2
0
0
1
0
1
1
1
0
1
1
1
Description
Data on the DIN line during this serial transfer is ignored.
This combination selects the control register. The subsequent 12 bits are loaded into
the control register.
This combination selects Range Register 1. The subsequent 8 bits are loaded into
Range Register 1.
This combination selects Range Register 2. The subsequent 8 bits are loaded into
Range Register 2.
This combination selects the sequence register. The subsequent 8 bits are loaded into
the sequence register.
Rev. 0 | Page 25 of 40
AD7329
CONTROL REGISTER
The control register is used to select the analog input channel, analog input configuration, reference, coding, and power mode. The
control register is a write-only, 12-bit register. Data loaded on the DIN line corresponds to the AD7329 configuration for the next
conversion. If the sequence register is being used, data should be loaded into the control register after the range registers and the sequence
register have been initialized. The bit functions of the control register are shown in Table 11 (the power-up status of all bits is 0).
MSB
15
Write
14
Register
Select 1
13
Register
Select 2
12
ADD2
11
ADD1
10
ADD0
9
Mode 1
8
Mode 0
7
PM1
6
PM0
5
Coding
4
Ref
3
Seq1
2
Seq2
1
Weak/
Three-State
LSB
0
0
Table 11. Control Register Details
Bit
12, 11, 10
Mnemonic
ADD2, ADD1,
ADD0
9, 8
Mode 1, Mode 0
7, 6
5
PM1, PM0
Coding
4
Ref
3, 2
1
Seq1/Seq2
Weak/Three-State
Description
These three channel address bits are used to select the analog input channel for the next conversion if the
sequencer is not being used. If the sequencer is being used, the three channel address bits are used to
select the final channel in a consecutive sequence.
These two mode bits are used to select the configuration of the eight analog input pins, VIN0 to VIN7. These
pins are used in conjunction with the channel address bits. On the AD7329, the analog inputs can be
configured as eight single-ended inputs, four fully differential input pairs, four pseudo differential inputs,
or seven pseudo differential inputs (see Table 12).
The power management bits are used to select different power mode options on the AD7329 (see Table 13).
This bit is used to select the type of output coding the AD7329 uses for the next conversion result. If the
coding = 0, the output coding is twos complement. If the coding = 1, the output coding is straight binary.
When operating in sequence mode, the output coding for each channel is the value written to the coding
bit during the last write to the control register.
The reference bit is used to enable or disable the internal reference. If Ref = 0, the external reference is
enabled and used for the next conversion and the internal reference is disabled. If Ref = 1, the internal reference is used for the next conversion. When operating in sequence mode, the reference used for each
channel is the value written to the Ref bit during the last write to the control register.
The Sequence 1 and Sequence 2 bits are used to control the operation of the sequencer (see Table 14).
This bit selects the state of the DOUT line at the end of the current serial transfer. If the bit is set to 1, the
DOUT line is weakly driven to Channel Address Bit ADD2 of the following conversion. If this bit is set to 0,
DOUT returns to three-state at the end of the serial transfer (see the Serial Interface section).
The eight analog input channels can be configured as seven pseudo differential analog inputs, four pseudo differential inputs, four true
differential input pairs, or eight single-ended analog inputs.
Table 12. Analog Input Configuration Selection
Channel Address Bits
ADD2 ADD1 ADD0
0
0
0
0
0
1
0
1
0
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
Mode 1 = 1, Mode 0 = 1
7 Pseudo Differential I/Ps
VIN+
VIN−
VIN0
VIN7
VIN1
VIN7
VIN2
VIN7
VIN3
VIN7
VIN4
VIN7
VIN5
VIN7
VIN6
VIN7
Temperature indicator
Mode 1 = 1, Mode 0 = 0
4 Fully Differential I/Ps
VIN+
VIN−
VIN0
VIN1
VIN0
VIN1
VIN2
VIN3
VIN2
VIN3
VIN4
VIN5
VIN4
VIN5
VIN6
VIN7
VIN6
VIN7
Rev. 0 | Page 26 of 40
Mode 1 = 0, Mode 0 =1
4 Pseudo Differential I/Ps
VIN+
VIN−
VIN0
VIN1
VIN0
VIN1
VIN2
VIN3
VIN2
VIN3
VIN4
VIN5
VIN4
VIN5
VIN6
VIN7
VIN6
VIN7
Mode 1 = 0, Mode 0 = 0
8 Single-Ended I/Ps
VIN+
VIN−
VIN0
AGND
VIN1
AGND
VIN2
AGND
VIN3
AGND
VIN4
AGND
VIN5
AGND
VIN6
AGND
VIN7
AGND
AD7329
Table 13. Power Mode Selection
PM1
1
PM0
1
1
0
0
1
0
0
Description
Full Shutdown Mode. In this mode, all internal circuitry on the AD7329 is powered down. Information in the control register
is retained when the AD7329 is in full shutdown mode.
Autoshutdown Mode. The AD7329 enters autoshutdown on the 15th SCLK rising edge when the control register is updated.
All internal circuitry is powered down in autoshutdown.
Autostandby Mode. In this mode, all internal circuitry is powered down, excluding the internal reference. The AD7329 enters
autostandby mode on the 15th SCLK rising edge after the control register is updated.
Normal Mode. All internal circuitry is powered up at all times.
Table 14. Sequencer Selection
Seq1
0
Seq2
0
0
1
1
0
1
1
Description
The channel sequencer is not used. The analog channel, selected by programming the ADD2 to ADD0 bits in the control
register, selects the next channel for conversion.
Uses the sequence of channels that were previously programmed in the sequence register for conversion. The AD7329
starts converting on the lowest channel in the sequence. The channels are converted in ascending order. If uninterrupted,
the AD7329 keeps converting the sequence. The range for each channel defaults to the range previously written into the
corresponding range register.
This configuration is used in conjunction with the channel address bits in the control register. This allows continuous
conversions on a consecutive sequence of channels, from Channel 0 through a final channel selected by the channel
address bits in the control register. The range for each channel defaults to the range previously written into the
corresponding range register.
The channel sequencer is not used. The analog channel, selected by programming the ADD2 bit to ADD0 bit in the control
register, selects the next channel for conversion.
Rev. 0 | Page 27 of 40
AD7329
SEQUENCE REGISTER
The sequence register on the AD7329 is an 8-bit, write-only register. Each of the eight analog input channels has one corresponding bit in
the sequence register. To select a channel for inclusion in the sequence, set the corresponding channel bit to 1 in the sequence register.
MSB
16
Write
15
Register Select 1
14
Register Select 2
13
VIN0
12
VIN1
11
VIN2
10
VIN3
9
VIN4
8
VIN5
7
VIN6
6
VIN7
5
0
4
0
3
0
2
0
LSB
1
0
RANGE REGISTERS
The range registers are used to select one analog input range per analog input channel. Range Register 1 is used to set the ranges for
Channel 0 to Channel 3. It is an 8-bit, write-only register with two dedicated range bits for each of the analog input channels from
Channel 0 to Channel 3. There are four analog input ranges, ±10 V, ±5 V, ±2.5 V, and 0 V to +10 V. A write to Range Register 1 is selected
by setting the write bit to 1 and the range select bits to 0 and 1. After the initial write to Range Register 1 occurs, each time an analog
input is selected, the AD7329 automatically configures the analog input to the appropriate range, as indicated by Range Register 1.
The ±10 V input range is selected by default on each analog input channel (see Table 15).
MSB
16
Write
15
Register Select 1
14
Register Select 2
13
VIN0A
12
VIN0B
11
VIN1A
10
VIN1B
9
VIN2A
8
VIN2B
7
VIN3A
6
VIN3B
5
0
4
0
3
0
2
0
LSB
1
0
Range Register 2 is used to set the ranges for Channel 4 to Channel 7. It is an 8-bit, write-only register with two dedicated range bits for
each of the analog input channels from Channel 4 to Channel 7. There are four analog input ranges, ±10 V, ±5 V, ±2.5 V, and 0 V to +10 V.
After the initial write to Range Register 2 occurs, each time an analog input is selected, the AD7329 automatically configures the analog
input to the appropriate range, as indicated by Range Register 2. The ±10 V input range is selected by default on each analog input
channel (see Table 15).
MSB
16
Write
15
Register Select 1
14
Register Select 2
13
VIN4A
12
VIN4B
11
VIN5A
10
VIN5B
9
VIN6A
Table 15. Range Selection
VINxA
0
0
1
1
VINxB
0
1
0
1
Description
This combination selects the ±10 V input range on VINx.
This combination selects the ±5 V input range on VINx.
This combination selects the ±2.5 V input range on VINx.
This combination selects the 0 V to +10 V input range on VINx.
Rev. 0 | Page 28 of 40
8
VIN6B
7
VIN7A
6
VIN7B
5
0
4
0
3
0
2
0
LSB
1
0
AD7329
SEQUENCER OPERATION
POWER ON.
CS
DIN: WRITE TO RANGE REGISTER 1 TO SELECT THE RANGE
FOR EACH ANALOG INPUT CHANNEL.
DOUT: CONVERSION RESULT FROM CHANNEL 0, ±10V
RANGE, SINGLE-ENDED MODE.
CS
DIN: WRITE TO RANGE REGISTER 2 TO SELECT THE RANGE
FOR EACH ANALOG INPUT CHANNEL.
DOUT: CONVERSION RESULT FROM CHANNEL 0,
SINGLE-ENDED MODE, RANGE SELECTED IN
RANGE REGISTER 1.
CS
DIN: WRITE TO SEQUENCE REGISTER TO SELECT THE
ANALOG INPUT CHANNELS TO BE INCLUDED IN
THE SEQUENCE.
DOUT: CONVERSION RESULT FROM CHANNEL 0,
SINGLE-ENDED MODE, RANGE SELECTED IN
RANGE REGISTER 1.
CS
DIN: WRITE TO CONTROL REGISTER TO START THE
SEQUENCE, Seq1 = 0, Seq2 = 1.
DOUT: CONVERSION RESULT FROM CHANNEL 0,
SINGLE-ENDED MODE, RANGE SELECTED IN
RANGE REGISTER 1.
CS
DIN: TIE DIN LOW/WRITE BIT = 0TO CONTINUE TO CONVERT
THROUGH THE SEQUENCE OF CHANNELS.
CS
DOUT: CONVERSION RESULT FROM FIRST CHANNEL IN
THE SEQUENCE.
DIN: WRITE TO CONTROL
REGISTER TO STOP THE
SEQUENCE, Seq1 = 0, Seq2 = 0.
STOP
A SEQUENCE.
DOUT: CONVERSION RESULT
FROM CHANNEL IN SEQUENCE.
DIN TIED LOW/WRITE BIT = 0.
CONTINUOUSLY CONVERT
ON THE SELECTED SEQUENCE
OF CHANNELS.
SELECT A NEW SEQUENCE.
CS
DIN: WRITE TO SEQUENCE REGISTER TO SELECT THE
NEW SEQUENCE.
05402-044
DOUT: CONVERSION RESULT FROM CHANNEL X IN
THE FIRST SEQUENCE.
Figure 48. Programmable Sequence Flowchart
The AD7329 can be configured to automatically cycle through
a number of selected channels using the on-chip sequence
register with the Seq1 bit and the Seq2 bit in the control register.
Figure 48 shows how to program the AD7329 register to
operate in sequence mode.
After power-up, the four on-chip registers contain default
values. Each analog input has a default input range of ±10 V. If
different analog input ranges are required, a write to the range
registers is necessary. This is shown in the first two serial
transfers of Figure 48.
These two initial serial transfers are only necessary if input
ranges other than the default ranges are required. After the
analog input ranges are configured, a write to the sequence
register is necessary to select the channels to be included in the
sequence. Once the channels for the sequence have been
selected, the sequence can be initiated by writing to the control
register and setting Seq1 to 0 and Seq2 to 1. The AD7329
continues to convert the selected sequence without interruption
provided that the sequence register remains unchanged and
Seq1 = 0 and Seq2 = 1 in the control register.
Rev. 0 | Page 29 of 40
AD7329
If a change to one of the range registers is required during a
sequence, it is necessary to first stop the sequence by writing to
the control register and setting Seq1 to 0 and Seq2 to 0. Next,
the write to the range register should be completed to change
the required range. The previously selected sequence should
then be initiated again by writing to the control register and
setting Seq1 to 0 and Seq2 to 1. The ADC converts the first
channel in the sequence.
The AD7329 can be configured to convert a sequence of
consecutive channels (see Figure 49). This sequence begins by
converting on Channel 0 and ends with a final channel as
selected by Bit ADD2 to Bit ADD0 in the control register. In
this configuration, there is no need for a write to the sequence
register. To operate the AD7329 in this mode, set Seq1 to 1 and
Seq2 to 0 in the control register, and then select the final channel
in the sequence by programming Bit ADD2 to Bit ADD0 in the
control register.
Once the control register is configured to operate the AD7329
in this mode, the DIN line can be held low or the write bit can
be set to 0. To return to traditional multichannel operation, a
write to the control register to set Seq1 to 0 and Seq2 to 0 is
necessary.
When Seq1 and Seq2 are both set to 0 or to 1, the AD7329 is
configured to operate in traditional multichannel mode, where
a write to Channel Address Bit ADD2 to Bit ADD0 in the control
register selects the next channel for conversion.
POWER ON.
CS
DIN: WRITE TO RANGE REGISTER 1 TO SELECT THE RANGE
FOR ANALOG INPUT CHANNELS.
DOUT: CONVERSION RESULT FROM CHANNEL 0, ±10V
RANGE, SINGLE-ENDED MODE.
CS
DIN: WRITE TO RANGE REGISTER 2 TO SELECT THE RANGE
FOR ANALOG INPUT CHANNELS.
DOUT: CONVERSION RESULT FROM CHANNEL 0,
RANGE SELECTED IN RANGE REGISTER 1,
SINGLE-ENDED MODE.
CS
DIN: WRITE TO CONTROL REGISTER TO SELECT THE FINAL
CHANNEL IN THE CONSECUTIVE SEQUENCE, SET Seq1 = 1
AND Seq2 = 0. SELECT OUTPUT CODING FOR SEQUENCE.
DOUT: CONVERSION RESULT FROM CHANNEL 0,
RANGE SELECTED IN RANGE REGISTER 1,
SINGLE-ENDED MODE.
CS
DIN: WRITE BIT = 0 OR DIN LINE HELD LOW TO CONTINUE
TO CONVERT THROUGH THE SEQUENCE OF
CONSECUTIVE CHANNELS.
DOUT: CONVERSION RESULT FROM CHANNEL 0,
RANGE SELECTED IN RANGE REGISTER 1.
CS
DIN: WRITE BIT = 0 OR DIN LINE HELD LOW TO CONTINUE
THROUGH SEQUENCE OF CONSECUTIVE CHANNELS.
DOUT: CONVERSION RESULT FROM CHANNEL 1,
RANGE SELECTED IN RANGE REGISTER 1.
STOP
A SEQUENCE.
DIN TIED LOW/WRITE BIT = 0.
CONTINUOUSLY CONVERT
ON CONSECUTIVE SEQUENCE
OF CHANNELS.
CS
DOUT: CONVERSION RESULT
FROM CHANNEL IN SEQUENCE.
Figure 49. Flowchart for Consecutive Sequence of Channels
Rev. 0 | Page 30 of 40
05402-045
DIN: WRITE TO CONTROL
REGISTER TO STOP THE
SEQUENCE, Seq1 = 0, Seq2 = 0.
AD7329
REFERENCE
TEMPERATURE INDICATOR
The AD7329 can operate with either the internal 2.5 V on-chip
reference or an externally applied reference. The internal
reference is selected by setting the Ref bit in the control register
to 1. On power-up, the Ref bit is 0, which selects the external
reference for the AD7329 conversion. Suitable reference sources
for the AD7329 include AD780, AD1582, ADR431, REF193,
and ADR391.
The AD7329 has an on-chip temperature indicator. The
temperature indicator can be used to provide local temperature
measurements on the AD7329. To access the temperature
indicator, the ADC should be configured in pseudo differential
mode, Mode 1 = Mode 0 = 1, which sets Channel Bits ADD2,
ADD1, and ADD0 to 1. VIN7 must be tied to AGND or to a
small dc voltage within the specified pseudo input range for the
selected analog input range. When a conversion is initiated in
this configuration, the output code represents the temperature
(see Figure 50). When using the temperature indicator on the
AD7329, the part should be operated at low throughput rates, such
as approximately 30 kSPS for the ±2.5 V range. The throughput
rate is reduced for the temperature indicator mode because the
AD7329 requires more acquisition time for this mode.
The AD7329 is specified for a 2.5 V to 3 V reference range.
When a 3 V reference is selected, the ranges are ±12 V, ±6 V,
±3 V, and 0 V to +12 V. For these ranges, the VDD and VSS supply
must be equal to or greater than the maximum analog input
range selected.
VCC = VDRIVE = 5V
VDD = 12V, VSS = –12V
±2.5V RANGE
INTERNAL REFERENCE
30kSPS
5400
5350
5300
5250
5200
5150
5100
5050
–40
05402-046
On power-up, if the internal reference operation is required for
the ADC conversion, a write to the control register is necessary
to set the Ref bit to 1. During the control register write, the
conversion result from the first initial conversion is invalid. The
reference buffer requires 500 μs to power up and charge the
680 nF decoupling capacitor during the power-up time.
5450
ADC OUTPUT CODE
The internal reference circuitry consists of a 2.5 V band gap
reference and a reference buffer. When operating the AD7329
in internal reference mode, the 2.5 V internal reference is
available at the REFIN/REFOUT pin, which should be decoupled
to AGND using a 680 nF capacitor. It is recommended that the
internal reference be buffered before applying it elsewhere in
the system. The internal reference is capable of sourcing up to
90 μA.
–20
0
20
40
60
80
TEMPERATURE (°C)
VDRIVE
Figure 50. Temperature vs. ADC Output Code for ±2.5 V Range
The AD7329 has a VDRIVE feature to control the voltage at which
the serial interface operates. VDRIVE allows the ADC to easily
interface to both 3 V and 5 V processors. For example, if the
AD7329 is operated with a VCC of 5 V, the VDRIVE pin can be
powered from a 3 V supply. This allows the AD7329 to accept
large bipolar input signals with low voltage digital processing.
4420
VCC = VDRIVE = 5V
VDD/VSS = ±12V
50kSPS
4410
ADC OUTPUT CODE
4400
±10V RANGE, INT REF
4390
4380
4370
4360
4340
–40
05402-059
4350
–20
0
20
40
60
80
100
TEMPERATURE (°C)
Figure 51. Temperature vs. ADC Output Code for ±10 V Range
Rev. 0 | Page 31 of 40
AD7329
MODES OF OPERATION
The AD7329 remains fully powered up at the end of the
conversion if both PM1 and PM0 contain 0 in the control
register.
The AD7329 has several modes of operation that are designed
to provide flexible power management options. These options
can be chosen to optimize the power dissipation/throughput
rate ratio for different application requirements. The mode of
operation of the AD7329 is controlled by the power management
bits, Bit PM1 and Bit PM0, in the control register as shown in
Table 13. The default mode is normal mode, where all internal
circuitry is fully powered up.
To complete the conversion and access the conversion result,
16 serial clock cycles are required. At the end of the conversion,
CS can idle either high or low until the next conversion.
NORMAL MODE
Once the data transfer is complete, another conversion can be
initiated after the quiet time, tQUIET, has elapsed.
(PM1 = PM0 = 0)
FULL SHUTDOWN MODE
This mode is intended for the fastest throughput rate
performance with the AD7329 being fully powered up at all
times. Figure 52 shows the general operation of the AD7329
in normal mode.
(PM1 = PM0 = 1)
In this mode, all internal circuitry on the AD7329 is powered
down. The part retains information in the registers during full
shutdown. The AD7329 remains in full shutdown mode until
the power management bits, Bit PM1 and Bit PM0, in the
control register are changed.
The conversion is initiated on the falling edge of CS, and the
track-and-hold section enters hold mode, as described in the
Serial Interface section. The data on the DIN line during the
16 SCLK transfer is loaded into one of the on-chip registers if
the write bit is set. The register is selected by programming the
register select bits (see Table 10).
A write to the control register with PM1 = PM0 = 1 places the
part into full shutdown mode. The AD7329 enters full
shutdown mode on the 15th SCLK rising edge once the control
register is updated.
CS
1
If a write to the control register occurs while the part is in full
shutdown mode with the power management bits, Bit PM1 and
Bit PM0, set to 0 (normal mode), the part begins to power up
on the 15th SCLK rising edge once the control register is
updated. Figure 53 shows how the AD7329 is configured to exit
full shutdown mode. To ensure the AD7329 is fully powered up,
tPOWER-UP should elapse before the next CS falling edge.
16
SCLK
DOUT
05402-047
3 CHANNEL I.D. BITS, SIGN BIT + CONVERSION RESULT
DATA INTO CONTROL/SEQUENCE/RANGE1/RANGE2
REGISTER
DIN
Figure 52. Normal Mode
PART IS IN FULL
SHUTDOWN
THE PART IS FULLY POWERED UP
ONCE tPOWER-UP HAS ELAPSED
THE PART BEGINS TO POWER UP ON THE
15TH SCLK RISING EDGE AS PM1 = PM0 = 0
tPOWER-UP
CS
1
16
1
16
SDATA
DIN
INVALID DATA
CHANNEL IDENTIFIER BITS + CONVERSION RESULT
DATA INTO CONTROL REGISTER
DATA INTO CONTROL/SHADOW REGISTER
CONTROL REGISTER IS LOADED ON THE FIRST 15 CLOCKS.
PM1 = PM0 = 0
TO KEEP THE PART IN NORMAL MODE, LOAD PM1 = PM0 = 0
IN CONTROL REGISTER
Figure 53. Exiting Full Shutdown Mode
Rev. 0 | Page 32 of 40
05402-048
SCLK
AD7329
AUTOSHUTDOWN MODE
(PM1 = 1, PM0 = 0)
Once the autoshutdown mode is selected, the AD7329
automatically enters shutdown on the 15th SCLK rising edge. In
autoshutdown mode, all internal circuitry is powered down.
The AD7329 retains information in the registers during
autoshutdown. The track-and-hold section is in hold mode
during autoshutdown. On the rising CS edge, the track-andhold section, which was in hold during shutdown, returns to
track as the AD7329 begins to power up. The time to power up
from autoshutdown is 500 μs.
When the control register is programmed to transition to
autoshutdown mode, it does so on the 15th SCLK rising edge.
Figure 54 shows the part entering autoshutdown mode. The
AD7329 automatically begins to power up on the CS rising
edge. The tPOWER-UP is required before a valid conversion, initiated
by bringing the CS signal low, can take place. Once this valid
conversion is complete, the AD7329 powers down again on the
15th SCLK rising edge. The CS signal must remain low again to
keep the part in autoshutdown mode.
As is the case with autoshutdown mode, the AD7329 enters
standby on the 15th SCLK rising edge once the control register is
updated (see Figure 54). The part retains information in the
registers during standby. The AD7329 remains in standby until
it receives a CS rising edge. The ADC begins to power up on the
CS rising edge. On the CS rising edge, the track-and-hold,
which was in hold mode while the part was in standby, returns
to track.
The power-up time from standby is 750 ns. The user should
ensure that 750 ns have elapsed before bringing CS low to
attempt a valid conversion. Once this valid conversion is
complete, the AD7329 again returns to standby on the 15th
SCLK rising edge. The CS signal must remain low to keep the
part in standby mode.
Figure 54 shows the part entering autoshutdown mode. The
sequence of events is the same when entering autostandby
mode. In Figure 54, the power management bits are configured
for autoshutdown. For autostandby mode, the power
management bits, PM1 and PM0, should be set to 0 and 1,
respectively.
AUTOSTANDBY MODE
(PM1 = 0, PM0 =1)
In autostandby mode, portions of the AD7329 are powered
down, but the on-chip reference remains powered up. The
reference bit in the control register should be 1 to ensure that
the on-chip reference is enabled. This mode is similar to
autoshutdown but allows the AD7329 to power up much faster,
which allows faster throughput rates.
PART BEGINS TO POWER
UP ON CS RISING EDGE
PART ENTERS SHUTDOWN MODE
ON THE 15TH RISING SCLK EDGE
IF PM1 = 1, PM0 = 0
CS
1
THE PART IS FULLY POWERED UP
ONCE tPOWER-UP HAS ELAPSED
tPOWER-UP
15 16
1
15 16
SCLK
DIN
VALID DATA
VALID DATA
DATA INTO CONTROL REGISTER
DATA INTO CONTROL REGISTER
05402-049
SDATA
CONTROL REGISTER IS LOADED ON THE FIRST 15 CLOCKS
PM1 = 1, PM0 = 0
Figure 54. Entering Autoshutdown/Autostandby Mode
Rev. 0 | Page 33 of 40
AD7329
POWER VS. THROUGHPUT RATE
12
20
18
16
VARIABLE SCLK
14
20MHz SCLK
12
10
8
6
4
VCC = 5V
VDD = 12V, VSS = –12V
TA = 25°C
INTERNAL REFERENCE
2
0
0
100
200
300
400
500
600
700
800
900
THROUGHPUT RATE (kHz)
Figure 56. Power vs. Throughput Rate with 5 V VCC
20MHz SCLK
8
VARIABLE SCLK
6
4
VCC = 3V
VDD = 12V, VSS = –12V
TA = 25°C
INTERNAL REFERENCE
2
0
0
100
200
300
400
500
600
700
800
05402-050
AVERAGE POWER (mW)
10
900 1000 1100
THROUGHPUT RATE (kSPS)
Figure 55. Power vs. Throughput Rate with 3 V VCC
Rev. 0 | Page 34 of 40
05402-051
AVERAGE POWER (mW)
The power consumption of the AD7329 varies with throughput
rate. The static power consumed by the AD7329 is very low, and
significant power savings can be achieved as the throughput
rate is reduced. Figure 55 and Figure 56 shows the power vs.
throughput rate for the AD7329 at a VCC of 3 V and 5 V,
respectively. Both plots clearly show that the average power
consumed by the AD7329 is greatly reduced as the sample
frequency is reduced. This is true whether a fixed SCLK value is
used or if it is scaled with the sampling frequency. Figure 55 and
Figure 56 show the power consumption when operating in
normal mode for a fixed 20 MHz SCLK and a variable SCLK
that scales with the sampling frequency.
1000
AD7329
SERIAL INTERFACE
Figure 57 shows the timing diagram for the serial interface of
the AD7329. The serial clock applied to the SCLK pin provides
the conversion clock and controls the transfer of information to
and from the AD7329 during a conversion.
The CS signal initiates the data transfer and the conversion
process. The falling edge of CS puts the track-and-hold section
into hold mode and takes the bus out of three-state. The analog
input signal is then sampled. Once the conversion is initiated,
it requires 16 SCLK cycles to complete.
The track-and-hold section goes back into track mode on the
14th SCLK rising edge. On the 16th SCLK falling edge, the
DOUT line returns to three-state. If the rising edge of CS occurs
before 16 SCLK cycles have elapsed, the conversion is
terminated and the DOUT line returns to three-state. Depending
on where the CS signal is brought high, the addressed register
may be updated.
Data is clocked into the AD7329 on the SCLK falling edge. The
three MSBs on the DIN line are decoded to select which register
is addressed. The control register is a 12-bit register. If the
control register is addressed by the three MSBs, the data on the
DIN line is loaded into the control on the 15th SCLK rising edge.
If the sequence register or either of the range registers is
addressed, the data on the DIN line is loaded into the addressed
register on the 11th SCLK falling edge.
Conversion data is clocked out of the AD7329 on each SCLK
falling edge. Data on the DOUT line consists of three channel
identifier bits, a sign bit, and a 12-bit conversion result. The
channel identifier bits are used to indicate which channel
corresponds to the conversion result.
If the Weak/Three-State bit is set in the control register, rather
than returning to true three-state upon the 16th SCLK falling
edge, the DOUT line is pulled weakly to the logic level
corresponding to ADD3 of the next serial transfer. This is done
to ensure that the MSB of the next serial transfer is set up in
time for the first SCLK falling edge after the CS falling edge. If
the Weak/Three-State bit is set to 0 and the DOUT line returns
to true three-state between conversions, then depending on the
particular processor interfacing to the AD7329, the ADD3 bit
may be valid in time for the processor to clock it in successfully.
If the Weak/Three-State bit is set to 1, then although the DOUT
line has been driven to ADD3 since the previous conversion, it
is nevertheless so weakly driven that another device could take
control of the bus. This will not lead to a bus contention issue
because, for example, a 10 kΩ pull-up or pull-down resister is
sufficient to overdrive the logic level of ADD3. When the
Weak/Three-State bit is set to 1, the ADD3 is typically valid 9 ns
after the CS falling edge, compared with 14 ns when the DOUT
line returns to three-state at the end of the conversion.
t1
CS
SCLK
t6
1
2
3
4
3 IDENTIFICATION BITS
t3
ADD1
DOUT
THREE- ADD2
t9
STATE
DIN
WRITE
REG
SEL1
ADD0
tCONVERT
SIGN
5
t4
13
14
DB11
15
16
t5
t7
DB10
DB2
t8
DB1
DB0
t10
REG
SEL2
tQUIET
THREE-STATE
MSB
LSB
0
Figure 57. Serial Interface Timing Diagram (Control Register Write)
Rev. 0 | Page 35 of 40
05402-052
t2
AD7329
MICROPROCESSOR INTERFACING
The serial interface on the AD7329 allows the part to be directly
connected to a range of different microprocessors. This section
explains how to interface the AD7329 with some of the most
common microcontroller and DSP serial interface protocols.
AD7329 TO ADSP-21xx
The ADSP-21xx family of DSPs interface directly to the AD7329
without requiring glue logic. The VDRIVE pin of the AD7329 takes
the same supply voltage as that of the ADSP-21xx. This allows
the ADC to operate at a higher supply voltage than its serial
interface. The SPORT0 on the ADSP-21xx should be configured
as shown in Table 16.
Table 16. SPORT0 Control Register Setup
Setting
TFSW = RFSW = 1
INVRFS = INVTFS = 1
DTYPE = 00
SLEN = 1111
ISCLK = 1
TFSR = RFSR = 1
IRFS = 0
ITFS = 1
Description
Alternative framing
Active low frame signal
Right justify data
16-bit data-word
Internal serial clock
Frame every word
The frequency of the serial clock is set in the SCLKDIV register.
When the instruction to transmit with TFS is given (AX0 =
TX0), the state of the serial clock is checked. The DSP waits
until the SCLK has gone high, low, and high again before
starting the transmission. If the timer and SCLK are chosen so
that the instruction to transmit occurs on or near the rising
edge of SCLK, data can be transmitted immediately or at the
next clock edge.
For example, the ADSP2111 has a master clock frequency of
16 MHz. If the SCLKDIV register is loaded with the value 3, an
SCLK of 2 MHz is obtained, and eight master clock periods
elapse for every one SCLK period. If the timer registers are
loaded with the value 803, 100.5 SCLKs occur between
interrupts and, subsequently, between transmit instructions.
This situation leads to nonequidistant sampling because the
transmit instruction occurs on an SCLK edge. If the number of
SCLKs between interrupts is an integer of N, equidistant
sampling is implemented by the DSP.
AD7329 TO ADSP-BF53x
The connection diagram is shown in Figure 58. The ADSP-21xx
has TFS0 and RFS0 tied together. TFS0 is set as an output, and
RFS0 is set as an input. The DSP operates in alternative framing
mode, and the SPORT0 control register is set up as described in
Table 16. The frame synchronization signal generated on TFS is
tied to CS and, as with all signal processing applications, requires
equidistant sampling. However, as in this example, the timer
interrupt is used to control the sampling rate of the ADC, and
under certain conditions equidistant sampling cannot be achieved.
The ADSP-BF53x family of DSPs interfaces directly to the
AD7329 without requiring glue logic, as shown in Figure 59.
The SPORT0 Receive Configuration 1 register should be set up
as outlined in Table 17.
ADSP-BF53x1
AD73291
SCLK
RSCLK0
CS
RFS0
DIN
DT0
DOUT
DR0
VDRIVE
SCLK
CS
SCLK0
VDD
1ADDITIONAL
TFS0
RFS0
DIN
DT0
DOUT
DR0
PINS OMITTED FOR CLARITY.
05402-054
ADSP-21xx1
AD73291
Figure 59. Interfacing the AD7329 to the ADSP-BF53x
Table 17. SPORT0 Receive Configuration 1 Register
VDD
1ADDITIONAL PINS OMITTED FOR CLARITY.
05402-053
VDRIVE
Figure 58. Interfacing the AD7329 to the ADSP-21xx
The timer registers are loaded with a value that provides an
interrupt at the required sampling interval. When an interrupt
is received, a value is transmitted with TFS/DT (ADC control
word). The TFS is used to control the RFS and, hence, the
reading of data.
Setting
RCKFE = 1
LRFS = 1
RFSR = 1
IRFS = 1
RLSBIT = 0
RDTYPE = 00
IRCLK = 1
RSPEN = 1
SLEN = 1111
TFSR = RFSR = 1
Rev. 0 | Page 36 of 40
Description
Sample data with falling edge of RSCLK
Active low frame signal
Frame every word
Internal RFS used
Receive MSB first
Zero fill
Internal receive clock
Receive enable
16-bit data-word
AD7329
OUTLINE DIMENSIONS
7.90
7.80
7.70
24
13
4.50
4.40
4.30
1
6.40 BSC
12
PIN 1
0.65
BSC
0.15
0.05
0.30
0.19
0.10 COPLANARITY
1.20
MAX
SEATING
PLANE
0.20
0.09
8°
0°
0.75
0.60
0.45
COMPLIANT TO JEDEC STANDARDS MO-153-AD
Figure 60. 24-Lead Thin Shrink Small Outline Package [TSSOP]
(RU-24)
Dimensions shown in millimeters
ORDERING GUIDE
Model
AD7329BRUZ 1
AD7329BRUZ-REEL1
AD7329BRUZ-REEL71
EVAL-AD7329CB 2
EVAL-CONTROL BRD2 3
Temperature Range
–40°C to +85°C
–40°C to +85°C
–40°C to +85°C
Package Description
24-Lead TSSOP
24-Lead TSSOP
24-Lead TSSOP
Evaluation Board
Controller Board
1
Package Option
RU-24
RU-24
RU-24
Z = Pb-free part.
This can be used as a standalone evaluation board or in conjunction with the EVAL-CONTROL board for evaluation/demonstration purposes.
3
This board is a complete unit allowing a PC to control and communicate with all Analog Devices evaluation boards ending in the CB designators. To order a complete
evaluation kit, the particular ADC evaluation board (for example, EVAL-AD7329CB), the EVAL-CONTROL BRD2, and a 12 V transformer must be ordered. See the
relevant evaluation board technical note for more information.
2
Rev. 0 | Page 37 of 40
AD7329
NOTES
Rev. 0 | Page 38 of 40
AD7329
NOTES
Rev. 0 | Page 39 of 40
AD7329
NOTES
©2006 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D05402-0-4/06(0)
Rev. 0 | Page 40 of 40