ADS8326 SBAS343 – MAY 2007 16-Bit, High-Speed, 2.7V to 5.5V microPower Sampling ANALOG-TO-DIGITAL CONVERTER FEATURES APPLICATIONS • • • • • • • • • • • • 16 Bits No Missing Codes (Full-Supply Range, High or Low Grade) Very Low Noise: 3LSBPP Excellent Linearity: ±1LSB typ, ±1.5LSB max INL ±0.6LSB typ, ±1LSB max DNL ±1mV max Offset ±12LSB typ Gain Error microPower: 10mW at 5V, 250kHz 4mW at 2.7V, 200kHz 2mW at 2.7V, 100kHz 0.2mW at 2.7V, 10kHz MSOP-8 Package (SON-8 package available Q4, 2007; package size same as 3x3 QFN) 16-Bit Upgrade to the 12-Bit ADS7816 and ADS7822 Pin-Compatible with the ADS7816, ADS7822, ADS7826, ADS7827, ADS7829, ADS8320, and ADS8325 Serial (SPI™/SSI) Interface • • • Battery-Operated Systems Remote Data Acquisition Isolated Data Acquisition Simultaneous Sampling, Multichannel Systems Industrial Controls Robotics Vibration Analysis DESCRIPTION The ADS8326 is a 16-bit, sampling, analog-to-digital (A/D) converter specified for a supply voltage range from 2.7V to 5.5V. It requires very little power, even when operating at the full data rate. At lower data rates, the high speed of the device enables it to spend most of its time in the power-down mode. For example, the average power dissipation is less than 0.2mW at a 10kHz data rate. The ADS8326 offers excellent linearity and very low noise and distortion. It also features a synchronous serial (SPI/SSI-compatible) interface and a differential input. The reference voltage can be set to any level within the range of 0.1V to VDD. Low power and small size make the ADS8326 ideal for portable and battery-operated systems. It is also a perfect fit for remote data-acquisition modules, simultaneous multichannel systems, and isolated data acquisition. The ADS8326 is available in an MSOP-8 package. SAR REF ADS8326 DOUT +IN Serial Interface CDAC -IN DCLOCK S/H Amp Comparator CS/SHDN Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SPI is a trademark of Motorola, Inc. All other trademarks are the property of their respective owners. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 2007, Texas Instruments Incorporated ADS8326 www.ti.com SBAS343 – MAY 2007 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ORDERING INFORMATION (1) PRODUCT MAXIMUM INTEGRAL LINEARITY ERROR (LSB) (2) NO MISSING CODES ERROR (LSB) PACKAGELEAD PACKAGE DESIGNATOR SPECIFIED TEMPERATURE RANGE PACKAGE MARKING ADS8326I ±3 16 MSOP-8 DGK –40°C to +85°C D26 ±1.5 ADS8326IB ±3 ADS8326I (3) ±1.5 ADS8326IB (3) (1) (2) (3) 16 16 16 MSOP-8 DGK SON-8 (3) DRB SON-8 (3) DRB –40°C to +85°C –40°C to +85°C –40°C to +85°C ORDERING NUMBER TRANSPORT MEDIA, QUANTITY ADS8326IDGKT Tape and Reel, 250 ADS8326IDGKR Tape and Reel, 2500 ADS8326IBDGKT Tape and Reel, 250 ADS8326IBDGKR Tape and Reel, 2500 ADS8326IDRBT Tape and Reel, 250 ADS8326IDRBR Tape and Reel, 2500 ADS8326IBDRBT Tape and Reel, 250 ADS8326IBDRBR Tape and Reel, 2500 D26 D26 D26 For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet, or see the TI website at www.ti.com. Maximum Integral Linearity Error specifies a 5V power supply and reference voltage. DRB (SON-8) package available Q4, 2007. ABSOLUTE MAXIMUM RATINGS (1) over operating free-air temperature range (unless otherwise noted) Supply voltage, VDD to GND Analog input voltage (2) UNIT V –0.3 to VDD + 0.3 V Reference input voltage (2) –0.3 to VDD + 0.3 V Digital input voltage (2) –0.3 to VDD + 0.3 V –20 to +20 mA Input current to any pin except supply Power dissipation See Dissipation Ratings Table Operating virtual junction temperature range, TJ –40 to +150 °C Operating free-air temperature range, TA –40 to +85 °C Storage temperature range, TSTG –65 to +150 °C +260 °C Lead Temperature 1.6mm (1/16 inch) from case for 10sec (1) (2) 2 ADS8326 –0.3 to +7 Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum rated conditions for extended periods may affect device reliability. All voltage values are with respect to ground terminal. Submit Documentation Feedback ADS8326 www.ti.com SBAS343 – MAY 2007 DISSIPATION RATINGS PACKAGE RθJC RθJA DERATING FACTOR ABOVE TA = +25°C DGK +39.1°C/W +206.3°C/W 4.847mW/°C 606mW 388mW 315mW DRB (1) +5°C/W +45.8°C/W 3.7mW/°C 370mW 204mW 148mW (1) TA ≤ +25°C POWER RATING TA = +70°C POWER RATING TA = +85°C POWER RATING DRB (SON-8) package available Q4, 2007. RECOMMENDED OPERATING CONDITIONS MIN Supply voltage, GND to VDD Low-voltage levels 2.7 Supply voltage, GND to VDD 5V logic levels 4.5 Reference input voltage TYP 5.0 0.1 Analog input voltage –IN to GND –0.3 +IN to GND –0.3 +IN – (–IN) Operating junction temperature, TJ 0 MAX UNIT 3.6 V 5.5 V VDD V 0.5 V VDD + 0.2 0 VREF V –40 +125 °C ELECTRICAL CHARACTERISTICS: VDD = +5V At –40°C to +85°C, VREF = +5V, –IN = GND, fSAMPLE = 250kHz, and fDCLOCK = 24 × fSAMPLE, unless otherwise noted. ADS8326I PARAMETER TEST CONDITIONS MIN TYP ADS8326IB MAX MIN TYP MAX UNIT V ANALOG INPUT Full-scale range FSR +IN – (–IN) Operating common-mode signal Input resistance RON 0 VREF 0 VREF –0.3 0.5 –0.3 0.5 –IN = GND, off 5 5 50 –IN = GND, during sampling 48 48 pF Input leakage current –IN = GND ±50 ±50 nA Differential input capacitance +IN to –IN, during sampling 20 20 pF 500 500 kHz Full-power bandwidth 50 100 Ω –IN = GND, on Input capacitance FS sinewave, SINAD = FSBW –60dB 100 V GΩ DC ACCURACY Resolution No missing codes Integral linearity error 16 16 NMC 16 16 INL –3 ±2 Bits Bits +3 –1.5 ±1 +1.5 LSB LSB Differential linearity error DNL –1 ±0.5 +2 –1 ±0.4 +1 Offset error VOS –1.5 ±0.75 +1.5 –1 ±0.5 +1 Offset error drift Gain error Gain error drift ±0.2 TCVOS GERR –24 +24 –12 ±0.3 TCGERR Noise 4.75V ≤ VDD ≤ 5.25V Power-supply rejection ±0.2 mV ppm/°C +12 LSB ±0.3 ppm/°C 30 30 µVRMS 0.5 0.5 LSB SAMPLING DYNAMICS Conversion time (16 DCLOCKs) Acquisition time (4.5 DCLOCKs) tCONV 24kHz ≤ fDCLOCK ≤ 6MHz tAQ fDCLOCK = 6MHz 2.667 0.75 Throughput rate (22 DCLOCKs) Clock frequency 666.7 2.667 0.024 Submit Documentation Feedback 6 0.024 µs µs 0.75 250 fDCLOCK 666.7 250 kSPS 6 MHz 3 ADS8326 www.ti.com SBAS343 – MAY 2007 ELECTRICAL CHARACTERISTICS: VDD = +5V (continued) At –40°C to +85°C, VREF = +5V, –IN = GND, fSAMPLE = 250kHz, and fDCLOCK = 24 × fSAMPLE, unless otherwise noted. ADS8326I PARAMETER TEST CONDITIONS MIN TYP ADS8326IB MAX MIN TYP MAX UNIT AC ACCURACY Total harmonic distortion Spurious-free dynamic range Signal-to-noise ratio Signal-to-noise + distortion Effective number of bits THD SFDR SNR SINAD ENOB 5VPP sinewave at 2kHz –98 –99 dB 5VPP sinewave at 10kHz –90 –91 dB 5VPP sinewave at 2kHz 102 103 dB 5VPP sinewave at 10kHz 94 95 dB 5VPP sinewave at 2kHz 91 91.5 dB 5VPP sinewave at 10kHz 91 91.5 dB 5VPP sinewave at 2kHz 90 91 dB 5VPP sinewave at 10kHz 87.5 88 dB 5VPP sinewave at 2kHz 14.69 14.86 Bits 5VPP sinewave at 10kHz 14.28 14.35 Bits VOLTAGE REFERENCE INPUT Reference voltage 0.1 CS = GND, fSAMPLE = 0Hz Reference input resistance CS = VDD Reference input capacitance Reference input current VDD 0.1 5 VDD V 5 GΩ 5 5 GΩ 24 24 pF fS = 250kHz 170 220 170 220 µA fS = 200kHz 140 180 140 180 µA fS = 100kHz 70 90 70 90 µA fS = 10kHz 11 14 11 14 µA CS = VDD 0.1 µA 0.1 DIGITAL INPUTS (1) Logic family CMOS CMOS High-level input voltage VIH 0.7 × VDD VDD + 0.3 0.7 × VDD VDD + 0.3 Low-level input voltage VIL –0.3 0.3 × VDD –0.3 0.3 × VDD V Input current IIN VI = VDD or GND –50 +50 –50 +50 nA Input capacitance CI 5 5 V pF DIGITAL OUTPUTS (1) Logic family CMOS High-level output voltage VOH VDD = 4.5V, IOH = –100µA Low-level output voltage VOL VDD = 4.5V, IOL = 100µA High-impedance state output current IOZ CS = VDD, VI = VDD or GND Output capacitance CO Load capacitance CL 4 4.44 V 0.5 –50 +50 5 –50 Straight binary Applies for 5.0V nominal supply: VDD (min) = 4.5V and VDD (max) = 5.5V. Submit Documentation Feedback 0.5 V +50 nA 5 30 Data format (1) CMOS 4.44 pF 30 Straight binary pF ADS8326 www.ti.com SBAS343 – MAY 2007 ELECTRICAL CHARACTERISTICS: VDD = +2.7V At –40°C to +85°C, VREF = +2.5V, –IN = GND, fSAMPLE = 200kHz, and fDCLOCK = 24 × fSAMPLE, unless otherwise noted. ADS8326I PARAMETER TEST CONDITIONS MIN TYP ADS8326IB MAX MIN TYP MAX UNIT V ANALOG INPUT Full-scale range FSR +IN – (–IN) Operating common-mode signal Input resistance RON 0 VREF 0 VREF –0.3 0.5 –0.3 0.5 –IN = GND, off 5 –IN = GND, on 100 Input capacitance –IN = GND, during sampling Input leakage current –IN = GND Differential input capacitance +IN to –IN, during sampling FS sinewave, SINAD = FSBW –60dB Full-power bandwidth 5 150 100 V GΩ 150 Ω 48 48 pF ±50 ±50 nA 20 20 pF 60 60 kHz DC ACCURACY Resolution No missing code Integral linearity error 16 16 NMC 16 16 INL –3 ±2 Bits Bits +3 –2.5 ±1 +2.5 LSB LSB Differential linearity error DNL –1 ±0.5 +2 –1 ±0.4 +1 Offset error VOS –1.5 ±0.75 +1.5 –1 ±0.5 +1 ±0.2 ±0.2 ppm/°C GERR ±33 ±16 LSB TCGERR ±0.3 ±0.3 ppm/°C 30 30 µVRMS 0.5 0.5 LSB Gain error Gain error drift mV TCVOS Offset error drift Noise 2.7V ≤ VDD ≤ 3.6V Power-supply rejection SAMPLING DYNAMICS Conversion time (16 DCLOCKs) Acquisition time (4.5 DCLOCKs) tCONV 24kHz ≤ fDCLOCK ≤ 4.8MHz tAQ fDCLOCK = 4.8MHz 3.333 666.7 0.9375 666.7 0.9375 Throughput rate (22 DCLOCKs) Clock frequency 3.333 µs 200 fDCLOCK 0.024 4.8 µs 0.024 200 kSPS 4.8 MHz AC ACCURACY Total harmonic distortion Spurious-free dynamic range Signal-to-noise ratio Signal-to-noise + distortion Effective number of bits THD SFDR SNR SINAD ENOB 2.5VPP sinewave at 2kHz –88 –88.5 dB 2.5VPP sinewave at 10kHz –75 –75.5 dB 2.5VPP sinewave at 2kHz 91 91.5 dB 2.5VPP sinewave at 10kHz 77.5 78 dB 2.5VPP sinewave at 2kHz 86.5 87 dB 2.5VPP sinewave at 10kHz 86 86.5 dB 2.5VPP sinewave at 2kHz 85 85.5 dB 2.5VPP sinewave at 10kHz 74.5 75 dB 2.5VPP sinewave at 2kHz 13.86 13.94 Bits 2.5VPP sinewave at 10kHz 12.12 12.20 Bits VOLTAGE REFERENCE INPUT Reference voltage Reference input resistance 0.1 CS = GND, fSAMPLE = 0Hz CS = VDD Reference input capacitance Reference input current VDD 5 0.1 VDD V 5 GΩ 5 5 GΩ 24 24 pF fS = 200kHz 70 90 70 90 µA fS = 100kHz 25 33 25 33 µA fS = 10kHz 5 7 5 7 µA CS = VDD 0.1 Submit Documentation Feedback 0.1 µA 5 ADS8326 www.ti.com SBAS343 – MAY 2007 ELECTRICAL CHARACTERISTICS: VDD = +2.7V (continued) At –40°C to +85°C, VREF = +2.5V, –IN = GND, fSAMPLE = 200kHz, and fDCLOCK = 24 × fSAMPLE, unless otherwise noted. ADS8326I PARAMETER TEST CONDITIONS MIN TYP ADS8326IB MAX MIN TYP MAX UNIT DIGITAL INPUTS (1) Logic family LVCMOS LVCMOS High-level input voltage VIH VDD = 3.6V 2 VDD + 0.3 2 VDD + 0.3 V Low-level input voltage VIL VDD = 2.7V –0.3 0.8 –0.3 0.8 V Input current IIN VI = VDD or GND –50 +50 –50 +50 nA Input capacitance CI 5 5 pF DIGITAL OUTPUTS (1) Logic family LVCMOS High-level output voltage VOH VDD = 2.7V, IOH = -100µA Low-level output voltage VOL VDD = 2.7V, IOL = 100µA High-impedance state output current IOZ CS = VDD, VI = VDD or GND Output capacitance CO Load capacitance CL VDD– 0.2 V 0.2 –50 +50 –50 5 0.2 V +50 nA 5 30 pF 30 Straight binary Data format (1) LVCMOS VDD– 0.2 pF Straight binary Applies for 3.0V nominal supply: VDD (min) = 2.7V and VDD (max) = 3.6V. ELECTRICAL CHARACTERISTICS At –40°C to +85°C, –IN = GND, and fDCLOCK = 24 × fSAMPLE, unless otherwise noted. ADS8326I PARAMETER TEST CONDITIONS MIN TYP ADS8326IB MAX MIN TYP MAX UNIT ANALOG INPUT Power supply Operating supply current Power-down supply current Power dissipation Power dissipation in power-down 6 VDD IDD IDD Low-voltage levels 2.7 3.6 2.7 3.6 V 5V logic levels 4.5 5.5 4.5 5.5 V VDD = 2.7V, fS = 10kHz, fDCLOCK = 4.8MHz 0.065 0.085 0.065 0.085 mA VDD = 2.7V, fS = 100kHz, fDCLOCK = 4.8MHz 0.69 1.0 0.69 1.0 mA VDD = 2.7V, fS = 200kHz, fDCLOCK = 4.8MHz 1.38 2.0 1.38 2.0 mA VDD = 5V, fS = 200kHz, fDCLOCK = 6MHz 1.9 2.7 1.9 2.7 mA VDD = 5V, fS = 250kHz, fDCLOCK = 6MHz 2.0 3.0 2.0 3.0 mA VDD = 2.7V 0.1 0.1 µA VDD = 5V 0.2 0.2 µA VDD = 2.7V, fS = 10kHz, fDCLOCK = 4.8MHz 0.18 0.23 0.18 0.23 mW VDD = 2.7V, fS = 100kHz, fDCLOCK = 4.8MHz 1.86 2.7 1.86 2.7 mW VDD = 2.7V, fS = 200kHz, fDCLOCK = 4.8MHz 3.73 5.4 3.73 5.4 mW VDD = 5V, fS = 200kHz, fDCLOCK = 6MHz 9.5 13.5 9.5 13.5 mW VDD = 5V, fS = 250kHz, fDCLOCK = 6MHz 10 15 10 15 mW VDD = 2.7V, CS = VDD 0.3 0.3 µW VDD = 5V, CS = VDD 0.6 0.6 µW Submit Documentation Feedback ADS8326 www.ti.com SBAS343 – MAY 2007 PIN CONFIGURATION DGK PACKAGE MSOP-8 (TOP VIEW) REF 1 +IN 2 8 VDD 7 DCLOCK ADS8326 -IN 3 6 DOUT GND 4 5 CS/SHDN DRB PACKAGE(1)(2) SON-8 (TOP VIEW) REF 1 +IN 2 8 VDD 7 DCLOCK 6 DOUT 5 CS/SHDN ADS8326 -IN 3 GND 4 (Thermal Pad) (1) DRB package (SON-8) available Q4, 2007. (2) The DRB package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PIN ASSIGNMENTS PIN NAME NO. I/O DESCRIPTION REF 1 Analog input Reference input +IN 2 Analog input Noninverting input –IN 3 Analog input Inverting analog input GND 4 Power-supply connection CS/SHDN 5 Digital input DOUT 6 Digital output DCLOCK 7 Digital input VDD 8 Power-supply connection Ground Chip select when low; Shutdown mode when high. Serial output data word Data clock synchronizes the serial data transfer and determines conversion speed. Power supply Equivalent Input Circuit (VDD = 5.0V) VDD VDD RON 50W ANALOG IN GND Diode Turn-On Voltage: 0.35V Equivalent Analog Input Circuit C(SAMPLE) 48pF VDD RON 50W REF GND Equivalent Reference Input Circuit Submit Documentation Feedback 24pF I/O GND Equivalent Digital Input/Output Circuit 7 ADS8326 www.ti.com SBAS343 – MAY 2007 TIMING INFORMATION tCYC CS/SHDN Sample Power Down Conversion tSUCS DCLOCK tCSD Use positive clock edge for data transfer Hi-Z DOUT 0 tSMPL B7 B15 B14 B13 B12 B11 B10 B9 B8 (MSB) tCONV B6 B5 B4 B3 B2 Hi-Z (1) B1 B0 (LSB) NOTE: (1) A minimum of 22 clock cycles are required for 16-bit conversion; 24 clock cycles are shown. If CS remains low at the end of conversion, a new data stream is shifted out with LSB-first data followed by zeroes indefinitely. tCYC CS/SHDN tSUCS Power Down DCLOCK tCSD Hi-Z DOUT Null Bit B15 B14 B13 B12 B11 B6 (MSB) tSMPL B5 B4 B3 tCONV B2 B1 B0 B1 (LSB) B2 B3 B4 B5 B0 (2) Hi-Z B11 B12 B13 B14 B15 (MSB) NOTE: (2) After completing the data transfer, if further clocks are applied with CS low, the A/D converter will output zeroes indefinitely. 1.4V 3kW DOUT 90% DOUT 10% Test Point tr 100pF CLOAD tf Voltage Waveforms for DOUT Rise and Fall Times, tr, tf Load Circuit for tdDO, tr, and tf Test Point DCLOCK VDD DOUT tdDO tdis Waveform 2, ten 3kW tdis Waveform 1 100pF CLOAD DOUT thDO Load Circuit for tdis and ten Voltage Waveforms for DOUT Delay Times, tdDO 90% CS/SHDN DOUT Waveform 1(3) CS/SHDN 90% DCLOCK 1 4 5 tdis DOUT Waveform 2(4) 10% DOUT B15 ten Voltage Waveforms for tdis Voltage Waveforms for ten NOTES: (3) Waveform 1 is for an output with internal conditions such that the output is high unless disabled by the output control. (4) Waveform 2 is for an output with internal conditions such that the output is low unless disabled by the output control. Figure 1. Timing Diagrams and Test Circuits for the Paramters in Table 1 8 Submit Documentation Feedback ADS8326 www.ti.com SBAS343 – MAY 2007 TIMING INFORMATION (continued) Table 1. Timing Characteristics SYMBOL DESCRIPTION tSMPL Analog input sample time tCONV Conversion time tCYC Complete cycle time MIN TYP 4.5 MAX 5.0 16 UNIT DCLOCKs DCLOCKs 22 DCLOCKs tCSD CS falling to DCLOCK low tSUCS CS falling to DCLOCK rising 0 tHDO DCLOCK falling to current DOUT not valid tDIS CS rising to DOUT tri-state 70 100 ns tEN DCLOCK falling to DOUT enabled 20 50 ns 20 5 ns ns 15 ns tF DOUT fall time 5 25 ns tR DOUT rise time 7 25 ns Submit Documentation Feedback 9 ADS8326 www.ti.com SBAS343 – MAY 2007 TYPICAL CHARACTERISTICS: VDD = +5V At TA = +25°C, VDD = +5V, VREF = +5V. fSAMPLE = 250kHz, fCLK = 24 × fSAMPLE, unless otherwise noted. DIFFERENTIAL LINEARITY ERROR vs CODE 3 3 2 2 1 1 DLE(LSB) ILE (LSB) INTEGRAL LINEARITY ERROR vs CODE 0 0 -1 -1 -2 -2 -3 0000h 4000h 8000h C000h -3 0000h FFFFh Figure 3. CHANGE IN OFFSET vs TEMPERATURE CHANGE IN GAIN vs TEMPERATURE FFFFh 0.50 Delta from +25°C (LSB) Delta from +25°C (LSB) C000h Figure 2. 0.25 0 -0.25 -0.50 -0.75 -1.00 0.25 0 -0.25 -0.50 -0.75 -50 -25 0 25 75 50 100 -50 Temperature (°C) -25 0 25 75 50 Figure 4. Figure 5. CHANGE IN OFFSET vs COMMON-MODE VOLTAGE CHANGE IN GAIN vs COMMON-MODE VOLTAGE Delta Relative to VCM = 0V (LSB) 30 25 20 15 10 5 0 -5 -10 -0.5 -0.4 -0.3 -0.2 -0.1 100 Temperature (°C) 30 Delta Relative to VCM = 0V (LSB) 8000h Output Code 0.50 10 4000h Output Code 0 0.1 0.2 0.3 0.4 0.5 0.6 25 20 15 10 5 0 -5 -10 -0.5 -0.4 -0.3 -0.2 -0.1 0 0.1 0.2 0.3 VCM (V) VCM (V) Figure 6. Figure 7. Submit Documentation Feedback 0.4 0.5 0.6 ADS8326 www.ti.com SBAS343 – MAY 2007 TYPICAL CHARACTERISTICS: VDD = +5V (continued) At TA = +25°C, VDD = +5V, VREF = +5V. fSAMPLE = 250kHz, fCLK = 24 × fSAMPLE, unless otherwise noted. FREQUENCY SPECTRUM (8192 point FFT, fIN = 9.9792kHz, –0.2dB) 0 0 -20 -20 -40 -40 Amplitude (dB) -60 -80 -100 -80 -100 -120 -120 -140 -140 -160 -160 0 25 50 75 Frequency (kHz) 100 125 0 25 50 75 Frequency (kHz) 100 125 Figure 8. Figure 9. SIGNAL-TO-NOISE AND SIGNAL-TO-NOISE + DISTORTION vs INPUT FREQUENCY SPURIOUS-FREE DYNAMIC RANGE AND TOTAL HARMONIC DISTORTION vs INPUT FREQEUNCY 105 100 SNR SFDR (dB) 90 85 SINAD 80 -105 100 95 SNR and SINAD (dB) -60 -100 SFDR 95 -95 90 -90 85 -85 THD(1) 80 75 75 70 70 THD (dB) Amplitude (dB) FREQUENCY SPECTRUM (8192 point FFT, fIN = 1.9836kHz, –0.2dB) -80 -75 -70 NOTE: (1) First nine harmonics of the input frequency. 65 65 1 100 10 -65 1 200 100 10 200 Frequency (kHz) Frequency (kHz) Figure 10. Figure 11. EFFECTIVE NUMBER OF BITS vs INPUT FREQUENCY CHANGE IN SIGNAL-TO-NOISE + DISTORTION vs TEMPERATURE 16.0 0.25 fIN = 1.98364kHz, -0.2dB 0.20 Delta from +25°C (dB) ENOB (Bits) 15.0 14.0 13.0 12.0 11.0 0.15 0.10 0.05 0 -0.05 -0.10 -0.15 10.0 -0.20 1 10 100 200 -50 Frequency (kHz) -25 0 25 50 75 100 Temperature (°C) Figure 12. Figure 13. Submit Documentation Feedback 11 ADS8326 www.ti.com SBAS343 – MAY 2007 TYPICAL CHARACTERISTICS: VDD = +5V (continued) At TA = +25°C, VDD = +5V, VREF = +5V. fSAMPLE = 250kHz, fCLK = 24 × fSAMPLE, unless otherwise noted. SIGNAL-TO-NOISE + DISTORTION vs INPUT LEVEL PEAK-TO-PEAK NOISE FOR A DC INPUT vs REFERENCE VOLTAGE 100 200 fIN = 1.98364kHz, -0.2dB 90 Peak-to-Peak Noise (LSB) 100 SINAD (dB) 80 70 60 50 40 30 10 20 10 1 -80 -70 -60 -50 -40 -30 -20 -10 0 0.1 Figure 14. Figure 15. SUPPLY CURRENT vs TEMPERATURE SUPPLY CURRENT vs SAMPLING RATE 10 1.84 1 Supply Current (mA) Supply Current (mA) 1.83 1.82 1.81 0.1 0.01 1.80 0.001 1.79 -50 -25 0 25 50 75 100 1 10 Figure 16. Figure 17. REFERENCE CURRENT vs SAMPLING RATE POWER-DOWN CURRENT vs TEMPERATURE 1000 250 30 Power-Down Current (nA) Refernce Current (mA) 100 Sampling Rate (kHz) Temperature (°C) 100 10 1 0.1 28 26 24 22 20 18 1 10 100 250 -50 Sampling Rate (kHz) -25 0 25 50 Temperature (°C) Figure 18. 12 5 1 Reference Voltage (V) Input Level (dB) Figure 19. Submit Documentation Feedback 75 100 ADS8326 www.ti.com SBAS343 – MAY 2007 TYPICAL CHARACTERISTICS: VDD = +5V (continued) At TA = +25°C, VDD = +5V, VREF = +5V. fSAMPLE = 250kHz, fCLK = 24 × fSAMPLE, unless otherwise noted. OUTPUT CODE HISTOGRAM FOR A DC INPUT (8192 Conversions) NEED TITLE 6990 610 592 0 0 7FFC 7FFD 7FFE 7FFF 8000 0 0 8001 8002 Code Figure 20. Submit Documentation Feedback 13 ADS8326 www.ti.com SBAS343 – MAY 2007 TYPICAL CHARACTERISTICS: VDD = +2.7V At TA = +25°C, VDD = +2.7V, VREF = +2.5V. fSAMPLE = 200kHz, fCLK = 24 × fSAMPLE, unless otherwise noted. DIFFERENTIAL LINEARITY ERROR vs CODE 3 3 2 2 1 1 DLE (LSB) ILE (LSB) INTEGRAL LINEARITY ERROR vs CODE 0 0 -1 -1 -2 -2 -3 0000h 4000h 8000h C000h -3 0000h FFFFh 4000h 8000h Figure 21. Figure 22. CHANGE IN OFFSET vs TEMPERATURE CHANGE IN GAIN vs TEMPERATURE 0.50 0.50 0.25 0.25 0 -0.25 -0.50 -0.75 0 -0.25 -0.50 -1.00 -50 -25 0 25 75 50 100 -50 Temperature (°C) -25 0 25 50 75 100 Temperature (°C) Figure 23. Figure 24. CHANGE IN OFFSET vs COMMON-MODE VOLTAGE CHANGE IN GAIN vs COMMON-MODE VOLTAGE 30 Delta Relative to VCM = 0V (LSB) 30 Delta Relative to VCM = 0V (LSB) FFFFh -0.75 -1.00 25 20 15 10 5 0 -5 -10 -0.5 -0.4 -0.3 -0.2 -0.1 14 C000h Output Code Delta from +25°C (LSB) Delta from +25°C (LSB) Output Code 0 0.1 0.2 0.3 0.4 0.5 0.6 25 20 15 10 5 0 -5 -10 -0.5 -0.4 -0.3 -0.2 -0.1 0 0.1 0.2 0.3 0.4 0.5 0.6 VCM (V) VCM (V) Figure 25. Figure 26. Submit Documentation Feedback ADS8326 www.ti.com SBAS343 – MAY 2007 TYPICAL CHARACTERISTICS: VDD = +2.7V (continued) At TA = +25°C, VDD = +2.7V, VREF = +2.5V. fSAMPLE = 200kHz, fCLK = 24 × fSAMPLE, unless otherwise noted. FREQUENCY SPECTRUM (8192 point FFT, fIN = 9.9854kHz, –0.2dB) 0 0 -20 -20 -40 -40 Amplitude (dB) -60 -80 -100 -60 -80 -100 -120 -120 -140 -140 -160 -160 0 10 20 30 40 50 60 70 80 90 100 0 10 20 30 40 Frequency (kHz) 80 90 SIGNAL-TO-NOISE AND SIGNAL-TO-NOISE + DISTORTION vs INPUT FREQUENCY SPURIOUS-FREE DYNAMIC RANGE AND TOTAL HARMONIC DISTORTION vs INPUT FREQEUNCY SNR 85 80 75 70 SINAD -100 95 -95 90 -90 -85 SFDR 80 -80 75 -75 70 -70 65 -65 THD(1) 60 60 -60 55 55 -55 50 50 -50 45 55 100 10 200 -45 NOTE: (1) First nine harmonics of the input frequency. 40 1 100 100 85 SFDR (dB) SNR and SINAD (dB) 70 Figure 28. 90 -40 1 100 10 Frequency (kHz) 200 Frequency (kHz) Figure 29. Figure 30. EFFECTIVE NUMBER OF BITS vs INPUT FREQUENCY CHANGE IN SIGNAL-TO-NOISE + DISTORTION vs TEMPERATURE 15 0.4 fIN = 1.97754kHz, -0.2dB 14 0.2 Delta from +25°C (dB) 13 ENOB (Bits) 60 Figure 27. 95 65 50 Frequency (kHz) THD (dB) Amplitude (dB) FREQUENCY SPECTRUM (8192 point FFT, fIN = 1.9775kHz, –0.2dB) 12 11 10 9 0 -0.2 -0.4 -0.6 8 7 -0.8 1 10 100 200 -50 Frequency (kHz) -25 0 25 50 75 100 Temperature (°C) Figure 31. Figure 32. Submit Documentation Feedback 15 ADS8326 www.ti.com SBAS343 – MAY 2007 TYPICAL CHARACTERISTICS: VDD = +2.7V (continued) At TA = +25°C, VDD = +2.7V, VREF = +2.5V. fSAMPLE = 200kHz, fCLK = 24 × fSAMPLE, unless otherwise noted. SIGNAL-TO-NOISE + DISTORTION vs INPUT LEVEL 100 SUPPLY CURRENT vs TEMPERATURE 1.38 fIN = 1.97754kHz, -0.2dB 90 1.37 Supply Current (mA) SINAD (dB) 80 70 60 50 40 30 1.36 1.35 1.34 1.33 1.32 1.31 20 10 1.30 -80 -70 -60 -50 -40 -30 -20 -10 0 -50 0 -25 Input Level (dB) Figure 34. SUPPLY CURRENT vs SAMPLING RATE REFERENCE CURRENT vs SAMPLING RATE 75 100 1000 Reference Current (mA) 1 Supply Current (mA) 50 Figure 33. 10 0.1 0.01 0.001 100 10 1 0.0001 0.1 1 100 10 200 1 10 Sampling Rate (kHz) Sampling Rate (kHz) Figure 35. Figure 36. OUTPUT CODE HISTOGRAM FOR A DC INPUT (8192 Conversions) NEED TITLE 4791 1665 0 53 7FFC 7FFD 7FFE 1643 7FFF 8000 40 0 8001 8002 Code Figure 37. 16 25 Temperature (°C) Submit Documentation Feedback 100 200 ADS8326 www.ti.com SBAS343 – MAY 2007 THEORY OF OPERATION The ADS8326 is a classic Successive Approximation Register (SAR) Analog-to-Digital (A/D) converter. The architecture is based on capacitive redistribution that inherently includes a sample-and-hold function. The converter is fabricated on a 0.6µ CMOS process. The architecture and process allow the ADS8326 to acquire and convert an analog signal at up to 250,000 conversions per second while consuming less than 10mW from VDD. Differential linearity for the ADS8326 is factory-adjusted via a package-level trim procedure. The state of the trim elements is stored in non-volatile memory and is continuously updated after each acquisition cycle, just prior to the start of the successive approximation operation. This process ensures that one complete conversion cycle always returns the part to its factory-adjusted state in the event of a power interruption. The ADS8326 requires an external reference, an external clock, and a single power source (VDD). The external reference can be any voltage between 0.1V and VDD. The value of the reference voltage directly sets the range of the analog input. The reference input current depends on the conversion rate of the ADS8326. The external clock can vary between 24kHz (1kHz throughput) and 6.0MHz (250kHz throughput). The duty cycle of the clock is essentially unimportant, as long as the minimum high and low times are at least 200ns (VDD = 4.75V or greater). The minimum clock frequency is set by the leakage on the internal capacitors to the ADS8326. The analog input is provided to two input pins: +IN and –IN. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both inputs are disconnected from any internal function. The digital result of the conversion is clocked out by the DCLOCK input and is provided serially (most significant bit first) on the DOUT pin. The digital data that is provided on the DOUT pin is for the conversion currently in progress–there is no pipeline delay. It is possible to continue to clock the ADS8326 after the conversion is complete and to obtain the serial data least significant bit first. See the Timing Information section for more information. Submit Documentation Feedback 17 ADS8326 www.ti.com SBAS343 – MAY 2007 ANALOG INPUT 0V to +VREF Peak-to-Peak The analog input of ADS8326 is differential. The +IN and –IN input pins allow for a differential input signal. The amplitude of the input is the difference between the +IN and –IN input, or (+IN) – (–IN). Unlike some converters of this type, the –IN input is not resampled later in the conversion cycle. When the converter goes into Hold mode or conversion, the voltage difference between +IN and –IN is captured on the internal capacitor array. ADS8326 Common-Mode Voltage Figure 38. Methods of Driving the ADS8326 Common Voltage Range (V) The range of the –IN input is limited to –0.3V to +0.5V. As a result of this limitation, the differential input could be used to reject signals that are common to both inputs in the specified range. Thus, the –IN input is best used to sense a remote signal ground that may move slightly with respect to the local ground potential. The general method for driving the analog input of the ADS8326 is shown in Figure 38 and Figure 40. The –IN input is held at the common-mode voltage. The +IN input swings from –IN (or common-mode voltage) to –IN + VREF (or common-mode voltage + VREF ), and the peak-to-peak amplitude is +VREF . The value of VREF determines the range over which the common-mode voltage may vary, as shown in Figure 39. Figure 6 and Figure 7 (+5V), and Figure 25 and Figure 26 (+2.7V) illustrate the typical change in gain and offset as a function of the common-mode voltage applied to the –IN pin. 1 VDD = 5V 0.5 0 -0.3 -1 2 2.5 3 4 4.8 5 6 VREF (V) Figure 39. +IN Analog Input: Common-Mode Voltage Range vs VREF +IN Common-Mode Voltage + VREF +VREF t Common-Mode Voltage -IN = Common-Mode Voltage NOTE: The maximum differential voltage between +IN and –IN of the ADS8326 is VREF. See Figure 39 for a further explanation of the common-mode voltage range for differential inputs. Figure 40. Differential Input Mode of the ADS8326 18 Submit Documentation Feedback ADS8326 www.ti.com SBAS343 – MAY 2007 The input current required by the analog inputs depends on a number of factors: sample rate, input voltage, source impedance, and power-down mode. Essentially, the current into the ADS8326 charges the internal capacitor array during the sample period. After this capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance (48pF) to a 16-bit settling level within 4.5 clock cycles (0.750µs). When the converter goes into Hold mode, or while it is in Power-Down mode, the input impedance is greater than 1GΩ. Care must be taken regarding the absolute analog input voltage. To maintain the linearity of the converter, the –IN input should not drop below GND – 0.3V or exceed GND + 0.5V. The +IN input should always remain within the range of GND – 0.3V to VDD + 0.3V, or –IN to –IN + VREF , whichever limit is reached first. Outside of these ranges, the converter linearity may not meet specifications. To minimize noise, low bandwidth input signals with low-pass filters should be used. In each case, care should be taken to ensure that the output impedance of the sources driving the +IN and –IN inputs are matched. Often, a small capacitor (20pF) between the positive and negative inputs helps to match their impedance. To obtain maximum performance from the ADS8326, the input circuit from Figure 41 is recommended. Single-Ended 10W +IN OPA365 50W 48pF 1000pF ADS8326 -IN 50W 48pF Differential 10W +IN OPA365 50W 48pF 1000pF ADS8326 1nF 10W -IN OPA365 50W 48pF 1000pF Figure 41. Single-Ended and Differential Methods of Interfacing the ADS8326 Submit Documentation Feedback 19 ADS8326 www.ti.com SBAS343 – MAY 2007 REFERENCE INPUT ADS8326 The external reference sets the analog input range. The ADS8326 operates with a reference in the range of 0.1V to VDD. There are several important implications to this. As the reference voltage is reduced, the analog voltage weight of each digital output code is reduced. This is often referred to as the least significant bit (LSB) size and is equal to the reference voltage divided by 65,536. This means that any offset or gain error inherent in the A/D converter will appear to increase (in terms of LSB size) as the reference voltage is reduced. For a reference voltage of 2.5V, the value of the LSB is 38.15µV, and for a reference voltage of 5V, the LSB is 76.3µV. The noise inherent in the converter will also appear to increase with a lower LSB size. With a 5V reference, the internal noise of the converter typically contributes only 1.5LSB peak-to-peak of potential error to the output code. When the external reference is 2.5V, the potential error contribution from the internal noise will be two times larger (3LSB). The errors arising from the internal noise are Gaussian in nature and can be reduced by averaging consecutive conversion results. For more information regarding noise, see Figure 15, Peak-to-Peak Noise for a DC Input vs Reference Voltage. Note that the Effective Number Of Bits (ENOB) figure is calculated based on the converter signal-to-(noise + distortion) ratio with a 1kHz, 0dB input signal. SINAD is related to ENOB as follows: SINAD = 6.02 × ENOB + 1.76 With lower reference voltages, extra care should be taken to provide a clean layout including adequate bypassing, a clean power supply, a low-noise reference, and a low-noise input signal. Due to the lower LSB size, the converter is also more sensitive to external sources of error, such as nearby digital signals and electromagnetic interference. The equivalent input circuit for the reference voltage is presented in Figure 42. During the conversion process, an equivalent capacitor of 24pF is switched on. To obtain optimum performance from the ADS8326, special care must be taken in designing the interface circuit to the reference input pin. To ensure a stable reference voltage, a 47µF tantalum capacitor with low ESR should be connected as close as possible to the input pin. If a high output impedance reference source is used, an additional operational amplifier with a current-limiting resistor must be placed in front of the capacitors. VREF 50W 24pF OPA350 47mF Figure 42. Input Reference Circuit and Interface When the ADS8326 is in Power-Down mode, the input resistance of the reference pin will have a value of 5GΩ. Since the input capacitors must be recharged before the next conversion starts, an operational amplifier with good dynamic characteristics must be used to buffer the reference input. Noise The transition noise of the ADS8326 itself is extremely low, as shown in Figure 20 (+5V) and Figure 37 (+2.7V); it is much lower than competing A/D converters. These histograms were generated by applying a low-noise DC input and initiating 8192 conversions. The digital output of the A/D converter will vary in output code because of the internal noise of the ADS8326. This is true for all 16-bit, SAR-type A/D converters. Using a histogram to plot the output codes, the distribution should appear bell-shaped with the peak of the bell curve representing the nominal code for the input value. The ±1σ, ±2σ, and ±3σ distributions will represent 68.3%, 95.5%, and 99.7%, respectively, of all codes. The transition noise can be calculated by dividing the number of codes measured by 6, which yields the ±3σ distribution, or 99.7%, of all codes. Statistically, up to three codes could fall outside the distribution when executing 1000 conversions. The ADS8326, with < 3 output codes for the ±3σ distribution, yields < ±0.5LSB of transition noise. Remember, to achieve this low-noise performance, the peak-to-peak noise of the input signal and reference must be < 50µV. Averaging The noise of the A/D converter can be compensated by averaging the digital codes. By averaging conversion results, transition noise is reduced by a factor of 1/√n , where n is the number of averages. For example, averaging four conversion results reduces the transition noise from ±0.5LSB to ±0.25LSB. Averaging should only be used for input signals with frequencies near DC. For AC signals, a digital filter can be used to low-pass filter and decimate the output codes. This works in a similar manner to averaging; for every decimation by 2, the signal-to-noise ratio improves by 3dB. 20 Submit Documentation Feedback ADS8326 www.ti.com SBAS343 – MAY 2007 DIGITAL INTERFACE Signal Levels The ADS8326 has a wide range of power-supply voltage. The A/D converter, as well as the digital interface circuit, is designed to accept and operate from 2.7V up to 5.5V. This voltage range will accommodate different logic levels. When the ADS8326 power-supply voltage is in the range of 4.5V to 5.5V (5V logic level), the ADS8326 can be connected directly to another 5V, CMOS-integrated circuit. When the ADS8326 power-supply voltage is in the range of 2.7V to 3.6V (3V logic level), the ADS8326 can be connected directly to another 3.3V LVCMOS integrated circuit. A falling CS signal initiates the conversion and data transfer. The first 4.5 to 5.0 clock periods of the conversion cycle are used to sample the input signal. After the fifth falling DCLOCK edge, DOUT is enabled and will output a low value for one clock period. For the next 16 DCLOCK periods, DOUT will output the conversion result, most significant bit first. After the least significant bit (B0) has been output, subsequent clocks will repeat the output data, but in a least significant bit first format. After the most significant bit (B15) has been repeated, DOUT will tri-state. Subsequent clocks will have no effect on the converter. A new conversion is initiated only when CS has been taken high and returned low. Serial Interface Data Format The ADS8326 communicates with microprocessors and other digital systems via a synchronous 3-wire serial interface, as illustrated in the Timing Information section. The DCLOCK signal synchronizes the data transfer, with each bit being transmitted on the falling edge of DCLOCK. Most receiving systems will capture the bitstream on the rising edge of DCLOCK. However, if the minimum hold time for DOUT is acceptable, the system can use the falling edge of DCLOCK to capture each bit. The output data from the ADS8326 is in Straight Binary format, as shown in Figure 43. This figure represents the ideal output code for a given input voltage and does not include the effects of offset, gain error, or noise. Submit Documentation Feedback 21 ADS8326 www.ti.com SBAS343 – MAY 2007 65535 1111 1111 1111 1111 65534 1111 1111 1111 1111 65533 1000 0000 0000 0001 32769 1000 0000 0000 0000 32768 0111 1111 1111 1111 32767 0000 0000 0000 0010 2 0000 0000 0000 0001 1 0000 0000 0000 0000 Step Digital Output Code Straight Binary 1111 1111 1111 1111 0 2.499962V VZ = VCM = 0V 2.500038V 38.15mV VFS = VCM + VREF = 5V VFS - 1LSB = 4.999924V VMS = VCM + VREF/2 = 2.5V 76.29mV Unipolar Analog Input Voltage 4.999847V 1LSB = 76.29mV 152.58mV VCM = 0V VREF = 5V 16- BIT Zero Code Midscale Code Full- Scale Code Straight Binary Output VZ = 0000h VMS = 8000h VFS = FFFFh Unipolar Analog Input VCODE = VCM VCODE = VCM + VREF/2 VCODE = (VCM + VREF) - 1LSB Figure 43. Ideal Conversion Characteristics (Conditions: VCM = 0V, VREF = 5V) 22 Submit Documentation Feedback ADS8326 www.ti.com SBAS343 – MAY 2007 POWER DISSIPATION The architecture of the converter, the semiconductor fabrication process, and a careful design allow the ADS8326 to convert at up to a 250kHz rate while requiring very little power. However, for the absolute lowest power dissipation, there are several things to keep in mind. The power dissipation of the ADS8326 scales directly with conversion rate. Therefore, the first step to achieving the lowest power dissipation is to find the lowest conversion rate that will satisfy the requirements of the system. In addition, the ADS8326 goes into Power-Down mode under two conditions: when the conversion is complete and whenever CS is high (see the Timing Information section). Ideally, each conversion should occur as quickly as possible, preferably at a 6.0MHz clock rate. This way, the converter spends the longest possible time in Power-Down mode. This is very important because the converter not only uses power on each DCLOCK transition (as is typical for digital CMOS components), but also uses some current for the analog circuitry, such as the comparator. The analog section dissipates power continuously until Power-Down mode is entered. Figure 17 and Figure 18 (+5V), and Figure 35 and Figure 36 illustrate the current consumption of the ADS8326 versus sample rate. For these graphs, the converter is clocked at maximum speed regardless of the sample rate. CS is held high during the remaining sample period. There is an important distinction between the power-down mode that is entered after a conversion is complete and the full power-down mode that is enabled when CS is high. CS low will only shut down the analog section. The digital section is completely shut down only when CS is high. Thus, if CS is left low at the end of a conversion, and the converter is continually clocked, the power consumption will not be as low as when CS is high. Short Cycling Another way to save power is to use the CS signal to short-cycle the conversion. The ADS8326 places the latest data bit on the DOUT line as it is generated; therefore, the converter can easily be short-cycled. This term means that the conversion can be terminated at any time. For example, if only 14 bits of the conversion result are needed, then the conversion can be terminated (by pulling CS high) after the 14th bit has been clocked out. This technique can also be used to lower the power dissipation (or to increase the conversion rate) in those applications where an analog signal is being monitored until some condition becomes true. For example, if the signal is outside a predetermined range, the full 16-bit conversion result may not be needed. If so, the conversion can be terminated after the first n bits, where n might be as low as 3 or 4. This results in lower power dissipation in both the converter and the rest of the system because they spend more time in Power-Down mode. Submit Documentation Feedback 23 ADS8326 www.ti.com SBAS343 – MAY 2007 LAYOUT For optimum performance, care should be taken with the physical layout of the ADS8326 circuitry. This is particularly true if the reference voltage is low and/or the conversion rate is high. At a 250kHz conversion rate, the ADS8326 makes a bit decision every 167ns. That is, for each subsequent bit decision, the digital output must be updated with the results of the last bit decision, the capacitor array appropriately switched and charged, and the input to the comparator settled to a 16-bit level, all within one clock cycle. The basic SAR architecture is sensitive to spikes on the power supply, reference, and ground connections that occur just prior to latching the comparator output. Thus, during any single conversion for an n-bit SAR converter, there are n windows in which large external transient voltages can easily affect the conversion result. Such spikes might originate from switching power supplies, digital logic, and high-power devices, to name a few potential sources. This particular source of error can be very difficult to track down if the glitch is almost synchronous to the converter DCLOCK signal because the phase difference between the two changes with time and temperature, causing sporadic misoperation. With this in mind, power to the ADS8326 should be clean and well-bypassed. A 0.1µF ceramic bypass capacitor should be placed as close as possible to the ADS8326 package. In addition, a 1µF to 10µF capacitor and a 5Ω or 10Ω series resistor may be used to low-pass filter a noisy supply. bypass capacitor without oscillation (the series resistor can help in this case). Keep in mind that while the ADS8326 draws very little current from the reference on average, there are still instantaneous current demands placed on the external input and reference circuitry. Texas Instruments' OPA365 op amp provides optimum performance for buffering the signal inputs; the OPA350 can be used to effectively buffer the reference input. Also, keep in mind that the ADS8326 offers no inherent rejection of noise or voltage variation in regards to the reference input. This is of particular concern when the reference input is tied to the power supply. Any noise and ripple from the supply will appear directly in the digital results. While high-frequency noise can be filtered out, as described in the previous paragraph, voltage variation resulting from the line frequency (50Hz or 60Hz) can be difficult to remove. The GND pin on the ADS8326 should be placed on a clean ground point. In many cases, this will be the analog ground. Avoid connecting the GND pin too close to the grounding point for a microprocessor, microcontroller, or digital signal processor. If needed, run a ground trace directly from the converter to the power-supply connection point. The ideal layout will include an analog ground plane for the converter and associated analog circuitry. The reference should be similarly bypassed with a 47µF capacitor. Again, a series resistor and large capacitor can be used to low-pass filter the reference voltage. If the reference voltage originates from an op amp, make sure that the op amp can drive the 24 Submit Documentation Feedback ADS8326 www.ti.com SBAS343 – MAY 2007 APPLICATION CIRCUITS high-frequency noise from the supply itself. The exact values should be picked such that the filter provides adequate rejection of noise. Operational amplifiers and voltage reference are connected to analog power supply, AVDD. Figure 44 and Figure 45 show two examples of a basic data acquisition system. The ADS8326 input range is connected to 2.5V or 4.096V. The 5Ω resistor and 1µF to 10µF capacitor filters the microcontroller noise on the supply, as well as any DVDD 2.7V to 3.6V 0.1mF AVDD 2.7V to 5V + 10mF 5W REF3225 REF OPA350 10W IN OUT 2.2mF 0.1mF GND 0.47mF VDD 47mF + 10mF ADS8326 DSP 10W TMS320C6xx or TMS320C5xx or TMS320C2xx +IN OPA365 VCM + (0V to 2.5V) 1000pF CS 1nF DOUT DCLOCK 10W GND -IN OPA365 VCM GND 1000pF Figure 44. Basic Data Acquisition System: Example 1 DVDD 4.5V to 5.5V 0.1mF 10mF 5W AVDD 4.3V to 5.5V REF3240 REF OPA350 10W IN OUT VDD 0.1mF 47mF 2.2mF 0.47mF + GND + 10mF ADS8326 10W Microcontroller or DSP +IN OPA365 0V to 4.096V 1000pF CS DOUT DCLOCK -IN GND GND Figure 45. Basic Data Acquisition System: Example 2 Submit Documentation Feedback 25 PACKAGE OPTION ADDENDUM www.ti.com 23-Jul-2007 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Eco Plan (2) Qty ADS8326IBDGKR ACTIVE MSOP DGK 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR ADS8326IBDGKRG4 ACTIVE MSOP DGK 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR ADS8326IBDGKT ACTIVE MSOP DGK 8 250 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR ADS8326IBDGKTG4 ACTIVE MSOP DGK 8 250 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR ADS8326IDGKR ACTIVE MSOP DGK 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR ADS8326IDGKRG4 ACTIVE MSOP DGK 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR ADS8326IDGKT ACTIVE MSOP DGK 8 250 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR ADS8326IDGKTG4 ACTIVE MSOP DGK 8 250 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR Lead/Ball Finish MSL Peak Temp (3) (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 1 PACKAGE MATERIALS INFORMATION www.ti.com 6-Jun-2007 TAPE AND REEL INFORMATION Pack Materials-Page 1 PACKAGE MATERIALS INFORMATION www.ti.com Device 6-Jun-2007 Package Pins Site Reel Diameter (mm) Reel Width (mm) A0 (mm) B0 (mm) K0 (mm) P1 (mm) W Pin1 (mm) Quadrant ADS8326IBDGKR DGK 8 TAI 330 12 5.3 3.4 1.4 8 12 NONE ADS8326IBDGKT DGK 8 TAI 330 12 5.3 3.4 1.4 8 12 NONE ADS8326IDGKR DGK 8 TAI 330 12 5.3 3.4 1.4 8 12 NONE ADS8326IDGKT DGK 8 TAI 330 12 5.3 3.4 1.4 8 12 NONE TAPE AND REEL BOX INFORMATION Device Package Pins Site Length (mm) Width (mm) Height (mm) ADS8326IBDGKR DGK 8 TAI 346.0 346.0 29.0 ADS8326IBDGKT DGK 8 TAI 346.0 346.0 29.0 ADS8326IDGKR DGK 8 TAI 346.0 346.0 29.0 ADS8326IDGKT DGK 8 TAI 346.0 346.0 29.0 Pack Materials-Page 2 PACKAGE MATERIALS INFORMATION www.ti.com 6-Jun-2007 Pack Materials-Page 3 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: Products Applications Amplifiers amplifier.ti.com Audio www.ti.com/audio Data Converters dataconverter.ti.com Automotive www.ti.com/automotive DSP dsp.ti.com Broadband www.ti.com/broadband Interface interface.ti.com Digital Control www.ti.com/digitalcontrol Logic logic.ti.com Military www.ti.com/military Power Mgmt power.ti.com Optical Networking www.ti.com/opticalnetwork Microcontrollers microcontroller.ti.com Security www.ti.com/security RFID www.ti-rfid.com Telephony www.ti.com/telephony Low Power Wireless www.ti.com/lpw Video & Imaging www.ti.com/video Wireless www.ti.com/wireless Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated