November 2,1999 AN4003 PC POWER SUPPLY DESIGN WITH KA3511 Sang-Tae Im 1. GENERAL DESCRIPTION The KA3511 is a fixed-frequency improved-performance pulse-width modulation control circuit with complete housekeeping circuitry for use in the secondary side of SMPS (Switched mode power supply). It contains various functions, which are precision voltage reference, over voltage protection, under voltage protection, remote on/off control, power good signal generator and etc. OVP (Over voltage protection) section It has OVP functions for +3.3V,+5V,+12V and PT outputs. The circuit is made up of a comparator with four detecting inputs and without hysteresis voltage. Especially, PT (Pin16) is prepared for an extra OVP input or another protection signal. UVP (Under voltage protection) section It also has UVP functions for +3.3V, +5V, +12V outputs. The block is made up of a comparator with three detecting inputs and without hysteresis voltage. Remote on/off section Remote on/off section is used to control SMPS externally. If a high signal is supplied to the remote on/off input, PWM signal becomes a high state and all secondary outputs are grounded. The remote on/off signal is transferred with some on-delay and off-delay time of 8ms, 24ms respectively. Precision reference section The reference voltage trimmed to ±2% (4.9V<Vref<5.1V) PG (Power good signal generator) section Power good signal generator is to monitor the voltage level of power supply for safe operation of a microprocessor. KA3511 requires few external components to accomplish a complete housekeeping circuits for SMPS. The KA3511 is available in a 22-pin dual in-line package. Rev C, November 1999 1 ORDERING INFORMATION Device Package Operating Temperature KA3511 22 DIP -25°C ~ 85°C 22-DIP-400 FEATURES • • • • • • • • • • • • • • • Complete PWM control and house keeping circuitry Few external components Precision voltage reference trimmed to 2% Dual output for push-pull operation Each output TR for 200mA sink current Variable duty cycle by dead time control Soft start capability by using dead time control Double pulse suppression logic Over voltage protection for 3.3V / 5V / 12V Under voltage protection for 3.3V / 5V / 12V One more external input for various protection (PT) Remote on/off control function (PS-ON) Latch function controlled by remote and protection input Power good signal generator with hysteresis 22-Pin dual in-line package 2. BLOCK DIAGRAM RT CT COMP V5 7 OSCILLATOR D Q CK Q PWM CONTROL 8 2 V12 E/A(-) REMOTE ON/OFF Q 4 E/A(+) DELAY CONTROLLER R DEAD TIME CONTROLLER 3 22 C1 20 C2 21 E 5 TREM 6 S REM (PS-ON) 1.25V 0.1V DEAD TIME CONTROL 1.4V 11 PG 19 5V INTERNAL BIAS VREF 12 VREF VREF Start Up VCC 1 COMP1 VREF PG GENERATOR Ichag PT 15 V12 14 V5 13 V3.3 1.25V 5V DET OVP COMP 16 COMP3 9 1.8V 0.6V 1.8V 0.6V COMP2 1.25V UVP COMP 1.25V 10 TPG 17 2.2uF TUVP 2.2uF 18 GND Rev C, November 1999 2 3. PIN DESCRIPTION C1 E C2 DTC GND TUVP PT V12 V5 V3.3 Vref #22 #12 KA3511 #1 #11 VCC COMP Pin No. Name I/O 1 VCC I 2 COMP 3 E/A(-) EA(+) TREM REM RT CT DET TPG PG Pin No. Name I/O Function Supply voltage 12 Vref O Precision reference VTG O E/A output 13 V3.3 I OVP, UVP input for 3.3V E/A(-) I E/A (-) input 14 V5 I OVP, UVP input for 5V 4 E/A(+) I E/A (+) input 15 V12 I OVP, UVP input for 12V 5 TREM – Remote on/off delay 16 PT I Extra protection input 6 REM I Remote on/off input 17 TUVP – UVP delay 7 RT – Oscillation freq. setting R 18 GND – Signal ground 8 CT – Oscillation freq. setting C 19 DTC I Deadtime control input 9 DET I Detect input 20 C2 O Output 2 10 TPG – PG delay 21 E – Power ground 11 PG O Power good signal output 22 C1 O Output 1 Function Rev C, November 1999 3 Pin No. Name 1 VCC Supply voltage. Operating range is 14V~30V. VCC =20V, Ta=25°C at test. 2 COMP Error amplifier output. It is connected to non-inverting input of pulse width modulator comparator. 3 E/A(-) Error amplifier inverting input. Its reference voltage is always 1.25V. 4 E/A(+) Error amplifier non-inverting input feedback voltage.This pin may be used to sense power supply output voltage. 5 TREM Remote on/off delay. Ton/Toff=8ms/24ms (Typ.) with C=0.1µF. Its high/low threshold voltage is 1.8V/0.6V. 6 REM 7 RT Oscillation frequency setting R. (Test Condition RT=10kΩ) 8 CT Oscillation frequency setting C. (Test Condition CT=0.01µF) 9 DET Under-voltage detect pin. Its threshold voltage is 1.25V Typ. 10 TPG PG delay. Td=250ms (Typ) with CPG=2.2µF. The high/low threshold voltage are 1.8V/0.6V and the voltage of Pin10 is clamped at 2.9V for noise margin. 11 PG Power good output signal. PG = “High” means that the power is “Good” for operation and PG = “Low” means “Power fail”. 12 Vref Precision voltage reference trimmed to 2%. (Typical Value = 5.03V) 13 V3.3 Over voltage protection for output 3.3V. (Typical Value = 4.1V) 14 V5 Over voltage protection for output 5V. (Typical Value = 6.2V) 15 V12 Over voltage protection for output 12V. (Typical Value = 14.2V) 16 PT This is prepared for an extra OVP input or another protection signal. (Typical Value = 1.25V) 17 TUVP Timing pin for under voltage protection blank-out time. Its threshold voltage is 1.8V and clamped at 2.9V after full charging. Target of delay time is 250ms and it is realized through external (C=2.2µF). 18 GND Signal ground. 19 DTC Deadtime control input. The dead-time control comparator has an effective 120mV input offset which limits the minimum output dead time. Dead time may be imposed on the output by setting the dead time control input to a fixed voltage, ranging between 0V to 3.3V. 20 C2 21 E 22 C1 Function Remote on/off input. It is TTL operation and its threshold voltage is 1.4V. Voltage at this pin can reach normal 4.6V, with absolutely maximum voltage, 5.25V. If REM = “Low”, PWM = “Low”. That means the main SMPS is operational. When REM = “High”, then PWM = “High” and the main SMPS is turned-off. Output drive pin for push-pull operation. Power ground. Output drive pin for push-pull operation. Rev C, November 1999 4 4. ABSOLUTE MAXIMUM RATINGS Characteristic Symbol Value Unit VCC 40 V Collector output voltage VC1, VC2 40 V Collector output current IC1, IC2 200 mA PD 1 W Operating temperature TOPR -25 to 85 °C Storage temperature TSTG -65 to 150 °C Supply voltage Power dissipation TEMPERATURE CHARACTERISTICS Value Characteristic Symbol Min. Typ. Max. Unit Temperature coefficient of Vref (-25 °C<Ta<85°C) ∆Vref/∆T – 0.01 – %/°C Rev C, November 1999 5 5. ELECTRICAL CHARACTERISTICS (VCC =20V, TA =25°C) Value Characteristic Symbol Test Condition Min. Typ. Max. Unit REFERENCE SECTION Reference output voltage Vref 4.9 5 5.1 V 14V<VCC<30V – 2.0 25 mV 1mA<Iref<10mA – 1.0 15 mV -25°C<Ta<85°C – 0.01 – %/°C ISC Vref=0 15 35 75 mA fosc CT=0.01µF, RT=12k – 10 – kHz fosc/T CT=0.01µF, RT=12k – 2 – % – -2.0 -10 µA Line regulation ∆Vref.LINE Load regulation ∆Vref.LOAD ∆Vref/∆T (1) Temperature coefficient of Vref Short-circuit output current Iref=1mA OSCILLATOR SECTION Oscillation frequency Frequency change with temperature(1) DEAD TIME CONTROL SECTION Input bias current IB(DT) Maximum duty voltage DCMAX Pin19 (DTC)=0V 45 48 50 % Input threshold voltage VTH(DT) Zero Duty Cycle – 3.0 3.3 V Max. Duty Cycle 0 – – ERROR AMP SECTION Inverting reference voltage Input bias current (1) Open-loop voltage gain (1) Vref(EA) 1.20 1.25 1.30 IB(EA) VCOMP=2.5V GVO 0.5V<VCOMP<3.5V % – -0.1 -1.0 µA 70 95 – dB – 650 – kHz Unit-gain bandwidth BW Output sink current ISINK VCOMP=0.7V 0.3 0.9 – mA ISOURCE VCOMP=3.5V -2.0 -4.0 – mA VTH(PWM) Zero Duty Cycle – 4 4.5 V Output saturation voltage VCE(SAT) IC=200mA – 1.1 1.3 V Collector off-state current IC(off) VCC=VC=30V, VE=0V – 2 100 µA Output source current PWM COMPARATOR SECTION Input threshold voltage OUTPUT SECTION Rising time TR – 100 200 ns Falling time TF – 50 200 ns VOVP1 3.8 4.1 4.3 V PROTECTION SECTION Over voltage protection for 3.3V Rev C, November 1999 6 5. ELECTRICAL CHARACTERISTICS (continued) Value Characteristic Symbol Test Condition Over voltage protection for 5V VOVP2 – 5.8 6.6 V Over voltage protection for 12V VOVP3 – 13.5 14.2 15.0 V VPT – 1.20 1.25 1.30 Under voltage protection for 3.3V VUVP1 – 2.1 2.3 2.5 V Under voltage protection for 5V VUVP2 – 3.7 4.0 4.3 V Under voltage protection for 12V VUVP3 – 9.2 10 10.8 V Charging current for UVP delay ICHG.UVP C=2.2µF, VTH =1.8V -10 -15 -23 uA TD.UVP C=2.2µF 100 260 500 ms REM on input voltage VREMH IREM = -200µA 2.0 – – V REM off input voltage VREML – – 0.8 V REM off input bias voltage IREML – – -1.6 mA 2.0 – 5.25 V Input threshold voltage for PT UVP Delay Time Min. Typ. Max. Unit 6.2 REMOTE ON/OFF SECTION REM on open voltage – VREM =0.4V – VREM(OPEN) REM on delay time REM off delay time Ton C=0.1µF 4 8 14 ms Toff C=0.1µF 16 24 34 ms (2) REMOTE ON/OFF SECTION Detecting input voltage VIN(DET) – 1.20 1.25 1.30 V Detecting V5 voltage V5(DET) – 4.1 4.3 4.5 V Hysteresis voltage 1 HY1 COMP1, 2 10 40 80 mV Hysteresis voltage 2 HY2 COMP3 0.6 1.2 – V PG output load resistor RPG – 0.5 1 2 kΩ ICHG.PG C=2.2µF, VTH =1.8V -10 -15 -23 uA C=2.2µF 100 260 500 ms IPG =10mA – 0.4 0.2 V – – 10 20 mA Charging current for PG delay PG delay time PG output saturation voltage TD.PG VSAT(PG) TOTAL DEVICE Standby supply current ICC Notes: 1. These Parameters, although guaranteed over their recommended operating conditions are not 100% tested in production. 2. REM on delay time (Pin6 REM: “L” → “H”), REM off delay time (Pin6 REM: “H” → “L”) Rev C, November 1999 7 6. BLOCK DESCRIPTION & APPLICATION INFORMATIONS 6.1 OSCILLATOR BLOCK Vref VCC 12 1 12 RT 12 CT Figure 1. Oscillator RT, CT The KA3511 is a fixed-frequency pulse width modulation control circuit. An internal-linear sawtooth oscillator is frequency-programmable by two external components, RT and CT. The oscillator frequency is determined by 1.1 fosc = --------------------RT × CT 300K VCC=15V IO - OSCILLATOR FREQUENCY 100K 0.001µF 10K CT=0.01µF 1K 0.1µF 1.0µF 100 30 1K 2K 5K 10K 20K 50K 100K 200K 500K 1M RT. TIMING RESISTANCE( Ω) Figure 2. Oscillator Frequency vs. Timing Resistance 6.2 PWM CONTROL BLOCK Output pulse width modulation is accomplished by comparison of the positive sawtooth waveform across capacitor CT to either of two control signals. The NOR gates, which drive output transistors Q1 and Q2, are enabled only when the flip-flop clock-input line is in its low state. This happens only during that portion of time when the sawtooth voltage is greater than the control signals. Therefore, an increase in control-signal amplitude causes a corresponding linear decrease of output pulse width. (Refer to the timing diagram shown in Figure 4) Rev C, November 1999 8 RT CT 7 OSCILLATOR 8 Output Drive D Q CK Q Q1 2 COMP PWM CONTROL Q2 4 0.12V 3 1.25V DEAD TIME CONTROLLER Figure 3. PWM Control Block The control signals are external inputs that can be fed into the dead-time control, the error amplifier inputs, or the feedback input. The dead-time control comparator has an effective 120mV input offset which limits the minimum output dead time. Dead time may be imposed on the output by setting the dead time control input to a fixed voltage, ranging between 0V to 3.3V. The pulse width modulator comparator provides a means for the error amplifier to adjust the output pulse width from the maximum percent on-time, established by the dead time control input, down to zero, as the voltage at the feedback pin varies from 0.5V to 3.5V. The error amplifier may be used to sense power-supply output voltage, and its output is connect to noninverting input of the pulse width modulator comparator. With this configuration, the amplifier that demands minimum output on time, dominates control of the loop. When capacitor CT is discharged, a positive pulse is generated on the output of the dead time comparator, which clocks the pulse-steering flip-flop and inhibits the output transistors, Q1 and Q2. The pulse-steering flip-flop directs the modulated pulses to each of the two output transistors always for push-pull operation. The output frequency is equal to half that of the oscillator. The KA3511 has an internal 5.0V reference capable of sourcing up to 10mA of load current for external bias circuits. The reference has an internal accuracy of ±2% with typical thermal drift of less than 50mV over an operating temperature range of -25°C to 85°C Rev C, November 1999 9 Feedback Ct Dead-time control Ck Q Q Output Q1 Output Q2 Figure 4. Operating Waveform 6.3 DEADTIME CONTROL for SOFT-START 12 3mA Vref + R1 47k DTC C1 22uF 19 R2 1k Remote ON/OFF Figure 5. Soft-Start Circuit Deadtime control for soft-start makes a power supply output rising time (Typ. 15ms) to reduce output ringing voltage for 3.3V, 5V, and 12V. If output rising time is too fast, output ringing voltage reaches OVP level. You can make a soft start function by add external components R1, R2 and C1 (refer to figure 5). At first the main power is turned-on, the deadtime control voltage keeps high state ( · = · 3V), and then go to the low voltage( · = · 105mV) that devided by R1, R2. R2 V DTC LOW = ---------------------- × Vref(5V) = 104.9mV R1 + R2 Rev C, November 1999 10 So Output Duty Ratio will change from the minimum duty ratio to the maximum duty ratio. Also, if the remote voltage is high, the deadtime control voltage will keep 3V (=3mA xR2 (1kΩ)) by the internal 3mA current source for soft start. Therefore, when the remote voltage is low, the deadtime control voltage will be changed from 3V to almost ground potential. And its soft start time dependent on external capacitor C1. 6.4 OUTPUT VOLTAGE REGULATION +12V +5V COMP 2 R1 11kΩ R2 33kΩ R5 1kΩ Vref E/A(+) 4 R3 2kΩ PWM Control Comparator C1 103 Err-Amp R4 1kΩ 3 E/A(-) 1.25V Figure 6. Output Regulation Circuit +5V/+12V output voltages are determined by resistor ratio of R1,R2,R3 and R4. The resistor value can be changed by set condition and requirements. R5, C1 are the compensation circuit for stability. If output voltage (+5V or +12V) is increase, duty ratio of main power switch will be reduced by PWM control comparator signal and error amplifier output. Therefore the output voltage will be reduced. On the contrary, if output voltage (+5V or +12V) is reduce, duty ratio of main power switch will be increased by PWM control comparator signal and error amplifier output. Therefore the output voltage will be increased. So the output voltage of power supply will be regulated. Rev C, November 1999 11 6.5 OVP BLOCK 3.3V 5V VO 13 14 R1 R101 12V 15 R3 Vref=5V R5 PT D 16 A R102 B R2 SET of R/S Latch C OVP COMP R4 R6 1.25V R102, R102 : External Components OVP function is simply realized by connecting Pin13, Pin14, Pin15 to each secondary output. R1, 2, 3, 4, 5, 6 are internal resistors of the IC. Each OVP level is determined by resistor ratio and the typical values are 4.1V/6.2V/14.2V. OVP Detecting voltage for +3.3V R1 + R2 R1 + R2 V OVP 1 ( +3.3V ) = -------------------- × V A = -------------------- × Vref = 4.1V R2 R2 OVP Detecting voltage for +5V R3 + R4 R3 + R4 V OVP 2 ( +5V ) = -------------------- × V B = -------------------- × Vref = 6.2V R4 R4 OVP Detecting voltage for +12V R5 + R6 R 5 + R6 V OVP 3 ( +12V ) = -------------------- × V C = -------------------- × Vref = 14.2V R6 R6 Especially, pin16 (PT) is prepared for extra OVP input or another protection signal. That is, if you want over voltage protection of extra output voltage, then you can make a function with two external resistors. OVP Detecting voltage for PT R 101 + R 102 R 101 + R 102 V PT = ------------------------------- × VD = ------------------------------- × Vref R 102 R 102 In the case of OVP, system designer should know a fact that the main power can be dropped after a little time because of system delay, even if PWM is triggered by OVP. So when the OVP level is tested with a set, you should check the secondary outputs (+3.3V/+5V/ +12V) and PG (Pin11) simultaneously. you can know the each OVP level as checking each output voltage in just time that PG (Pin11) is triggered from high to low. Rev C, November 1999 12 6.6 UVP BLOCK 3.3V 5V 13 12V 14 R1 15 R3 Vref=5V R5 A B R2 SET of R/S Latch C UVP COMP R2 R6 1.25V The KA3511 has UVP functions for +3.3V, +5V, +12V Outputs. The block is made up of three input comparators. Each UVP level is determined by resistor ratio and the typical values are 2.3V/4V/ 10V. UVP Detecting voltage for +3.3V R1 + R2 R1 + R2 V UVP 1 ( +3.3V ) = -------------------- × V A = -------------------- × Vref = 2.3V R2 R2 UVP Detecting voltage for +5V R1 + R2 R1 + R2 V UVP 2 ( +5V ) = -------------------- × V A = -------------------- × Vref = 4V R2 R2 UVP Detecting voltage for +12V R1 + R2 R1 + R2 V UVP 3 ( +12V ) = -------------------- × V A = -------------------- × Vref = 10V R2 R2 Rev C, November 1999 13 6.7 REMOTE ON/OFF & DELAY BLOCK Ton Toff Vref 12 PWM REM 5V Ion Rpull Trem 5 B + COMP6 PG Block REM Trem 0.1uF Ion/Ioff Q1 C 2.2V COMP 0.6V 1.8V Q2 6 Remote On/Off Figure 9. Remote ON/OFF Delay Block Remote ON/OFF section is controlled by a microprocessor. If a high signal is supplied to the remote ON/OFF input (Pin6), the output of COMP6 becomes high status. The output signal is transferred to ON/OFF delay block and PG block. If no signal is supplied to Pin6, Pin6 maintains high status (=5V) for Rpull. When Remote ON/OFF is high, it produces PWM (Pin6) “High” signal after ON delay time (about 8ms) for stabilizing system. Then, all outputs (+3.3V, +5V, +12V) are grounded. When Remote ON/OFF is changed to “Low”, it produces PWM “Low” signal after OFF delay time (about 24ms) for stabilizing the system. If REM is low, then PWM is low. That means the main SMPS is operational. When REM is high, PWM is high and the main SMPS is turned-off. ON/OFF delay Time can be calculated by following equation. 0.1µF × 2V Ctrem × ∆Von Ton = K 1 × --------------------------------------- ≈ 0.95 × ------------------------------ = 8.2msec 23µA Ion 0.1µF × 2.1V Ctrem × ∆Voff Toff = K 2 × --------------------------------------- ≈ 0.8 × ----------------------------------- = 24msec 8µA Ioff (K1, K2: Constant value gotten by test) In above equation, typical capacitor value is 0.1uF. If the capacitor is changed to larger value, it can cause malfunction in case of AC power on at remote High. Because PWM maintains low status and main power turns on for on delay time. So you should use 0.1uF or smaller capacitor. Rev C, November 1999 14 6.8 R/S FLIP FLOP (LATCH) BLOCK R-S F/F (LATCH) PG BLOCK R-S FF REMOTE ON/OFF Q OVP UVP S NOR ON/OFF DELAY Start-up NOR R Q PG generator Delayed REMOTE Figure 10. R-S F/F Block Diagram OVP+ SET RESET Qn+1 Qn+1 Low Low Low Qn Qn Low Low High High High High High Low High Low High Low High Low High There is a R-S F/F (Latch) circuit for shutdown operation in the KA3511. R-S F/F (Latch) is controlled by OVP, UVP, and some delayed remote ON/OFF signal. If any output of OVP or UVP is High, SET signal of R-S F/F is high status and it produces PWM “High” and main power is turned off. When remote signal is high, its delayed output signal is supplied to RESET port of R-S F/F and it produces SET low. So output Q is low status. At this time, PWM maintains high status by delayed remote high signal. After main power is turned-off by OVP/UVP and initialized by remote, if remote signal is changed to low, main power becomes operational. When you test KA3511, Remote ON/OFF signal should be toggled once for initializing. Rev C, November 1999 15 6.9 POWER GOOD SIGNAL GENERATOR Vref +5V 12 14 VCC R15 1k R13 Ichg 11 Vref PG COMP R11 60k PG COMP1 Q3 COMP3 Vref 0.6V Q2 DET 1.8V 9 COMP2 1.25V R12 4.7k 10 TPG Remote ON/OFF + CPG 2.2uF R14 Figure 11. PG Signal Generator Block Power good signal generator curcuits generate “ON & OFF” signal depending on the status of output voltage to prevent the malfunctions of following systems like microprocessor and etc. from unstable outputs at power on & off. At power on, it produces PG “High” signal after some delay (about 250ms) for stabilizing outputs. At power off, it produces PG “Low” signal without delay by sensing the status of power source for protecting following systems. VCC detection point can be calculated by following equation. recommended values of R11, R12 are external components. R11 V DET = 1.25V × 1 + ----------- = 17.2V R12 COMP3 creates PG “Low” without delay when +5V output falls to less than 4.3V to prevent some malfunction at transient status, thus it improves system stability. When remote On/Off signal is high, it generates PG “Low” signal without delay. It means that PG becomes “Low” before main power is grounded. PG delay time (Td) is determined by capacitor value, threshold voltage of COMP3 and the charging current and its equation is as following. ∆V PG × Vth 2.2µF × 2V Td = ------------ ≈ ------------------------- = ------------------------------ ≈ 250ms Ichg Ichg 18µA Rev C, November 1999 16 Considering the lightning surge and noise, there are two types of protections. One is a few seconds delay between TPG and PG for safe operation and another is some noise margin of Pin10. Noise_Margin_of_TPG = V10(max) – Vth(L) = 2.9V – 0.6V = 2.3V 7. ABOUT TEST METHOD You can verify the KA3511 with a SMPS set. But you should pay attention to the device damage problem by increasing VCC. You should remove the sub-board after +5Vsb drops to 0V and VCC of KA3511 is grounded and then fan stops under the Remote Low. – OVP function of +3.3V/+5V/+12V You can test OVP for +3.3V/+5V/+12V by shorting Pin16 and Pin17 to GND. – UVP function of +3.3V/+5V/+12V You can simply test UVP for +3.3V/+5V/+12V by shorting Pin16 to GND. – OVP input threshold voltage for PT The test condition is remote “Low” and you increase the supply voltage of pin16 using a DC power supply. When the voltage is over 1.2 x V, main power supply will shutdown. So, you can measure the shutdown point of main power supply, and that will be a OVP input threshold voltage for PT. – Remote On/Off delay time You can measure the time difference of remote On/Off and the main power supply output as toggling the remote On/Off. – PG delay time In AC power-on time, secondary outputs are turned on and then after some delay time PG output is triggered from low to high. You can measure the time difference of +5V and PG in turn-on time. Rev C, November 1999 17 8. HOUSE KEEPING CIRCUIT 2kΩ(1W) 2kΩ(1W) Standby Supply VCC=20V 1 VCC 2 COMP E 21 3 E/A(-) C2 20 4 E/A(+) DTC 19 5 TREM GND 18 6 REM TUVP 17 C1 22 15kΩ 12V 5V 0.01uF 11kΩ 33kΩ 1.8kΩ 0.1uF + 1kΩ Micom 7 K A 3 5 1 1 + 2.2uF RT PT 16 CT V12 15 12V 14 5V 13 3V 12kΩ 8 + 0.01uF 2.2uF 9 DET V5 10 TPG V3.3 + PG 11 PG Vref 12 + 1uF Using the KA3511 requires few external components to accomplish a complete housekeeping circuits for SMPS. Rev C, November 1999 18 9. TYPICAL CHARACTERISTICS Bandgap Reference Voltage Temperature Characteristic VCC-I CC 0.014 5.010 0.012 5.008 Vref [V] ICC [A] 0.010 0.008 0.006 0.004 5.006 5.004 0.002 5.002 0.000 0 10 20 30 -40 40 -20 0 20 40 Supply Voltage [V] 100 120 140 OVP for 3.3V 50 5 40 4 31.1% 3 VPG [V] Duty Ratio [%] 80 TEMP [°C] PIN19(Dead Time Control Voltage)-Duty Cycle 30 60 21.8% 20 2 12.8% 10 1 0 0 0.0 0.5 1.0 1.5 2.0 3.6 2.5 2.73 3.0 3.8 4.0 Deadtime Control Voltage [V] 4.2 4.4 4.6 V3.3 [V] OVP for 5V OVP for 12V 7 5 5 4 4 3 VPG [V] VPG [V] 6 3 2 2 1 1 0 0 5.0 5.5 6.0 6.5 7.0 14.0 V5 [V] 14.2 14.4 14.6 14.8 15.0 V12 [V] Rev C, November 1999 19 UVP for 3.3V 5 5 4 4 3 3 V PG [V] VPG [V] OVP for PT 2 2 1 1 0 0 1.15 1.20 1.25 1.30 21 1.35 22 5 5 4 4 3 2 3 2 1 1 0 0 4.0 4.2 25 UVP for 12V VPG [V] VPG [V] UVP for 5V 3.8 24 Pin 13 (V3.3) Voltage [V] Vpt [V] 3.6 23 4.4 4.6 4.8 9.0 5.0 9.5 10.0 10.5 11.0 Pin 15 (V12) Voltage [V] Pin 14 (V5) Voltage [V] Remote ON Charging Current REM ON/OFF Vth -0.000016 5 4 VPG [V] Irem [A] -0.000018 -0.000020 -0.000022 3 2 1 -0.000024 0 0 50 100 150 200 0 250 1 2 3 4 5 Vrem [V] Rev C, November 1999 20 Detecting V CC Voltage (DET) 5 5 4 4 VPG [V] Vrem [V] Remote ON Open Voltage 3 3 2 2 1 1 0 0 0 1 2 3 4 5 1.0 1.1 1.2 1.3 1.4 1.5 Pin 9 (DET) Voltage [V] Detecting V5 Voltage Charging Current for PG -0.000005 5 -0.000010 IPG [V] VPG [V] 4 3 2 1 -0.000015 -0.000020 0 4.0 4.2 4.4 4.6 4.8 5.0 0 20 40 60 80 100 120 140 160 Pin 14 (5V) Voltage [V] Short Circuit Current Hysteresis Voltage 2 5 -0.032 -0.033 VPG [V] Iref [A] 4 -0.034 3 2 1 -0.035 0 0 100 200 300 400 0.0 0.5 1.0 1.5 2.0 2.5 Pin 10 (T PG) Voltage [V] Rev C, November 1999 21 Error Amp Sink Current Reference Voltage 0.002 5 4 -0.002 Vref [V] Isink & Isource [A] 0.00 -0.004 3 2 -0.006 1 -0.008 0 0 20 40 60 80 100 120 140 0 10 20 30 40 Supply Voltage [V] Rev C, November 1999 22 22-DIP-400 ( 9.14 ±0.20 0.360 ±0.008 1.05 ) 0.041 10. PACKAGE DIMENSION 22 11 12 10.16 0.400 1.52 ±0.10 0.060 ±0.004 2.54 0.100 27.49 ±0.20 1.082 ±0.008 27.90 MAX 1.098 0.46 ±0.10 0.018 ±0.004 1 3.81 ±0.20 0.150 ±0.008 0.51 0.020 MIN 5.08 MAX 0.200 3.40 ±0.30 0.134 ±0.012 +0.10 0.25 –0.05 +0.004 0~15° 0.010 –0.002 Rev C, November 1999 23 11. EXPERIMENTAL RESULT CH1 : PS-ON CH2 : +5Vdc Output CH3 : PG Signal Figure 12. Rising Time of +5Vdc Output Voltage CH1 : PS-ON CH2 : +5Vdc Output CH3 : PG Signal Figure 13. PG Signal Delay Time Rev C, November 1999 24 CH1 : PS-ON CH2 : +5Vdc Output CH3 : PG Signal Figure 14. Power Down Warning CH1 : +3.3Vdc Output CH2 : +5Vdc Output CH3 : +12Vdc Output Figure 15. No Load Protection Rev C, November 1999 25 CH1 : Vcc CH2 : +5Vdc Output CH3 : PG Signal Figure 16. Vcc, +5Vdc Output vs. PG Signal (High) CH1 : Vcc CH2 : +5Vdc Output CH3 : PG Signal Figure 16. Vcc, +5Vdc Output vs. PG Signal (Low) Rev C, November 1999 26 12. APPLICATION CIRCUIT 47K 70K R6 R5 VCC 3 15K 4 POWER ON 5 + 0.1uF 6 OUT REF 7 8 103 9 10 + PG 2.2uF 11 C1 COMP E E/A(-) C2 E/A(+) DTC TREM GND REM TUVP RT PT CT V12 DET V5 TPG V3.3 PG Vref C1 22 21 20 R4 1.2K C2 19 18 17 16 R3 56K + 2 Vcc 2.2uF 15 + IC1 1 103 C6 22uF 12V OUT 14 5V OUT 13 3.3V OUT 12 AR3511X D19 D9 C16 100K VR1 CT + Reference 1. Power Electronics by Marvin J. Fisher 2. Principles Of Power Electronics by Kassakian AUTHOR: Sang-Tae Im: P-IC Application Team Tel. 82-32-680-1275 Fax. 82-32-680-1317 E-mail. [email protected] Rev C, November 1999 27 TRADEMARKS The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. ISOPLANAR™ MICROWIRE™ POP™ PowerTrench QFET™ QS™ Quiet Series™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 ACEx™ CoolFET™ CROSSVOLT™ E2CMOSTM FACT™ FACT Quiet Series™ FAST® FASTr™ GTO™ HiSeC™ TinyLogic™ UHC™ VCX™ DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or 2. A critical component is any component of a life support device or system whose failure to perform can systems which, (a) are intended for surgical implant into be reasonably expected to cause the failure of the life the body, or (b) support or sustain life, or (c) whose support device or system, or to affect its safety or failure to perform when properly used in accordance with instructions for use provided in the labeling, can be effectiveness. reasonably expected to result in significant injury to the user. PRODUCT STATUS DEFINITIONS Definition of Terms Datasheet Identification Product Status Definition Advance Information Formative or In Design This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. Preliminary First Production This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. No Identification Needed Full Production This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. Obsolete Not In Production This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.