SONY CXD2529Q

CXD2529Q
CD Digital Signal Processor
For the availability of this product, please contact the sales office.
Description
The CXD2529Q is a digital signal processor LSI for
CD players and is equipped with built-in digital filters,
zero detection circuit, 1-bit DAC, and analog lowpass filter on a single chip.
Features
Digital Signal Processor (DSP) Block
• Playback mode supporting CAV (Constant Angular
Velocity)
– Frame jitter-free
– Allows 0.5 to double-speed continuous playback
– Allows relative rotational velocity readout
– Supports external spindle control
• Wide capture range mode
– Spindle rotational velocity following method
– Supports normal-speed and double-speed playback
• 16K RAM
• EFM data demodulation
• Enhanced EFM frame sync signal protection
• SEC strategy-based error correction
• Subcode demodulation and Sub Q data error detection
• Digital spindle servo
• 16-bit traverse counter
• Asymmetry compensation circuit
• Serial bus-based CPU interface
• Error correction monitor signals, etc. are output
from a new CPU interface.
• Servo auto sequencer
• Digital audio interface output
• Digital peak meter
Digital Filter, DAC, Analog Low-Pass Filter Block
• DBB (Digital Bass Boost)
• Supports double-speed playback
• Digital de-emphasis
• Digital attenuation function
• Zero detection function
• 8fs oversampling digital filter
• S/N ratio: 100dB or more (master clock: 384fs typ.)
Logical value: 109dB
• THD + N: 0.007% or less (master clock: 384fs typ.)
• Rejection band attenuation: –60dB or more
100 pin QFP (Plastic)
Absolute Maximum Ratings
–0.3 to +7.0
V
• Supply voltage
VDD
• Input voltage
VI
–0.3 to +7.0
V
(Vss – 0.3V to VDD + 0.3V)
• Output voltage
VO
–0.3 to +7.0
V
• Storage temperature Tstg
–40 to +125
°C
• Supply voltage difference
VSS – AVSS
–0.3 to +0.3
V
VDD – AVDD
–0.3 to +0.3
V
Note) AVDD includes XVDD, and AVSS includes XVSS.
Recommended Operating Conditions
• Supply voltage
VDD
3.4 to 5.25
V
• Operating temperature Topr
–20 to +75
°C
Note) The VDD (min.) for the CXD2519Q varies
according to the playback speed selection.
Playback
speed
VDD (min.) [V]
CD-DSP block
DAC block
×2
3.4V
4.5V
×1
3.4V
3.4V
× 1∗1
3.4V
∗1 When the internal operation of the CD-DSP
side is set to double-speed mode and the
crystal oscillation frequency is halved,
normal-speed playback results.
Input/Output Capacitances
• Input pin
CI
• Output pin
CO
Note) Measurement conditions
Applications
CD players
12 (max.)
pF
12 (max.)
pF
VDD = VI = 0V
fM = 1MHz
Structure
Silicon gate CMOS IC
Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by
any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the
operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.
–1–
E96651A73
CXD2529Q
FSTT 69
EFM
demodurator
D/A
Interface
BCKI
SYSM
PCMDI
Serial-In
Interface
ASYI 46
ASYE 48
73 51 53 55 80
Error
Corrector
RF 44
ASYO 47
LRCKI
BCK
62 63 49 50 52 54
LRCK
31
EMPHI
PCMD
C2PO
RFCK
WDCK
TES0
MNT1
65 66 67
MNT3
EMPH
WFCK
GFS
XUGF
VCTL
GTOP
58 59 61 72 74
OSC
Clock
Generator
C4M 70
36 37
MNT0
68 34 33 35
V16M
VPCO2
VCKI
VPCO1
XTSL
Block Diagram
6
Over Sampling
Digital Filter
16K
RAM
XPCK 60
Digital
PLL
3rd-Order
Noise Shaper
Digital
OUT
FILO 39
Sub Code
Processor
PCO 38
PWM
CLTV 42
AIN2
AOUT2
LOUT1
AIN1
–2–
AOUT1
85 84
PWMI
86
XROF
95
LOCK
94
MDS
93
MDP
26 27 28 29 64 30 71
MON
SQCK
EXCK
SQSO
SBSO
SCOR
XLON
SPOA to D
CLOK
XLAT
7
LOUT2
Digital
CLV
9 10 11 12 18 to 21 22 75 76 77 8
SENS
PWM
DOUT
CPU
Interface
DATA
CLKO
15 16 17
XLTO
CNIN 14
Servo
Auto
Sequencer
DATO
FOK 23
LMUT
90 XTAO
Timing
Logic
BIAS 45
SEIN 13
RMUT
89 XTAI
Asymmetry
Corrector
FILI 40
4
3
CKOUT
CXD2529Q
LRCKI
PCMD
PCMDI
BCKI
BCK
VSS
VDD
GTOP
XUGF
GFS
XPCK
RFCK
C2PO
XROF
MNT1
MNT3
MNT0
XTSL
FSTT
C4M
EMPH
DOUT
EMPHI
WFCK
SCOR
SBSO
VSS
EXCK
VDD
SYSM
Pin Configuration
80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51
NC 81
50 LRCK
AVSS 82
49 WDCK
AVDD 83
48
ASYE
AOUT1 84
47
ASYO
46 ASYI
AIN1 85
LOUT1 86
45
BIAS
AVSS 87
44
RF
XVDD 88
43 AVDD
XTAI 89
42 CLTV
XTAO 90
41
AVSS
XVSS 91
40 FILI
AVSS 92
39 FILO
LOUT2 93
38 PCO
AIN2 94
37 VCTL
AOUT2 95
36 V16M
AVDD 96
35 VCKI
AVSS 97
34 VPCO1
NC 98
33 VPCO2
–3–
PWMI
MDS
LOCK
MDP
MON
VSS
VDD
FOK
XLON
SPOD
SPOC
SPOB
CLKO
SPOA
XLTO
DATO
CNIN
SEIN
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
CLOK
8
XLAT
7
DATA
6
SENS
5
SQCK
4
SQSO
3
TES2
2
CKOUT
VDD
1
RMUT
31 TES0
VSS
32 TES1
XRST 100
LMUT
NC 99
CXD2529Q
Pin Description
Pin
No.
Symbol
I/O
Description
1
VDD
—
—
Power supply (+5V).
2
VSS
—
—
GND.
3
LMUT
O
1, 0
Left-channel zero detection flag.
4
RMUT
O
1, 0
Right-channel zero detection flag.
5
TES2
O
1, 0
TEST output pin; normally open.
6
CKOUT
O
1, 0
Master clock frequency-divider output. Selects and outputs XTAI × 1, × 1/2,
× 1/4 or low only.
7
SQCK
I
8
SQSO
O
1, 0
Sub Q 80-bit serial output.
9
SENS
O
1, 0
SENS output to CPU.
10
DATA
I
Serial data input from CPU.
11
XLAT
I
Latch input from CPU. Serial data is latched at the falling edge.
12
CLOK
I
Serial data transfer clock input from CPU.
13
SEIN
I
SENS input from SSP.
14
CNIN
I
Track jump count signal input.
15
DATO
O
1, 0
Serial data output to SSP.
16
XLTO
O
1, 0
Serial data latch output to SSP. Latched at the falling edge.
17
CLKO
O
1, 0
Serial data transfer clock output to SSP.
18
SPOA
I
Microcomputer extended interface (input A).
19
SPOB
I
Microcomputer extended interface (input B).
20
SPOC
I
Microcomputer extended interface (input C).
21
SPOD
I
Microcomputer extended interface (input D).
22
XLON
O
23
FOK
I
24
VDD
—
—
Power supply (+5V).
25
VSS
—
—
GND.
26
MON
O
1, 0
27
MDP
O
1, Z, 0
Spindle motor servo control.
28
MDS
O
1, Z, 0
Spindle motor servo control.
29
LOCK
O
1, 0
30
PWMI
I
Spindle motor external control input.
31
TES0
I
TEST pin; normally GND.
32
TES1
I
TEST pin; normally GND.
33
VPCO2
O
SQSO readout clock input.
1, 0
Microcomputer extended interface (output).
Focus OK input.
Used for SENS output and the servo auto sequencer.
1, Z, 0
Spindle motor on/off control output.
GFS is sampled at 460Hz; when GFS is high, this pin outputs a high signal.
If GFS is low eight consecutive samples, this pin outputs low.
Wide-band EFM PLL charge pump output. Turned on/off by FCSW of
address E.
–4–
CXD2529Q
Pin
No.
Symbol
I/O
1, Z, 0
Description
34
VPCO1
O
35
VCKI
I
36
V16M
O
37
VCTL
I
38
PCO
O
1, Z, 0
39
FILO
O
Analog Master PLL (slave = digital PLL) filter output.
40
FILI
I
41
AVSS
—
42
CLTV
I
43
AVDD
—
44
RF
I
EFM signal input.
45
BIAS
I
Constant current input of the asymmetry circuit.
46
ASYI
I
Asymmetry comparator voltage input.
47
ASYO
O
48
ASYE
I
49
WDCK
O
1, 0
D/A interface. Word clock f = 2fs
50
LRCK
O
1, 0
D/A interface. LR clock output f = fs
51
LRCKI
I
52
PCMD
O
53
PCMDI
I
54
BCK
O
55
BCKI
I
56
VSS
—
—
GND.
57
VDD
—
—
Power supply (+5V).
58
GTOP
O
1, 0
GTOP output.
59
XUGF
O
1, 0
XUGF output.
60
XPCK
O
1, 0
XPLCK output.
61
GFS
O
1, 0
GFS output.
62
RFCK
O
1, 0
RFCK output.
63
C2PO
O
1, 0
C2PO output.
64
XROF
O
1, 0
XRAOF output.
65
MNT3
O
1, 0
MNT3 output.
66
MNT1
O
1, 0
MNT1 output.
67
MNT0
O
1, 0
MNT0 output.
68
XTSL
I
69
FSTT
O
Charge pump output for wide-band EFM PLL.
VCO2 oscillation input for the wide-band EFM PLL.
1, 0
VCO2 oscillation output for the wide-band EFM PLL.
VCO2 control voltage input for the wide-band EFM PLL.
Master PLL charge pump output.
Master PLL filter input.
—
Analog GND.
Master VCO control voltage input.
—
1, 0
Analog power supply (+5V).
EFM full-swing output (low = VSS, high = VDD).
Low: asymmetry circuit off; high: asymmetry circuit on
LR clock input.
1, 0
D/A interface. Serial data output (two’s complement, MSB first).
D/A interface. Serial data input (two’s complement, MSB first).
1, 0
D/A interface. Bit clock output.
D/A interface. Bit clock input.
Crystal selector input. Low: 16.9344MHz; high: 33.8688MHz.
1, 0
2/3 frequency-divider output for Pins 89 and 90.
–5–
CXD2529Q
Pin
No.
Symbol
70
C4M
O
1, 0
4.2336MHz output. 1/4 frequency-divided VCKI output in CAV-W mode.
71
DOUT
O
1, 0
Digital Out output.
72
EMPH
O
1, 0
Outputs a high signal when the playback disc has emphasis, and a low
signal when there is no emphasis.
73
EMPHI
I
74
WFCK
O
1, 0
WFCK output.
75
SCOR
O
1, 0
Outputs a high signal when either subcode sync S0 or S1 is detected.
76
SBSO
O
1, 0
Sub P to W serial output.
77
EXCK
I
78
VSS
—
—
GND.
79
VDD
—
—
Power supply (+5V).
80
SYSM
81
NC
82
AVSS
—
—
Analog GND.
83
AVDD
—
—
Analog power supply (+5V).
84
AOUT1
O
Left-channel analog output.
85
AIN1
I
Left-channel operational amplifier input.
86
LOUT1
O
Left-channel LINE output.
87
AVSS
—
88
XVDD
89
XTAI
I
Crystal oscillation circuit input. Input the external master clock via this pin.
90
XTAO
O
Crystal oscillation circuit output.
91
XVSS
92
AVSS
—
93
LOUT2
O
Right-channel LINE output.
94
AIN2
I
Right-channel operational amplifier input.
95
AOUT2
O
Right-channel analog output.
96
AVDD
—
—
Analog power supply (+5V).
97
AVSS
—
—
Analog GND.
98
NC
99
NC
100
XRST
I/O
Description
Inputs a high signal when de-emphasis is on, and a low signal when deemphasis is off.
SBSO readout clock input.
I
Mute input. Active when high.
—
Analog GND.
Power supply for master clock.
GND for master clock.
I
—
Analog GND.
System reset. Reset when low.
Notes) • PCMD is an MSB first, two’s complement output.
• GTOP is used to monitor the frame sync protection status. (High: sync protection window released.)
• XUGF is the negative pulse for the frame sync derived from the EFM signal. It is the signal before
sync protection.
• XPLCK is the inverse of the EFM PLL clock. The PLL is designed so that the falling edge of XPLCK
and the EFM signal transition point coincide.
• GFS goes high when the frame sync and the insertion protection timing match.
• RFCK is derived with the crystal accuracy. This signal has a cycle of 136µs (during normal-speed).
• C2PO represents the data error status.
• XRAOF is generated when the 16K RAM exceeds the ±4F jitter margin.
–6–
CXD2529Q
Electrical Characteristics
DC Characteristics
(VDD = AVDD = 5.0V ± 5%, VSS = AVSS = 0V, Topr = –20 to +75°C)∗
Item
Conditions
Input
voltage (1)
High level input voltage
VIH (1)
Low level input voltage
VIL (1)
Input
voltage (2)
High level input voltage
VIH (2)
Low level input voltage
VIL (2)
Input voltage
VIN (3) Analog input
Input
voltage (3)
Min.
Typ.
Max.
0.7VDD
V
0.3VDD
Schmitt input
Unit
0.8VDD
V
∗2
0.2VDD
V
Vss
VDD
V
∗3
VDD – 0.5
VDD
V
∗4
0
0.4
V
VDD – 0.5
VDD
V
0
0.4
V
High level output voltage VOH (1) IOH = –1mA
Output
voltage (2)
High level output voltage VOH (2) IOH = –1mA
Output
voltage (4)
High level output voltage VOH (4) IOH = –0.28mA VDD – 0.5
VDD
V
Low level output voltage VOL (4) IOL = 0.36mA
0
0.4
V
Low level output voltage VOL (2) IOL = 2mA
∗1
V
Output
voltage (1)
Low level output voltage VOL (1) IOL = 1mA
Applicable
pins
∗5
∗6
Input leak current
ILI
VI = 0 to 5.50V
–5
5
µA
∗1, ∗2, ∗3
Tri-state pin output leak current
ILO
VO = 0 to 5.50V
–5
5
µA
∗7
Applicable pins
∗1 XTSL, DATA, XLAT, PWMI, SYSM, EMPHI, PCMDI
∗2 CLOK, XRST, EXCK, SQCK, FOK, SEIN, CNIN, VCKI, ASYE, LRCKI, BCKI, SPOA to D
∗3 CLTV, FILI, RF, VCTL, AIN1, AIN2
∗4 MDP, PCO, VPCO1, VPCO2
∗5 ASYO, DOUT, FSTT, C4M, SBSO, SQSO, SCOR, EMPH, MON, LOCK, WDCK, DATO, CLKO, XLTO,
SENS, MDS, MNT0 to 3, WFCK, V16M, CKOUT, LMUT, RMUT, XLON, LRCK, PCMD, BCK, GTOP,
XUGF, XPCK, GFS, RFCK, C2PO, XRAOF
∗6 FILO
∗7 MDS, MDP, PCO, VPCO1, VPCO2
∗note) : XVDD and XVSS are included for AVDD and AVSS, respectively.
Those are the same for the explanation from the next page.
–7–
CXD2529Q
AC Characteristics
1. XTAI pin
(1) When using self-excited oscillation
(Topr = –20 to +75°C, VDD = AVDD = 5.0V ± 5%)
Item
Symbol
Oscillation frequency
fMAX
Min.
Typ.
Max
Unit
34
MHz
15
(2) When inputting pulses to XTAI
(Topr = –20 to +75°C, VDD = AVDD = 5.0V ± 5%)
Item
Symbol
Min.
Typ.
Max
Unit
13
500
ns
13
500
ns
Pulse cycle
tWHX
tWLX
tCK
26
1,000
ns
Input high level
VIHX
VDD – 1.0
Input low level
VILX
0.8
V
Rise time, fall time
tR, tF
10
ns
High level pulse width
Low level pulse width
V
tCK
tWLX
tWHX
VIHX
VIHX × 0.9
XTAI
VDD/2
VIHX × 0.1
VILX
tR
tF
(3) When inputting sine waves to XTAI via a capacitor
(Topr = –20 to +75°C, VDD = AVDD = 5.0V ± 5%)
Item
Input amplitude
Symbol
Min.
V1
2.0
Typ.
Max
Unit
VDD + 0.3 Vp-p
–8–
CXD2529Q
2. CLOK, DATA, XLAT, CNIN, SQCK and EXCK pins (VDD = AVDD = 5.0V ± 5%, VSS = AVSS = 0V, Topr = –20 to +75°C)
Item
Symbol
Clock frequency
fCK
Clock pulse width
Latch pulse width
tWCK
tSU
tH
tD
tWL
EXCK SQCK frequency
fT
Setup time
Hold time
Delay time
EXCK SQCK pulse width
Min.
Typ.
Max.
Unit
0.65
MHz
750
ns
300
ns
300
ns
300
ns
750
ns
0.65∗
750∗
fWT
MHz
ns
1/fCK
tWCK
tWCK
CLOK
DATA
XLAT
tSU
tH
EXCK
CNIN
SQCK
tD
tWT
tWL
tWT
1/fT
SQSO
SBSO
tSU
tH
∗ In pseudo double-speed playback mode, except when SQSO is Sub Q Read, the maximum operating
frequency for SQCK is 300kHz and the minimum pulse width is 1.5µs.
3. BCKI, LRCKI, PCMDI pins (VDD = AVDD = 5.0V ± 5%, VSS = AVSS = 0V, Topr = –20 to +75°C)
Item
Symbol
Conditions
Min.
tW
tSU
tH
tSU
BCK pulse width
DATAL, R setup time
DATAL, R hold time
LRCK setup time
Typ.
ns
18
ns
18
ns
18
ns
VDD/2
VDD/2
tSU
tH
(PCMDI) (PCMDI)
PCMDI
tSU
(LRCKI)
LRCKI
–9–
Unit
94
tW (BCKI) tW (BCKI)
BCKI
Max.
CXD2529Q
1-bit DAC, LPF Block Analog Characteristics
Analog Characteristics (VDD = AVDD = 5.0V, VSS = AVSS = 0V, Ta = 25°C)
Item
Symbol
Total harmonic
distortion
THD
S/N ratio
S/N
Conditions
Crystal
1kHz, 0dB data
1kHz, 0dB data
(using A-weighting filter)
Min.
Typ.
Max.
384Fs
0.0050
0.0070
768Fs
0.0045
0.0065
384Fs
96
100
768Fs
96
100
For both items, Fs = 44.1kHz.
The circuits for measuring the total harmonic distortion and S/N ratio are shown below.
12k
AOUT1 (2)
680p
12k
12k
SHIBASOKU (AM51A)
AIN1 (2)
150p
Audio Analyzer
LOUT1 (2)
22µ
100k
LPF External Circuit Diagram
768Fs/384Fs
DATA
TEST DISC
Rch
A
Lch
B
RF
CXD2529Q
Audio Analyzer
Block Diagram for Measuring Analog Characteristics
– 10 –
Unit
%
dB
CXD2529Q
(VDD = AVDD = 5.0V, VSS = AVSS = 0V, Topr = –20 to +75°C)
Item
Symbol
Output voltage
VOUT
Load resistance
RL
Min.
Typ.
1.23∗
8
Max.
Unit
Applicable pins
Vrms
∗1
kΩ
∗1
∗ When the sine wave of 1kHz and 0dB is output and it is measured using the circuit shown on the previous
page.
Applicable pins
∗1 LOUT1, LOUT2
– 11 –
CXD2529Q
Description of Functions
1. CPU Interface and Instructions
• CPU Interface
This interface uses DATA, CLOK and XLAT to set the modes.
The interface timing chart is shown below.
750ns or more
CLOK
DATA
D1
D2
Data
D3
D0
D1
D2
D3
750ns or more
Address
XLAT
Valid
Registers 4toE
300ns max
• Information on each address and the data is provided in Table 1-1.
• The internal registers are initialized by a reset when XRST is low; the initialization data is shown in Table 1-2.
Note) When XLAT is low, SQCK must be set high.
– 12 –
0
0
0
0
0
0
1
1
1
1
1
1
Kick (D)
Auto sequence (N)
track jump count
MODE
specification
Function
specification
Audio CTRL
Serial bus
CTRL
Servo coefficient
setting
CLV CTRL
CLV mode
7
8
9
A
– 13 –
B
C
D
E
1
1
1
0
0
1
0
0
1
1
1
0
1
1
0
0
1
1
1
1
1
0
6
1
0
Blind (A, E),
Overflow (C)
Brake (B)
0
5
1
0
D2
D1
D0
0.36ms 0.18ms 0.09ms 0.05ms
0.18ms 0.09ms 0.05ms 0.02ms
AS3 AS2 AS1 AS0
D3
Data 1
—
—
—
D3
—
—
—
D2
—
—
—
D1
Data 2
0
1
0
1
0
0
1
1
0
SL0 CPUSR
0
Mute ATT
Mute ATT
0
TP
—
—
0
0
0
SYCOF
SYCOF
—
32
—
—
—
D1
16
—
—
—
D0
0
4
—
—
—
D2
—
—
—
—
0
0
Table 1-1.
0
—
1
2
—
—
—
D1
0
—
0
1
—
—
—
D0
0
—
—
—
—
—
—
D3
DCOF
—
—
—
—
—
—
D2
0
—
—
—
—
—
—
D1
Data 5
0
—
—
—
—
—
—
D0
—
—
—
—
—
—
—
—
D3
—
—
—
—
—
—
—
—
D2
—
—
—
—
—
—
—
—
D1
Data 6
—
—
—
—
—
—
—
—
D0
—
—
—
—
—
—
—
—
—
—
Gain Gain
FCSW
CAV1 CAV0
—
—
—
0
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
AD9 AD8 AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0 FMUT LRWO BSBST BBSL
AD9 AD8 AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0
OPSL1
MCSL CKOSL1 CKOSL0 ZDPL ZMUT
1
VP4 VP3 VP2 VP1 VP0
—
—
0
8
—
—
—
D3
Data 4
OPSL1
MCSL CKOSL1 CKOSL0 ZDPL ZMUT
0
OPSL2
EMPH SMUT
1
—
64
—
—
—
D2
VCO
KSL3 KSL2 KSL1 KSL0
SEL2
128
—
—
—
D3
OPSL2
EMPH SMUT
0
0
Gain
VP7 VP6 VP5
CLVS
—
—
0
0
0
0
SOCT
256
—
—
—
D0
Data 3
CM3 CM2 CM1 CM0 EPWM SPDC ICAP SFSL VC2C HIFC LPWR VPON
DCLV
TB
PWM MD
Gain Gain Gain Gain
MDP1 MDP0 MDS1 MDS0
SL1
0
0
0
0
DSPB
ON/OFF
0
0
0
DSPB
ON/OFF
0
0
DOUT DOUT
VCO
WSEL
Mute ON/OFF
SEL1
0
0
0 CDROM
1 32768 16384 8192 4096 2048 1024 512
0 11.6ms 5.8ms 2.9ms 1.45ms
1
0
D3 D2 D1 D0
Address
Auto
sequence
Command
4
Register
name
Command Table
CXD2529Q
Address
– 14 –
1
Servo coefficient
setting
CLV CTRL
CLV mode
C
D
E
1
1
1
1
Function
specification
9
Serial bus
CTRL
1
MODE
specification
8
B
0
Auto sequence (N)
track jump count
7
1
0
Kick (D)
6
Audio CTRL
0
Blind (A, E),
Overflow (C)
Brake (B)
5
A
0
1
1
1
0
0
0
0
1
1
1
1
1
0
0
1
1
0
0
1
1
0
0
0
1
0
1
0
1
0
1
0
1
0
D3 D2 D1 D0
Auto
sequence
Command
4
Register
name
Reset Initialization
0
0
0
0
0
0
0
0
0
0
0
D3
0
0
1
0
0
0
0
0
1
1
0
D2
0
0
0
0
0
0
1
0
0
1
1
1
0
0
0
1
1
0
1
0
D0
0
0
D1
Data 1
0
1
—
—
0
0
0
0
—
—
—
D3
0
1
—
—
0
0
0
0
—
—
—
D2
0
1
—
—
0
0
0
0
—
—
—
D1
Data 2
0
0
—
—
0
0
0
0
—
—
—
D3
0
0
—
—
0
0
0
0
—
—
—
D2
Table 1-2.
0
0
—
—
0
0
0
1
—
—
—
D0
0
0
—
—
0
0
1
0
—
—
—
D1
Data 3
0
0
—
—
0
0
0
0
—
—
—
D0
0
—
—
—
0
0
0
0
—
—
—
D3
0
—
—
—
0
0
0
0
—
—
—
D2
0
—
—
—
0
0
1
0
—
—
—
D1
Data 4
0
—
—
—
0
0
0
0
—
—
—
D0
—
—
—
—
0
0
—
—
—
—
—
D3
—
—
—
—
0
0
—
—
—
—
—
D2
—
—
—
—
0
0
—
—
—
—
—
D1
Data 5
—
—
—
—
0
0
—
—
—
—
—
D0
—
—
—
—
0
—
—
—
—
—
—
D3
—
—
—
—
0
—
—
—
—
—
—
D2
—
—
—
—
0
—
—
—
—
—
—
D1
Data 6
—
—
—
—
0
—
—
—
—
—
—
D0
CXD2529Q
CXD2529Q
1-1. The meaning of the data for each address is explained below.
$4X commands
Command
AS3
AS2
AS1
AS0
CANCEL
0
0
0
0
FOCUS-ON
0
1
1
1
1 TRACK JUMP
1
0
0
RXF
10 TRACK JUMP
1
0
1
RXF
2N TRACK JUMP
1
1
0
RXF
N TRACK MOVE
1
1
1
RXF
RXF = 0 FORWARD
RXF = 1 REVERSE
• When the Focus-on command ($47) is canceled ($40), $02 is sent and the auto sequence is interrupted.
• When the Track jump/move commands ($48 to $4F) are canceled ($40), $25 is sent and the auto sequence
is interrupted.
$5X commands
Auto sequence timer setting
Setting timers: A, E, C, B
Command
D3
D2
D1
D0
Blind (A, E), Over flow (C)
0.18ms
0.09ms
0.05ms
0.02ms
Brake (B)
0.36ms
0.18ms
0.09ms
0.05ms
Ex.) D2 = D0 = 1, D3 = D1 = 0 (Initial Reset)
A = E = C = 0.11ms
B = 0.23ms
$6X commands
Auto sequence timer setting
Setting timer: D
Command
KICK (D)
D3
D2
D1
D0
11.6ms
5.8ms
2.9ms
1.45ms
Ex.) D3 = 0, D2 = D1 = D0 = 1(Initial Reset)
D = 10.15ms
$7X commands
Auto sequence track jump/move count setting (N)
Command
Auto sequence track
jump count setting
Data 1
Data 2
Data 3
Data 4
D3 D2 D1 D0 D3 D2 D1 D0 D3 D2 D1 D0 D3 D2 D1 D0
215 214 213 212 211 210
29
28
27
26
25
24
23
22
21
20
This command is used to set N when a 2N track jump and an N track move are executed for auto sequence.
• The maximum track count is 65,535, but note that with 2N track jumps the maximum track jump count is
determined by the mechanical limitations of the optical system.
• The number of track jump is counted according to the signals input from the CNIN pin.
– 15 –
CXD2529Q
$8X commands
Command
Data 1
D3
D2
D1
Data 2
D0
D3
DOUT DOUT
VCO
MODE
CDROM
WSEL
Mute
ON/OFF
SEL1
specification
Data 3
D2
D1
D0
D3
D2
D1
D0
0
SOCT
VCO
SEL2
KSL3
KSL2
KSL1
KSL0
See the $BX commands.
Data 4
D3
D2
D1
D0
0
0
1
0
Command bit
C2PO timing
Processing
CDROM = 1
See the Timing
Chart 1-1.
CDROM mode; average value interpolation and pre-value hold
are not performed.
CDROM = 0
See the Timing
Chart 1-1.
Audio mode; average value interpolation and pre-value hold
are performed.
Command bit
Processing
DOUT Mute = 1
Digital Out output is muted. (DA output is not muted.)
DOUT Mute = 0
When no other mute conditions are set, Digital Out output is not muted.
Command bit
Processing
DOUT ON/OFF = 1
Digital Out is output from the DOUT pin.
DOUT ON/OFF = 0
Digital Out is not output from the DOUT pin.
Command bit
Sync protection window width
Application
WSEL = 1
±26 channel clock∗1
Anti-rolling is enhanced.
WSEL = 0
±6 channel clock
Sync window protection is enhanced.
∗1 In normal-speed playback, channel clock = 4.3218MHz.
– 16 –
CXD2529Q
Command bit
Processing
VCOSEL1
KSL3
KSL2
0
0
0
Multiplier PLL VCO1 is set to normal speed, and the output is
1/1 frequency-divided.
0
0
1
Multiplier PLL VCO1 is set to normal speed, and the output is
1/2 frequency-divided.
0
1
0
Multiplier PLL VCO1 is set to normal speed, and the output is
1/4 frequency-divided.
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
Multiplier PLL VCO1 is set to normal speed, and the output is
1/8 frequency-divided.
Multiplier PLL VCO1 is set to high speed∗1, and the output is
1/1 frequency-divided.
Multiplier PLL VCO1 is set to high speed∗1, and the output is
1/2 frequency-divided.
Multiplier PLL VCO1 is set to high speed∗1, and the output is
1/4 frequency-divided.
Multiplier PLL VCO1 is set to high speed∗1, and the output is
1/8 frequency-divided.
∗1 Approximately twice the normal speed.
Command bit
Processing
VCOSEL2
KSL1
KSL0
0
0
0
Wide-band PLL VCO2 is set to normal speed, and the output is
1/1 frequency-divided.
0
0
1
Wide-band PLL VCO2 is set to normal speed, and the output is
1/2 frequency-divided.
0
1
0
Wide-band PLL VCO2 is set to normal speed, and the output is
1/4 frequency-divided.
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
Wide-band PLL VCO2 is set to normal speed, and the output is
1/8 frequency-divided.
Wide-band PLL VCO2 is set to high speed∗2, and the output is
1/1 frequency-divided.
Wide-band PLL VCO2 is set to high speed∗2, and the output is
1/2 frequency-divided.
Wide-band PLL VCO2 is set to high speed∗2, and the output is
1/4 frequency-divided.
Wide-band PLL VCO2 is set to high speed∗2, and the output is
1/8 frequency-divided.
∗2 Approximately twice the normal speed.
– 17 –
– 18 –
C2PO
CDROM = 1
C2PO
CDROM = 0
WDCK
LRCK
Timing Chart 1-1
C2 Pointer for lower 8bits
Rch C2 Pointer
C2 Pointer for upper 8bits
Rch 16bit C2 Pointer
C2 Pointer for lower 8bits
Lch C2 Pointer
C2 Pointer for upper 8bits
Lch 16bit C2 Pointer
If C2 Pointer = 1,
data is NG
CXD2529Q
CXD2529Q
∗ Data 2 D0 and subsequent data are DF/DAC function settings.
$9X commands (OPSL1 = 0)
Command
Function
specifications
Data 2
Data 1
D3
D2
D1
D0
0
DSPB
ON/OFF
0
0
Data 3
D3 to D1 D0
000 SYCOF
D3
D2
0
D1
Data 4
D0
D3
MCSL CKOSL1 CKOSL0 ZDPL ZMUT
OPSL1
Function
specifications
D1
D0
—
—
Data 5
D3
D2
D1
D0
—
—
—
—
∗ Data 2 D0 and subsequent data are DF/DAC function settings.
$9X commands (OPSL1 = 1)
Command
D2
Data 1
Data 2
D3
D2
D1
D0
0
DSPB
ON/OFF
0
0
Data 3
D3 to D1 D0
000 SYCOF
D3
D2
1
D1
Data 4
D0
D3
MCSL CKOSL1 CKOSL0 ZDPL ZMUT
OPSL1
Processing
Command bit
DSPB = 1
Double-speed playback (CD-DSP block)
DSPB = 0
Normal-speed playback (CD-DSP block)
Processing
Command bit
SYCOF = 1
LRCK asynchronous mode
SYCOF = 0
Normal operation
∗ Set SYCOF = 0 in advance when setting the $AX command LRWO to 1.
– 19 –
D2
D1
D0
0
0
Data 5
D3
D2
D1
D0
0
DCOF
0
0
CXD2529Q
Processing
Command bit
OPSL1 = 1
DCOF can be set.
OPSL1 = 0
DCOF cannot be set.
Processing
Command bit
MCSL = 1
DF/DAC block master clock selection. Crystal = 768Fs (33.8688MHz)
MCSL = 0
DF/DAC block master clock selection. Crystal = 384Fs (16.9344MHz)
Command bit
Processing
CKOSL1
CKOSL0
0
0
The CKOUT pin output is 1/1-frequency divided of the crystal input.
0
1
The CKOUT pin output is 1/2-frequency divided of the crystal input.
1
0
The CKOUT pin output is 1/4-frequency divided of the crystal input.
1
1
The CKOUT pin output is fixed to low.
Processing
Command bit
ZDPL = 1
LMUT and RMUT pins are set to high for mute.
ZDPL = 0
LMUT and RMUT pins are set to low for mute.
∗ See the description of “Mute Flag Output” for the conditions of the mute flag output.
Command bit
Processing
ZMUT = 1
Zero detection mute is on.
ZMUT = 0
Zero detection mute is off.
Processing
Command bit
DCOF = 1
DC offset is off.
DCOF = 0
DC offset is on.
∗ DCOF can be set when OPSL is 1.
∗ Set the DC offset to off when the zero detection mute is on.
– 20 –
CXD2529Q
∗ Data 2 and subsequent data are DF/DAC function settings.
$AX commands (OPSL2=0)
Command
Audio CTRL
Data 1
Data 3
Data 2
D3
D2
D1
D0
D3
D2
D1
0
0
Mute
ATT
0
0
0
D0
D3
EMPH SMUT
D2
0
OPSL2
Data 3
Data 4
D1
D0
D3
D2
D1
D0
D3
D2
D1
D0
D3
D2
D1
D0
AD9
AD8
AD7
AD6
AD5
AD4
AD3
AD2
AD1
AD0
—
—
—
—
∗ Data 2 and subsequent data are DF/DAC function settings.
$AX commands (OPSL2 = 1)
Command
Audio CTRL
Data 6
Data 5
Data 1
Data 2
D3
D2
D1
D0
D3
D2
D1
0
0
Mute
ATT
0
0
1
Data 3
D0
D3
EMPH SMUT
D2
0
OPSL2
Data 3
Data 4
Data 5
D1
D0
D3
D2
D1
D0
D3
D2
D1
AD9
AD8
AD7
AD6
AD5
AD4
AD3
AD2
AD1
Data 6
D0
D3
D2
D1
AD0 FMUT LRWO BSBST BBSL
Processing
Command bit
Mute = 1
CD-DSP block mute is on. The zero data is output from the CD-DSP block.
Mute = 0
CD-DSP block mute is off.
Processing
Command bit
ATT = 1
Attenuation (–12dB) is applied to the CD-DSP block output.
ATT = 0
Attenuation of the CD-DSP block output is off.
– 21 –
D0
CXD2529Q
Meaning
Command bit
OPSL2 = 1
FMUT, LRWO, BSBST and BBSL can be set.
OPSL2 = 0
FMUT, LRWO, BSBST and BBSL cannot be set.
Processing
Command bit
EMPH = 1
De-emphasis is on.
EMPH = 0
De-emphasis is off.
∗ If either the EMPHI pin or EMPH is high, de-emphasis is on.
Processing
Command bit
SMUT = 1
Soft mute is on.
SMUT = 0
Soft mute is off.
∗ If either the SYSM pin or SMUT is high, soft mute is on.
Meaning
Command bit
AD9 to 0
Attenuation data
The attenuation data consists of 10 bits, and is set as follows.
Attenuation data
Audio output
3FFh
0dB
3FEh
3FDh
:
001h
–0.0085dB
–0.017dB
000h
–∞
–60.198dB
1023 settings are available because the attenuation data
(AD9 to AD0) consists of 10 bits.
The audio output for 001h to 3FFh can be obtained by
the following equation.
Audio output = 20 log
– 22 –
attenuation data
1024
[dB]
CXD2529Q
Meaning
Command bit
FMUT = 1
Forced mute is on.
FMUT = 0
Forced mute is off.
∗ FMUT can be set when OPSL2 is 1.
Meaning
Command bit
LRWO = 1
Forced sync mode
LRWO = 0
Normal operation
Note)
∗ LRWO can be set when OPSL2 is 1.
∗ Set the $9X command SYCOF = 0 in advance when setting LRWO to 1.
Note) Synchronization is performed at the first LRCK falling edge during reset, so that normally this mode is
unnecessary. However, synchronization can be forcibly applied by setting LRWO to 1.
Processing
Command bit
BSBST = 1
Bass boost is on.
BSBST = 0
Bass boost is off.
∗ BSBSTcan be set when OPSL2 is 1.
Processing
Command bit
BBSL = 1
Bass boost is Max.
BBSL = 0
Bass boost is Mid.
∗ BBSL can be set when OPSL2 is 1.
– 23 –
– 24 –
SPOC
L1
SPOB
L0
mode D
Peak meter
PER1
PER0
PER2
mode C
PER1
VF1
SPOA
D1
L2
SPOD
PER2
VF2
PER3
SL0 CPUSR
D2
VF0
PER0
SL1
D3
Data 1
mode B
mode A
SQCK
XLAT
Serial bus
CTRL
Command
$BX commands
L3
WFCK
PER3
VF3
PER4
0
D0
L4
SCOR
PER4
VF4
PER5
1
0
0
1
1
0
1
1
1
1
L5
GFS
PER5
VF5
L6
GTOP
PER6
VF6
L7
EMPH
PER7
VF7
R0
FOK
0
ALOCK
C1F2
1
0
C1F1
0
0
PER7
0
0
PER6
SL1
SOCT
R1
LOCK
C1F1
C1F1
0
1
0
1
0
1
0
1
0
R2
mode
0
0
C2F2
C
B
A
SubQ
D
R3
0
R4
C1F1
C2F1
C2F1
SENS
R5
C1F2
C2F2
C2F2
FOK
Peak meter
SubQ
RFCK XRAOF
C1F2
C1F2
C2F1
SL0
R6
C2F1
0
0
GFS
R7
C2F2
FOK
FOK
LOCK
GFS
GFS
LOCK
LOCK
EMPH ALOCK
EMPH
EMPH
VF0
VF1
VF2
VF3
VF4
VF5
VF6
VF7
The SQSO pin output can be switched to the various
signals by setting the $8X command SOCT and $BX
commands SL1 and SL0. Set SQCK to high at the falling
edge of XLAT.
Except for Sub Q and peak meter, the signals are loaded
to the register when they are set at the falling edge of
XLAT. Sub Q is loaded to the register with each SCOR,
and peak meter is loaded when a peak is detected.
CXD2529Q
CXD2529Q
Signal
Description
PER0 to 7
RF jitter amount (used to adjust the focus bias). 8-bit binary data in PER0 = LSB, PER7 = MSB.
FOK
Focus OK
GFS
High when the frame sync and the insertion protection timing match.
LOCK
GFS is sampled at 460Hz; when GFS is high, a high signal is output. If GFS is low eight
consecutive samples, a low signal is output.
EMPH
High when the playback disc has emphasis.
ALOCK
GFS is sampled at 460Hz; when GFS is high eight consecutive samples, a high signal is
output. If GFS is low eight consecutive samples, a low signal is output.
VF0 to 7
Used during CAV-W mode. Results of measuring the disc rotational velocity.
(See the Timing Chart 2-3.) VF0 = LSB, VF7 = MSB.
SPOA to D SPOA to D pin inputs.
WFCK
Write frame clock output.
SCOR
High when either subcode sync S0 or S1 is detected.
GTOP
High when the sync protection window is released.
RFCK
Read frame clock output.
XRAOF
Low when the built-in 16K RAM exceeds the ±4 frame jitter margin.
L0 to L7,
R0 to R7
Peak meter register output. L0 to 7 are the left-channel and R0 to 7 are the right-channel peak
data. L0 and R0 are LSB.
C1F1
C1F2
0
0
1
1
C1 correction status
C2F1
C2F2
No Error
0
0
No Error
0
Single Error Correction
1
0
Single Error Correction
1
Irretrievable Error
1
1
Irretrievable Error
Processing
Command bit
CPUSR = 1
XLON pin is high.
CPUSR = 0
XLON pin is low.
– 25 –
C2 correction status
CXD2529Q
Peak meter
XLAT
SQCK
SQSO
L0
L1
L2
L3
L4
L5
L6
L7
R0
R1
R2
R3
R4
R5
R6
R7
(Peak meter)
The LSI is set to peak detection mode by setting SOCT = 0, SL1 = 0 and SL0 = 1 with the $8X and $BX
commands. In peak detection mode, the SQSO output is connected to the peak detection register. The
maximum PCM data values (absolute value, upper 8 bits) for the left and right channels can be read out from
SQSO by inputting 16 clocks to SQCK. Peak detection is not performed while inputting to SQCK, and the peak
detection register does not change during readout. This SQCK input is judged using a retriggerable
monostable multivibrator with a time constant of 270 to 400µs. Set the time for which SQCK input is high to
270µs or less. Peak detection restarts from 270 to 400µs after SQCK input.
The peak detection register is reset to zero for each readout (16 clocks input to SQCK). The maximum value
during peak detection mode is detected and held in this condition until the next readout. When setting the LSI
to peak detection mode, perform readout one time initially to reset the peak detection register.
Pre-value hold and average value interpolation data are also detected by peak detection.
– 26 –
CXD2529Q
$CX commands
Command
D3
D2
D1
D0
Servo coefficient setting
Gain
MDP1
Gain
MDP0
Gain
MDS1
Gain
MDS0
Gain
CLVS
CLV CTRL ($DX)
• CLV mode gain setting: GCLVS
Gain
MDS1
Gain
MDS0
Gain
CLVS
GCLVS
0
0
0
–12dB
0
0
1
–6dB
0
1
0
–6dB
0
1
1
0dB
1
0
0
0dB
1
0
1
+6dB
• CLVP mode gain setting: GMDP, GMDS
Gain
MDP1
Gain
MDP0
GMDP
Gain
MDS1
Gain
MDS0
GMDS
0
0
–6dB
0
0
–6dB
0
1
0dB
0
1
0dB
1
0
+6dB
1
0
+6dB
– 27 –
CXD2529Q
$DX commands
Command
CLV CTRL
Data 1
Data 2
Data 3
D3
D2
D1
D0
D3
D2
D1
D0
D3
D2
D1
D0
DCLV
PWM MD
TB
TP
Gain
CLVS
VP7
VP6
VP5
VP4
VP3
VP2
VP1
VP0
See the $CX commands.
Command bit
Description
DCLV PWM MD = 1
Digital CLV PWM mode specified. Both MDS and MDP are used. CLV-W and
CAV-W modes can not be used.
DCLV PWM MD = 0
Digital CLV PWM mode specified. Ternary MDP values are output. CLV-W and
CAV-W modes can be used.
Command bit
Description
TB = 0
Bottom hold at a cycle of RFCK/32 in CLVS mode.
TB = 1
Bottom hold at a cycle of RFCK/16 in CLVS mode.
TP = 0
Peak hold at a cycle of RFCK/4 in CLVS mode.
TP = 1
Peak hold at a cycle of RFCK/2 in CLVS mode.
The rotational velocity R of the spindle can be
expressed with the following equation.
Command bit
Description
R=
VP0 to 7 = F0 (H)
..
.
Playback at half (normal) speed
VP0 to 7 = E0 (H)
Playback at normal (double) speed
to
256 – n
32
R: Relative velocity at normal speed = 1
n: VP0 to 7 setting value
Note)
• Values in parentheses are for when DSPB is 1.
• Values when crystal is 16.9344 MHz and XTSL is low or when crystal is 33.8688 MHz and XTSL is high.
• VP0 to 7 setting values are valid in CAV-W mode.
R–Relative velocity [multiple]
2
1.5
PB
=1
DS
1
B=0
DSP
0.5
F0
VP0 to 7 setting value [HEX]
Fig. 1-1
– 28 –
E0
CXD2529Q
$EX commands
Data 2
Data 1
Command
CLV mode
D3
D2
D1
CM3
CM2
CM1
D3
D0
D2
Data 3
D1
D0
CM0 EPWM SPDC ICAP
Command bit
Mode
D3
SFSL VC2C
D2
D1
D0
HIFC LPWR VPON
Description
CM3
CM2
CM1
CM0
0
0
0
0
STOP
Spindle stop mode.∗1
1
0
0
0
KICK
Spindle forward rotation mode.∗1
1
0
1
0
BRAKE
Spindle reverse rotation mode. Valid only when LPWR = 0,
in any modes.∗1
1
1
1
0
CLVS
Rough servo mode. When the RF-PLL circuit isn’t locked,
this mode is used to adjust the disc rotations within the RFPLL capture range.
1
1
1
1
CLVP
PLL servo mode.
0
1
1
0
CLVA
Automatic CLVS/CLVP switching mode.
Used for normal playback.
∗1 See the Timing Charts 1-2 to 1-7.
Command bit
EPWM SPDC
Mode
ICAP
SFSL
VC2C
HIFC
LPWR VPON
Description
0
0
0
0
0
0
0
0
CLV-N
Crystal reference CLV servo.
0
0
0
0
1
1
0
0
CLV-W
Used for playback in CLV-W
mode.∗2
0
1
1
0
0
1
0
1
CAV-W
Spindle control with VP0 to 7.
1
0
1
0
0
1
0
1
CAV-W
Spindle control with the
external PWM.
∗2 Figs. 3-1 and 3-2 show the control flow with the microcomputer software in CLV-W mode.
– 29 –
CXD2529Q
Data 4
Command
SPD mode
D3
D2
D1
Gain Gain
FCSW
CAV1 CAV0
Gain
CAV1
Gain
CAV0
Gain
0
0
0dB
0
1
–6dB
1
0
–12dB
1
1
–18dB
D0
0
• This sets the gain when controlling the spindle with the phase comparator
in CAV-W mode.
Processing
Command bit
FCSW = 0
The VPCO2 pin is not used and is high impedance.
FCSW = 1
The VPCO2 pin is used and the pin signal is the same as VPCO1.
– 30 –
CXD2529Q
Mode
DCLV
PWM MD
0
LPWR
0
CLV-N
1
0
0
CLV-W
0
1
0
CAV-W
0
1
Mode
CLV-N
CLV-W
CAV-W
Command
Timing chart
KICK
1-2 (a)
BRAKE
1-2 (b)
STOP
1-2 (c)
KICK
1-3 (a)
BRAKE
1-3 (b)
STOP
1-3 (c)
KICK
1-4 (a)
BRAKE
1-4 (b)
STOP
1-4 (c)
KICK
1-5 (a)
BRAKE
1-5 (b)
STOP
1-5 (c)
KICK
1-6 (a)
BRAKE
1-6 (b)
STOP
1-6 (c)
KICK
1-7 (a)
BRAKE
1-7 (b)
STOP
1-7 (c)
DCLV
PWM MD
LPWR
Timing chart
0
0
1-8
1
0
1-9
0
1-10
1
1-11
0
1-12 (EPWM = 0)
1
1-13 (EPWM = 0)
0
1-14 (EPWM = 1)
1
1-15 (EPWM = 1)
0
0
Note) The CLV-W and CAV-W modes support control only by the ternary output of the MDP pin. Therefore,
when using the CLV-W and CAV-W modes, set DCLV PWM MD to 0.
– 31 –
CXD2529Q
Timing Chart 1-2
CLV-N mode DCLV PWM MD = LPWR = 0
KICK
Z
MDS
MDP
BRAKE
Z
MDS
STOP
MDS
Z
MDP
Z
Z
H
MDP
Z
L
H
MON
H
MON
MON
(a) KICK
L
(b) BRAKE
(c) STOP
BRAKE
STOP
Timing Chart 1-3
CLV-N mode DCLV PWM MD = 1, LPWR = 0
KICK
H
MDS
MDP
MDS
H
MDP
L
H
L
MDS
MDP
L
L
H
MON
H
MON
MON
(a) KICK
(b) BRAKE
L
(c) STOP
Timing Chart 1-4
CLV-W mode (when following the spindle rotational velocity) DCLV PWM MD = LPWR = 0
KICK
Z
MDS
MDP
BRAKE
MDS
Z
MDP
Z
Z
H
MDP
Z
MON
Z
MDS
STOP
H
(a) KICK
L
H
MON
MON
(b) BRAKE
– 32 –
L
(c) STOP
CXD2529Q
Timing Chart 1-5
CLV-W mode (when following the spindle rotational velocity) DCLV PWM MD = 0, LPWR = 1
KICK
Z
MDS
MDP
H
BRAKE
STOP
MDS
Z
MDS
Z
MDP
Z
MDP
Z
Z
MON
H
H
MON
(a) KICK
MON
L
(c) STOP
(b) BRAKE
Timing Chart 1-6
CAV-W mode DCLV PWM MD = LPWR = 0
KICK
MDS
MDP
MON
Z
H
H
BRAKE
MDS
MDP
MON
(a) KICK
Z
L
H
STOP
MDS
Z
MDP
Z
MON
(b) BRAKE
H
(c) STOP
Timing Chart 1-7
CAV-W mode DCLV PWM MD = 0, LPWR = 1
KICK
MDS
MDP
MON
Z
H
H
(a) KICK
BRAKE
STOP
MDS
Z
MDS
Z
MDP
Z
MDP
Z
MON
H
MON
(b) BRAKE
– 33 –
H
(c) STOP
CXD2529Q
Timing Chart 1-8
CLV-N mode DCLV PWM MD = LPWR = 0
MDS
Z
n · 236 (ns) n = 0 to 31
Acceleration
MDP
Z
132kHz
7.6µs
Deceleration
Timing Chart 1-9
CLV-N mode DCLV PWM MD = 1, LPWR = 0
MDS
Acceleration
Deceleration
MDP
132kHz
7.6µs
n · 236 (ns) n = 0 to 31
Timing Chart 1-10
CLV-W mode DCLV PWM MD = LPWR = 0
MDS
Z
Acceleration
MDP
Z
264kHz
3.8µs
Deceleration
Timing Chart 1-11
CLV-W mode DCLV PWM MD = 0, LPWR = 1
MDS
Z
Acceleration
MDP
Z
264kHz
3.8µs
The BRAKE pulse is masked when LPWR = 1.
– 34 –
CXD2529Q
Timing Chart 1-12
CAV-W mode EPWM = DCLV PWM MD = LPWR = 0
Acceleration
MDP
Z
264kHz
3.8µs
Deceleration
Timing Chart 1-13
CAV-W mode EPWM = DCLV PWM MD = 0, LPWR = 1
Acceleration
MDP
Z
264kHz
3.8µs
The BRAKE pulse is masked when LPWR = 1.
Timing Chart 1-14
CAV-W mode EPWM = 1, DCLV PWM MD = LPWR = 0
H
PWMI
L
Acceleration
H
MDP
L
Deceleration
Timing Chart 1-15
CAV-W mode EPWM = 1, DCLV PWM MD = 0, LPWR = 1
H
PWMI
L
Acceleration
H
MDP
Z
The BRAKE pulse is masked when LPWR = 1.
Note) The CLV-W and CAV-W modes support control only by the ternary output of the MDP pin.
Therefore, when using the CLV-W and CAV-W modes, set DCLV PWM MD to 0.
– 35 –
CXD2529Q
1-2. Description of SENS Output
The following signals are output from SENS, depending on the microcomputer serial register value (latching
not required).
Microcomputer serial register
value (latching not required)
SENS
output
Meaning
$0X, 1X, 2X, 3X
SEIN
SEIN, a signal input to this LSI from the SSP, is output.
$4X
XBUSY
Low while the auto sequencer is in operation, high when operation
terminates.
$5X
FOK
Outputs the signal input to the FOK pin. Normally, FOK (from RF) is
input. High for “focus OK”.
$6X
SEIN
SEIN, a signal input to this LSI from the SSP, is output.
$AX
GFS
High when the regenerated frame sync is obtained with the correct
timing.
OV64
Low when the EFM signal, after passing through the sync detection
filter, is lengthened by 64 channel clock pulses or more.
“L”
SENS pin is fixed to low.
$EX
$7X, 8X, 9X, BX,
CX, DX, FX
Note that the SENS output can be read out from the SQSO pin when SOCT = 0, SL1 = 1 and SL0 = 0. (See
the $BX commands.)
2. Subcode Interface
This section explains the subcode interface.
There are two methods for reading out a subcode externally. The 8-bit subcodes P to W can be read out from
SBSO by inputting EXCK to the CXD2529Q.
Sub Q can be read out after the CRC check of the 80 bits of data in the subcode frame. This is accomplished,
after checking SCOR and CRCF, by inputting 80 clock pulses to SQCK and reading out the data from the
SQSO pin.
2-1. P to W Subcode Read
Data can be read out by inputting EXCK immediately after WFCK falls. (See the Timing Chart 2-1.)
2-2. 80-bit Sub Q Read
Fig. 2-1 shows the peripheral block of the 80-bit Sub Q register.
• First, Sub Q, regenerated at one bit per frame, is input to the 80-bit serial/parallel register and the CRC check
circuit.
• 96-bit Sub Q is input, and if the CRC is OK, it is output to SQSO with CRCF = 1. In addition, the 80 bits are
loaded into the parallel/serial register.
When SQSO goes high 400µs or more (monostable multivibrator time constant) after the subcode is read
out, the CPU determines that new data (which passed the CRC check) has been loaded.
• In the CXD2529Q, when 80-bit data is loaded, the order of the MSB and LSB is inverted for each byte. As a
result, although the sequence of bytes is the same, the bits within the bytes are now ordered LSB first.
• Once the fact that the 80-bit data has been loaded is confirmed, SQCK is input so that the data can be read
out. In the CXD2529Q, the SQCK input is detected, and when it is low the retriggerable monostable
multivibrator is reset.
• The retriggerable monostable multivibrator has a time constant from 270 to 400µs. When the duration for
which SQCK is high is less than this time constant, the monostable multivibrator is kept reset; during this
interval, the S/P register is not loaded into the P/S register.
• While the monostable multivibrator is being reset, data cannot be loaded in the 80-bit parallel/serial register.
In other words, while reading out with a clock cycle shorter than the monostable multivibrator time constant,
the register is not rewritten by CRCOK, etc. (See the Timing Chart 2-2.)
• Although a clock is input from the SQCK pin to actually perform these operations, the high and low intervals
for this clock should be between 750ns and 120µs.
– 36 –
CXD2529Q
Timing Chart 2-1
Internal
PLL clock
4.3218 ± ∆MHz
WFCK
SCOR
EXCK
400ns max.
SBSO
S0 · S1
Q
R
WFCK
SCOR
EXCK
SBSO
S0•S1 Q R S T U V W S0•S1
Same
P1
Q R S T U V W
P1
Same
Sub Code P.Q.R.S.T.U.V.W Read Timing
– 37 –
P2
P3
SUBQ
SI
LD
H G F E D C B A
A B C D E F G H
SIN
Order
Inversion
– 38 –
CRCC
SUBQ
8
LD
8
(AMIN)
80bit P/S Register
8
80bit S/P Register
Mono/Multi
LD
(ASEC)
SHIFT
LD
(AFRAM)
8
8
8
8
LD
Mix
CRCF
8
SHIFT
SQSO
8
ADDRS CTRL
LD
Fig. 2-1. Block Diagram
SQCK
SO
CXD2529Q
LD
LD
– 39 –
SQSO
SQCK
CRCF
Mono/multi (Internal)
SQCK
SQSO
SCOR
WFCK
Timing Chart 2-2
CRCF1
1
2
ADR1
3
2
1
94
ADR2
ADR3
270 to 400µs for SQCK = High
CTL0
Determined by mode
93
92
91
Registere load forbidder
80 Clock
750ns to 120µs
Order
Inversion
300ns max.
ADR0
3
95
L
CTL1
96
CTL2
97
CTL3
CRCF2
98
CXD2529Q
CXD2529Q
Timing Chart 2-3
Measurement interval
(approximately 3.8µs)
Reference window
(132.2kHz)
Measurement pulse
(VCKI/2)
Measurement counter
Load
m
VF0 to 7
The relative velocity R of the disc can be expressed with the following equation.
R=
m+1
32
(R: Relative velocity, m: Measurement results)
VF0 to 7 is the result obtained by counting VCKI/2 pulses while the reference signal (132.2kHz) generated
from the crystal (384Fs) is high. This count is 31 when the disc is rotating at normal speed and 63 when it is
rotating at double speed (when DSPB is low).
– 40 –
CXD2529Q
3. Description of Modes
This LSI has three basic operating modes using a combination of spindle control and the PLL. The operations
for each mode are described below.
3-1. CLV-N mode
This mode is compatible with the CXD2507AQ, and operation is the same as the CXD2507AQ. Accordingly,
the PLL capture range is ±150kHz.
3-2. CLV-W mode
This is the wide capture range mode. This mode allows the PLL to follow the rotational velocity of the disc.
This rotational following control has two types: using the built-in VCO2 or providing an external VCO. The
spindle is the CLV servo like the CXD2507AQ. Operation using the built-in VCO2 is described below. (When
using an external VCO, input the signal from the VPCO pin to the low-pass filter, use the output from the lowpass filter as the control voltage for the external VCO, and input the oscillation from the VCO to the VCKI
pin.)
While starting to rotate a disc and/or speeding up to the lock range speed from the condition that a disc
stops, CAV-W mode should be used. Specifically, first send $E665X to set CAV-W mode and kick a disc,
then send $E60C to set CLV-W mode if ALOCK is high, which can be read out serially from the SQSO pin.
CLV-W mode is used for playback while ALOCK is high. The microcomputer monitors the serial data output,
and must return to adjust-speed operation (CAV-W mode) when ALOCK becomes low. The control flow
according to the microcomputer software in CLV-W mode is shown in Fig. 3-2.
In CLV-W mode (normal), low power consumption is achieved by setting LPWR to high. Control was formerly
performed by applying acceleration and deceleration pulses to the spindle motor. However, when LPWR is
set to high, deceleration pulses are not output, thereby achieving low power consumption mode.
CLV-W mode supports control only by the ternary output of the MDP pin. Therefore, when using CLV-W
mode, set DCLV PWM MD to low.
Note) The capture range for this mode is theoretically up to the signal processing limit.
3-3. CAV-W mode
This is the CAV mode. In this mode, the external clock is fixed but the spindle rotational velocity can be
controlled as desired. The rotational velocity is determined by the VP0 to 7 setting values or the external
PWM. When controlling the spindle with VP0 to 7, setting the CAV-W mode with the $E665 command and
controlling VP0 to 7 with the $DX commands allows the rotational velocity to be varied from low speed to
double speed. (See the $DX commands.) Also, when controlling the spindle with the external PWM, the
PWMI pin is binary input which becomes KICK during high intervals and BRAKE during low intervals.
The microcomputer can know the rotational velocity using the V16M oscillation frequency. The reference
frequency for the velocity measurement is the 132.3kHz signal obtained by dividing the crystal (384Fs) by
128. The velocity is obtained by counting V16M/2 pulses while the reference is high, and the result is output
from the new CPU interface as 8 bits (VP0 to 7). These measurement results are 31 when the disc is rotating
at normal speed or 63 when it is rotating at double speed. These values match those of the 256-n for control
with VP0 to 7.
In CAV-W mode, the spindle is set to the desired rotational velocity and the operation speed for the entire
system follows this rotational velocity. Therefore, the cycles for the Fs system clock, PCM data and all other
output signals from this LSI change according to the rotational velocity of the disc (except for DATO, CLKO
and XLTO).
Note) The capture range for this mode is theoretically up to the signal processing limit.
– 41 –
CXD2529Q
CAV-W
CLV-W
Operation mode
Rotational velocity
CLVS
CLVP
Spindle mode
Target velocity
KICK
Time
LOCK
ALOCK
Fig. 3-1. Disc Stop to Normal Condition in CLV-W Mode
CLV-W Mode
CLV-W MODE
START
KICK
$E800
Mute OFF $A000
CAV-W $E665
(CLVA)
NO
ALOCK = H ?
YES
CLV-W $E60C
(CLVA)
(WFCK PLL)
YES
ALOCK = L ?
NO
Fig. 3-2. CLV-W Mode Flow Chart
– 42 –
CXD2529Q
4. Description of Other Functions
4-1. Channel Clock Regeneration by the Digital PLL Circuit
• The channel clock is necessary for demodulating the EFM signal regenerated by the optical system.
Assuming T as the channel clock cycle, the EFM signal is modulated in an integer multiple of T from 3T to
11T. In order to read out the information in the EFM signal, this integer value must be read correctly. As a
result, T, that is the channel clock, is necessary.
In an actual player, PLL is necessary to regenerate the channel clock because the fluctuation in the spindle
rotation alters the width of the EFM signal pulses.
The block diagram of this PLL is shown in Fig. 4-1.
The CXD2529Q has a built-in three-stage PLL.
• The first-stage PLL is for the wide-band PLL. When the built-in VCO2 is used, LPF is required externally.
When the built-in VCO2 is not used, LPF and VCO are required externally.
The output of this first-stage PLL is used as a reference for all clocks within the LSI.
• The second-stage PLL generates a high-frequency clock needed by the third-stage digital PLL.
• The third-stage PLL is a digital PLL that regenerates the actual channel clock.
• The new digital PLL in CLV-W mode follows the rotational velocity of the disc, in addition to the
conventional secondary loop.
– 43 –
CXD2529Q
Block Diagram 4-1
CLV-W
CAV-W
Spindle rotation information
1/32
XTSL
1/2
1/n
Phase comparator
1/2
Selector
OSC
Microcomputer
control
n = 1 to 256
(VP7 to 0)
1/K
(KSL1, 0)
VPCO
CLV-N
CLV-W
CAV-W /CLV-N
LPF
VCOSEL2
VCTL
VCO2
V16M
2/1 MUX
VCKI
VPON
1/M
1/N
Phase comparator
X'tal
PCO
FILI
FILO
1/K
(KSL3, 2)
CLTV
VCO1
VCOSEL1
Digital PLL
RFPLL
CXD2529Q
– 44 –
CXD2529Q
4-2. Frame Sync Protection
• In a CD player operating at normal speed, a frame sync is recorded approximately every 136µs (7.35kHz).
This signal is used as a reference to know which data is the data within a frame. Conversely, if the frame
sync cannot be recognized, the data is processed as error data because it cannot be recognized what the
data is. As a result, recognizing the frame sync properly is extremely important for improving playability.
• In the CXD2529Q, window protection and forward protection/backward protection have been adopted for
frame sync protection. The adoption of these functions achieves very powerful frame sync protection.
There are two window widths: one for cases where a rotational disturbance affects the player and the other
for cases where there is no rotational disturbance (WSEL = 0/1). In addition, the forward protection counter is
fixed to 13, and the backward protection counter is fixed to 3. In other words, when the frame sync is being
played back normally and then cannot be detected due to scratches or other problems, a maximum of 13
frames are inserted. If the frame sync cannot be detected for 13 frames or more, the window is released and
the frame sync is resynchronized.
In addition, immediately after the window is released and resynchronization is executed, if a proper frame
sync cannot be detected within 3 frames, the window is released immediately.
4-3. Error Correction
• In the CD format, one 8-bit data contains two error correction codes, C1 and C2. For C1 correction, the code
is created with 28-byte information and 4-byte C1 parity.
For C2 correction, the code is created with 24-byte information and 4-byte parity.
Both C1 and C2 are Reed-Solomon codes with a minimum distance of 5.
• The CXD2529Q SEC strategy provides excellent playability through powerful frame sync protection and C1
and C2 error corrections.
• The correction status can be monitored outside the LSI.
See Table 4-1.
• When the C2 pointer is high, the data in question was uncorrectable. Either the pre-value was held for that
data, or an average value interpolation was made.
MNT3
MNT1
MNT0
Description
0
0
0
No C1 errors
0
0
1
One C1 error corrected
0
1
1
C1 correction impossible
1
0
0
No C2 errors
1
0
1
One C2 error corrected
1
1
1
C2 correction impossible
Table 4-1.
– 45 –
CXD2529Q
Timing Chart 4-1
Normal-speed PB
400 to 500ns
RFCK
t = Dependent on error
condition
MNT3
C1 correction
C2 correction
MNT1
MNT0
Strobe
Strobe
4-4. DA Interface
• The CXD2529Q DA interface is as described below.
This interface includes 48 cycles of the bit clock within one LRCK cycle, and is MSB first. When LRCK is
high, the data is for the left channel.
– 46 –
R0
1
2
3
– 47 –
PCMD
WDCK
BCK
(4.23M)
LRCK
(88.2k)
R0
1
2
4
5
Lch MSB (15)
Lch MSB (15)
48bit slot Double-Speed Playback
PCMD
WDCK
BCK
(2.12M)
LRCK
(44.1k)
48bit slot Normal-Speed Playback
Timing Chart 4-2
6
7
8
9
L14
10
L13
11
L12
12
L0
24
L11
L9
Rch MSB
L10
L8
L7
L6
L5
L4
L3
L2
L1
L0
24
RMSB
CXD2529Q
CXD2529Q
4-5. Digital Out
There are three Digital Out formats: the type 1 format for broadcasting stations, the type 2 form 1 format for
home use, and the type 2 form 2 format for the manufacture of software.
The CXD2529Q supports type 2 form 1.
Sub Q data which are matched twice in succession after a CRC check are input to the first four bits (bit 0 to
3) of the channel status.
Digital Out C bit
0
2
3
4
5
6
7
8
9
10
11
12
13
14
15
0
0
0
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0/1
0
0
From sub Q
0
ID0
16
1
0
ID1 COPY Emph
0
0
0
32
48
0
176
Bits 0 to 3... Sub Q control bits that matched twice with CRCOK
Bit 29
... 1 when VPON is 1
Table 4-2.
4-6. Servo Auto Sequencer
This function performs a series of controls, including auto focus and track jumps. When the auto sequence
command is received from the CPU, auto focus, 1-track jump, 2N-track jumps, and N-track move are
executed automatically.
SSP (servo signal processor LSI) is used in an exclusive manner during the auto sequence execution (when
XBUSY = low), so that commands from the CPU are not transferred to the SSP, but can be sent to the
CXD2529Q.
Connect the CPU, RF and SSP as shown in Fig. 4-2.
When CLOK goes from low to high while XBUSY is low, XBUSY does not become high for a maximum of
100µs after that point. This is designed to prevent the transfer of erroneous data to the SSP when XBUSY
changes from low to high by the monostable multivibrator, which is reset by CLOK being low (when XBUSY
is low).
– 48 –
CXD2529Q
(a) Auto Focus ($47)
Focus search-up is performed, FOK and FZC are checked, and the focus servo is turned on.
If $47 is received from the CPU, the focus servo is turned on according to Fig. 4-3. The auto focus starts with
focus search-up, and the pickup should be lowered beforehand (focus search-down). In addition, blind E of
register 5 is used to eliminate FZC chattering. In other words, the focus servo is turned on at the falling edge
of FZC after FZC has been continuously high for a longer time than E.
Connection diagram for using auto sequencer (example)
RF
FOK
FOK
DATA
CXD2529Q
SSP
CLOK
Micro-computer
XLAT
C. out
CNIN
SENS
SEIN
DATA
DATO
CLK
CLKO
XLT
XLTO
SENS
Fig. 4-2.
Auto focus
Focus search up
FOK = H
NO
YES
(Checks whether FZC is continuously high for
the period of time E set with register 5)
FZC = H
NO
YES
FZC = L
NO
YES
Focus servo ON
END
Fig. 4-3-(a). Auto Focus Flow Chart
– 49 –
CXD2529Q
$47latch
XLT
FOK
SEIN (FZC)
BUSY
Blind E
Command for
SSP
$08
$03
Fig. 4-3-(b). Auto Focus Timing Chart
(b) Track Jump
1, 10, and 2N-track jumps are performed respectively. Always use this when focus, tracking, and the sled
servo are on. Note that tracking gain-up and braking-on should be sent beforehand because they are not
performed.
• 1-track jump
When $48 ($49 for REV) is received from the CPU, a FWD (REV) 1-track jump is performed in accordance
with Fig. 4-4. Set blind A and brake B with register 5.
• 10-track jump
When $4A ($4B for REV) is received from the CPU, a FWD (REV) 10-track jump is performed in accordance
with Fig. 4-5. The principal difference between the 10-track jump and the 1-track jump is whether to kick the
sled or not. In addition, after kicking the actuator, when 5 tracks have been counted through CNIN, the brake
is applied to the actuator. Then, when the actuator speed is found to have slowed up enough (determined by
the CNIN cycle becoming longer than the overflow C set in register 5), the tracking and sled servos are
turned on.
• 2N-track jump
When $4C ($4D for REV) is received from the CPU, a FWD (REV) 2N-track jump is performed in accordance
with Fig. 4-6. The track jump count “N” is set in register 7. Although N can be set to 216 tracks, note that the
setting is actually limited by the actuator. CNIN is used for counting the number of jumps.
Although the 2N track jump basically follows the same sequence as the 10-track jump, the one difference is
that after the tracking servo is turned on, the sled continues to move only for “D”, set in register 6.
• N-track move
When $4E ($4F for REV) is received from the CPU, a FWD (REV) N-track move is performed in accordance
with Fig. 4-7. N can be set to a maximum of 216 tracks. CNIN is used for counting the number of jumps. This
N-track move uses a method in which only the sled is moved, and is suited for moves over thousands of
tracks.
– 50 –
CXD2529Q
Track
Track FWD kick
sled servo OFF
(REV kick for REV jump)
WAIT
(Blind A)
CNIN =
NO
YES
Track REV
kick
(FWD kick for REV jump)
WAIT
(Brake B)
Track, sled
servo ON
END
Fig. 4-4-(a). 1-Track Jump Flow Chart
$48 (REV = $49) latch
XLT
CNIN
BUSY
Brake B
Blind A
Command for
SSP
$28 ($2C)
$2C ($28)
Fig. 4-4-(b). 1-Track Jump Timing Chart
– 51 –
$25
CXD2529Q
10 Track
Track, sled
FWD kick
WAIT
(Blind A)
CNIN = 5 ?
(Counts CNIN × 5)
NO
YES
Track, REV
kick
C = Overflow ?
NO
(Checks whether the CNIN cycle
is longer than overflow C)
YES
Track, sled
servo ON
END
Fig. 4-5-(a). 10-Track Jump Flow Chart
$4A (REV = $4B) latch
XLT
CNIN
BUSY
Blind A
CNIN 5 count
Overflow C
Command for
SSP
$2E ($2B)
$2A ($2F)
Fig. 4-5-(b). 10-Track Jump Timing Chart
– 52 –
$25
CXD2529Q
2N Track
Track, sled
FWD kick
WAIT
(Blind A)
CNIN = N
NO
YES
Track REV
kick
C = Overflow
NO
YES
Track servo
ON
WAIT
(Kick D)
Sled servo
ON
END
Fig. 4-6-(a). 2N-Track Jump Flow Chart
$4C (REV = $4D) latch
XLT
CNIN
BUSY
Blind A
Command for
SSP
$2A ($2F)
CNIN
N count
Overflow
$2E ($2B)
$26 ($27)
Fig. 4-6-(b). 2N-Track Jump Timing Chart
– 53 –
Kick D
$25
CXD2529Q
N Track move
Track servo OFF
Sled FWD kick
WAIT
(Blind A)
CNIN = N
NO
YES
Track, sled
servo OFF
END
Fig. 4-7-(a). N-Track Move Flow Chart
$4E (REV = $4F) latch
XLT
CNIN
BUSY
Blind A
Command for
SSP
CNIN N count
$20
$22 ($23)
Fig. 4-7-(b). N-Track Move Timing Chart
– 54 –
CXD2529Q
4-7. Digital CLV
Fig. 4-8 shows the Block Diagram. Digital CLV allows PWM output in CLVS, CLVP and other modes with the
MDS error and MDP error signal sampling frequency increased to 130kHz during normal-speed operation.
In addition, the digital spindle servo can set the gain.
Digital CLV
CLVS U/D
MDS Error
MDP Error
Measure
Measure
Over Sampling
Filter-1
2/1 MUX
CLV P/S
Gain
MDS
Gain
MDP
1/2
MUX
+
CLV P/S
Over Sampling
Filter-2
Noise Shape
KICK, BRAKE, STOP
Modulation
PWMI
DCLVMD, LPWR
Mode Select
MDS
CLVS U/D:
MDS error:
MDP error:
PWMI:
MDP
Up/down signal from the CLVS servo
Frequency error for CLVP servo
Phase error for CLVP servo
Spindle drive signal from the microcomputer
Fig. 4-8. Block Diagram
– 55 –
CXD2529Q
4-8. Asymmetry Compensation
CXD2529Q
48
ASYE
ASYO
47
R1
RF
44
R1
R2
R1
ASYI
46
R1
BIAS
45
R1
2
=
R2
5
Fig. 4-9. Example of Asymmetry Compensation Application Circuit
– 56 –
CXD2529Q
5. 1-bit DAC Block
5-1. DAC Block Input Timing
Fig. 5-1 shows the input timing for the DAC block.
In the CXD2529Q, there is no internal transfer of audio data from the CD signal processing block to the DAC
block. Therefore, data can be transferred to the DAC block through an audio DSP or similar device.
When data is input to the DAC block without passing through an audio DSP or similar device, data should be
connected externally. In this case, EMPH, LRCK, BCK and PCMD can be connected directly with EMPHI,
LRCKI, BCKI and PCMDI respectively.
5-2. Description of DAC Block Functions
Zero Data Detection
When the condition where the lower 4 bits of the input data are DC and the remaining upper bits are all “0” or
all “1” continues for approximately 300ms, zero data is detected. Zero data detection is performed
independently for the left and right channels.
Mute Flag Output
The LMUT and RMUT pins become active when any of the following conditions are met.
The polarity can be selected by the $9X command ZDPL.
• When zero data is detected.
• When a high signal is input to the SYSM pin.
• When the $AX command SMUT is set.
Attenuation Operation
Assume attenuation data X1, X2, and X3, where X1 > X3 > X2, and audio outputs Y1, Y2, and Y3, where Y1 >
Y3 > Y2. First, assume X1 is transferred and then X2 is transferred. If X2 is transferred before Y1 is reached
(state “A” in the diagram), then the value continues approaching Y2. Next, if X3 is transferred before Y2 is
reached (either state “B” or “C”), the value begins approaching Y3 from the value at that point (“B” or “C”).
0dB
7F (H)
A
Y1
B
Y3
C
Y2
23.2 [ms]
– 57 –
–∞
00 (H)
1
– 58 –
PCMDI
BCKI
(4.23M)
LRCKI
(88.2k)
R0
1
2
2
3
Lch MSB (15)
Double-Speed Playback
PCMDI R0
BCKI
(2.12M)
LRCKI
(44.1k)
Normal-Speed Playback
Timing Chart 5-1
5
Lch MSB (15)
4
6
7
8
L14
10
L13
11
L12
12
L0
24
L11
Rch MSB
L10
Input Timing for DAC Block
9
L9
L8
L7
L6
L5
L4
L3
L2
L1
L0
24
RMSB
CXD2529Q
CXD2529Q
DAC Block Mute Operation
Soft mute
Soft mute is applied when any of the following conditions are met. Mute is performed, attenuating the input
data.
• When attenuation data is set to 000 (h)
• When the $AX command SMUT is set to 1
• When a high signal is input to the SYSM pin
Soft mute off
Soft mute on
Soft mute off
0dB
–∞dB
23.2 [ms]
23.2 [ms]
Forced mute
Forced mute is applied when the $AX command FMUT is set to 1.
The PWM output to the LPF block is fixed to low.
∗ Set OPSL2 to 1 for FMUT setting. (See the description of “$AX commands”.)
Zero detection mute
Forced mute is applied when the $9X command ZMUT is set to 1 and the zero data is detected for the left
and right channels.
(See the description of “Zero Data Detection”.)
LRCK Synchronization
Synchronization is performed at the first LRCK input falling edge during reset. When the LRCK input
frequency varies, the synchronization is lost. At that time, resynchronization should be executed.
The LRCK input frequency varies to the IC master clock switching and playback speed change when the
high/low levels of the XTSL pin change, $9 command DSPB setting changes or $9X command MCSL setting
changes.
Also, LRCK may be switched when there is another IC between the CD DSP block and DAC block. In this
case resynchronization is required.
In order to perform resynchronization, set the $AX command LRCK to 1 and set LRWO to 0 after one LRCK
cycle or more.
∗ Set LRWO with OPSL2 = 1. (See the description of “$AX commands”.)
∗ Set the $9X command SYCOF = 0 in advance when setting LRWO to 1.
– 59 –
CXD2529Q
SYCOF
Playback can be simply performed by setting SYCOF of address 9 to 1 when LRCK is connected to LRCKI,
PCMD to PCMDI and BCK to BCK in CAV-W mode.
Normally, the memory proof and the like is used for playback in CAV-W mode.
In this mode, the LRCK output conforms not to the crystal but to the VCO. Therefore, synchronization is
frequently lost.
By setting SYCOF of address 9 to 1, the synchronization loss of the LRCKI input is ignored and the
playback can be simply performed.
However, the playback is not perfect because the pre-value hold or data skip is occurred for the LRCKI input
wow flatter.
∗ Set SYCOF to 0 in all cases except for the playback with LRCK directly connected to LRCKI,
PCMD to PCMDI and BCK to BCK in CAV-W mode.
∗ Set SYCOF to 0 in advance when LRCK resynchronization is applied with LRWO = 0.
Digital Bass Boost
Bass boost without the external parts is possible by the built-in digital filter. The strength of boost has 2
levels; Mid and Max. BSBST and BBSL of address A are used for the setting.
See Graph 5-2 for the digital bass boost frequency response.
10.00
8.00
Normal
6.00
DBB Mid
4.00
DBB Max
2.00
[dB]
0.00
–2.00
–4.00
–6.00
–8.00
–10.00
–12.00
–14.00
10
30
100
300
1k
3k
Digital Bass Boost Frequency Response [Hz]
Graph 5-2.
– 60 –
10k
30k
CXD2529Q
6. LPF Block
The CXD2529Q incorporates a first-stage secondary active LPF and a reference voltage-applied operational
amplifier, which require many resistors and capacitors.
The cut-off frequency fc can be freely set due to the external resistors and capacitors.
Here, the reference voltage (Vc) is (AVDD – AVSS)/2.
Fig. 6-1 shows the LPF block application circuit.
In this circuit, the cut-off frequency is fc ≈ 40kHz.
The external capacitors’ values when fc = 30kHz and 50kHz are indicated below for reference.
The resistors’ values do not change.
• When fc ≈ 30kHz:
C1 = 200pF, C2 = 910pF
• When fc ≈ 50kHz:
C1 = 120pF, C2 = 560pF
LPF Block Application Circuit
12k
AOUT1 (2)
C2
680p
12k
AIN1 (2)
Vc
C1
150p
12k
Analog out
LOUT1 (2)
Fig. 6-1. LPF External Circuit Example
– 61 –
CXD2529Q
7. Setting Method of the CXD2529Q Playback Speed (in CLV-N mode)
(A) CD-DSP block
The playback modes shown below can be selected by the combination of the crystal, XTSL pin and $9X
command DSPB.
CD-DSP block playback speed
Crystal
XTSL
DSPB
CD-DSP block playback speed
768Fs
1
0
×1
768Fs
1
1
×2
384Fs
0
0
×1
384Fs
0
1
384Fs
1
1
×2
× 1∗1
Fs = 44.1kHz
∗1 Low power consumption mode. The CD-DSP processing speed is halved, allowing the power
consumption to be decreased.
(B) 1-bit DAC block
The operating speed of the DAC block is determined by the crystal and the $9X command MCSL
regardless of the operating conditions of the CD-DSP block mentioned above. This allows the playback
mode for the DAC block and CD-DSP block to be set independently.
1-bit DAC block playback speed
Crystal
MCSL
DAC block playback speed
768Fs
1
×1
768Fs
0
×2
384Fs
0
×1
Fs = 44.1kHz
– 62 –
PCMDI
BCK
BCKI
VSS
VSS
VDD
VDD
GTOP
FOK
XPCK
SPOD
XUGF
XLON
RFCK
SPOB
GND
XROF
CLKO
C2PO
SPOA
MNT3
MNT3
XLTO
MNT1
MNT0
CNIN
MNT2
MNT1
DATO
MNT0
XTSL
SEIN
FSTT
CLOK
DOUT
DATA
C4M
XLAT
EMPHI
SQSO
EMPH
SENS
WFCK
SCOR
EXCK
RMUT
SBSO
VSS
LMUT
VDD
2
VDD
1
3
4
8
7
6
5
PCO 38
TES1 32
TES0 31
VPCO2 33
VPCO1 34
VCKI 35
V16M 36
VCTL 37
SSP
LS
DRIVER
RF
Application circuits shown are typical examples illustrating the operation of the
devices. Sony cannot assume responsibility for any problems arising out of the use of
these circuits or for any infringement of third party patent and other right due to same.
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
XRST
100 XRST
XLAT
98 NC
DATA
99 NC
GFS
97 AVSS
CLK
95 AOUT2
SQCK
96 AVDD
SQSO
93 LOUT2
SCOR
94 AIN2
MUTE
VSS
FILO 39
FILI 40
VDD
92 AVSS
AVSS 41
TES2
91 XVSS
88 XVDD
CKOUT
CLTV 42
RF 44
AVDD 43
87 AVSS
SQCK
FOK
89 XTAI
BIAS 45
86 LOUT1
SENS
90 XTAO
ASYI 46
85 AIN1
ASYE 48
MON
ASYO 47
MDP
83 AVDD
50
LRCK
WDCK 49
LRCKI
84 AOUT1
MDS
81 NC
LOCK
SYSM
82 AVSS
PCMD
80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51
GFS
SPOC
VSS
– 63 –
PWMI
Application Circuit
CXD2529Q
CXD2529Q
Unit: mm
100PIN QFP (PLASTIC)
+ 0.4
14.0 – 0.01
17.9 ± 0.4
15.8 ± 0.4
+ 0.1
0.15 – 0.05
23.9 ± 0.4
+ 0.4
20.0 – 0.1
A
0.65
+ 0.35
2.75 – 0.15
±0.12 M
(16.3)
0.15
0° to 15°
DETAIL A
0.8 ± 0.2
Package Outline
PACKAGE STRUCTURE
SONY CODE
QFP-100P-L01
EIAJ CODE
∗QFP100-P-1420-A
JEDEC CODE
– 64 –
PACKAGE MATERIAL
EPOXY RESIN
LEAD TREATMENT
SOLDER PLATING
LEAD MATERIAL
COPPER / 42 ALLOY
PACKAGE WEIGHT
1.4g