ISL85415 Datasheet

DATASHEET
Wide VIN 500mA Synchronous Buck Regulator
ISL85415
Features
The ISL85415 is a 500mA Synchronous buck regulator with an
input range of 3V to 36V. It provides an easy to use, high
efficiency low BOM count solution for a variety of applications.
• Wide input voltage range 3V to 36V
• Synchronous Operation for high efficiency
• No compensation required
The ISL85415 integrates both high-side and low-side NMOS
FET's and features a PFM mode for improved efficiency at light
loads. This feature can be disabled if forced PWM mode is
desired. The part switches at a default frequency of 500kHz
but may also be programmed using an external resistor from
300kHz to 2MHz. The ISL85415 has the ability to utilize
internal or external compensation. By integrating both NMOS
devices and providing internal configuration options, minimal
external components are required, reducing BOM count and
complexity of design.
• Integrated High-side and Low-side NMOS devices
• Selectable PFM or forced PWM mode at light loads
• Internal fixed (500kHz) or adjustable Switching frequency
300kHz to 2MHz
• Continuous output current up to 500mA
• Internal or external soft-start
• Minimal external components required
• Power-good and enable functions available.
With the wide VIN range and reduced BOM the part provides an
easy to implement design solution for a variety of applications
while giving superior performance. It will provide a very robust
design for high voltage Industrial applications as well as an
efficient solution for battery powered applications.
Applications
• Industrial control
• Medical devices
• Portable instrumentation
The part is available in a small Pb free 4mmx3mm DFN plastic
package with an operation temperature range of -40°C to
+125°C
• Distributed Power supplies
• Cloud Infrastructure
Related Literature
• AN1859, “ISL85415EVAL1Z Wide VIN 500mA Synchronous
Buck Regulator”
• AN1860 ISL85415DEMO1Z Wide VIN 500mA Synchronous
Buck Regulator
100
VIN = 15V
95
VIN = 12V
VIN = 5V
90
2
3
CBOOT
100nF
4
CVIN
10µF
5
VOUT
COUT
10µF
L1
22µH
6
SS
FS
COMP
SYNC
12
11
R2
10
BOOT
FB
GND
VIN
9
VCC
PHASE
R3
CVCC
1µF
CFB
EFFICIENCY (%)
1
85
80
75
70
VIN = 24V
65
VIN = 33V
PG
60
PGND
EN
55
INTERNAL DEFAULT PARAMETER SELECTION
50
0
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 1. TYPICAL APPLICATION
October 30, 2014
FN8373.4
1
FIGURE 2. EFFICIENCY vs LOAD, PFM, VOUT = 3.3V
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-468-3774 | Copyright Intersil Americas LLC 2013, 2014 All Rights Reserved
Intersil (and design) is a trademark owned by Intersil Corporation or one of its subsidiaries.
All other trademarks mentioned are the property of their respective owners.
ISL85415
Table of Contents
Typical Application Schematics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Functional Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Thermal Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Recommended Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Electrical Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Efficiency Curves . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Efficiency Curves . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Typical Performance Curves . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Detailed Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Power-On Reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Soft Start. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Power-Good . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
PWM Control Scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Light Load Operation. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Output Voltage Selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
17
17
17
17
17
17
18
Protection Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Overcurrent Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Negative Current Limit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Over-Temperature Protection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Boot Undervoltage Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
18
18
18
19
19
Application Guidelines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Simplifying the Design . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Operating Frequency . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Synchronization Control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Output Inductor Selection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Buck Regulator Output Capacitor Selection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Loop Compensation Design . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Layout Considerations. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
19
19
19
19
19
19
20
22
Revision History. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
About Intersil . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Package Outline Drawing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Submit Document Feedback
2
FN8373.4
October 30, 2014
ISL85415
Pin Configuration
ISL85415
(12 LD 3x4 DFN)
TOP VIEW
12 FS
SS 1
SYNC 2
11 COMP
BOOT 3
10 FB
VIN 4
9
VCC
PHASE 5
8
PG
7
EN
PGND 6
GND
Pin Descriptions
PIN NUMBER
SYMBOL
1
SS
The SS pin controls the soft-start ramp time of the output. A single capacitor from the SS pin to ground
determines the output ramp rate. See “Soft Start” on page 17 for soft-start details. If the SS pin is tied to
VCC, an internal soft-start of 2ms will be used.
2
SYNC
Synchronization and light load operational mode selection input. Connect to logic high or VCC for PWM
mode. Connect to logic low or ground for PFM mode. Logic ground enables the IC to automatically choose
PFM or PWM operation. Connect to an external clock source for synchronization with positive edge trigger.
Sync source must be higher than the programmed IC frequency. There is an internal 5MΩ pull-down resistor
to prevent an undefined logic state if SYNC is left floating.
3
BOOT
Floating bootstrap supply pin for the power MOSFET gate driver. The bootstrap capacitor provides the
necessary charge to turn on the internal N-Channel MOSFET. Connect an external 100nF capacitor from this
pin to PHASE.
4
VIN
The input supply for the power stage of the regulator and the source for the internal linear bias regulator.
Place a minimum of 4.7µF ceramic capacitance from VIN to GND and close to the IC for decoupling.
5
PHASE
Switch node output. It connects the switching FET’s with the external output inductor.
6
PGND
Power ground connection. Connect directly to the system GND plane.
7
EN
Regulator enable input. The regulator and bias LDO are held off when the pin is pulled to ground. When the
voltage on this pin rises above 1V, the chip is enabled. Connect this pin to VIN for automatic start-up. Do
NOT connect EN pin to VCC since the LDO is controlled by EN voltage.
8
PG
Open-drain power-good output that is pulled to ground when the output voltage is below regulation limits or
during the soft-start interval. There is an internal 5MΩ internal pull-up resistor.
9
VCC
Output of the internal 5V linear bias regulator. Decouple to PGND with a 1µF ceramic capacitor at the pin.
10
FB
Feedback pin for the regulator. FB is the inverting input to the voltage loop error amplifier. COMP is the
output of the error amplifier. The output voltage is set by an external resistor divider connected to FB. In
addition, the PWM regulator’s power-good and UVLO circuits use FB to monitor the regulator output voltage.
11
COMP
COMP is the output of the error amplifier. When it is tied to VCC, internal compensation is used. When only
an RC network is connected from COMP to GND, external compensation is used. See “Loop Compensation
Design” on page 20 for more details.
12
FS
EPAD
GND
Submit Document Feedback
PIN DESCRIPTION
Frequency selection pin. Tie to VCC for 500kHz switching frequency. Connect a resistor to GND for
adjustable frequency from 300kHz to 2MHz.
Signal ground connections. Connect to application board GND plane with at least 5 vias. All voltage levels
are measured with respect to this pin. The EPAD MUST NOT float.
3
FN8373.4
October 30, 2014
ISL85415
Typical Application Schematics
1
2
3
CBOOT
100nF
4
CVIN
10µF
5
VOUT
L1
22µH
COUT
10µF
6
FS
SS
COMP
SYNC
12
11
R2
CFB
10
BOOT
FB
GND
9
VIN
R3
VCC
PHASE
CVCC
1µF
PG
PGND
EN
FIGURE 3. INTERNAL DEFAULT PARAMETER SELECTION
1
CSS
FS
SS
2
COMP
SYNC
3
CBOOT
100nF
4
CVIN
10µF
5
VOUT
COUT
10µF
L1
22µH
6
12
RFS
11
R2
CFB
10
BOOT
FB
GND
9
VIN
R3
VCC
PHASE
CVCC
1µF
PG
PGND
RCOMP
EN
CCOMP
FIGURE 4. USER PROGRAMMABLE PARAMETER SELECTION
TABLE 1. EXTERNAL COMPONENT SELECTION
VOUT
(V)
L1
(µH)
COUT
(µF)
R2
(kΩ)
R3
(kΩ)
CFB
(pF)
RFS
(kΩ)
RCOMP
(kΩ)
CCOMP
(pF)
12
45
10
90.9
4.75
22
115
100
470
5
22
2 x 22
90.9
12.4
100
120
100
470
3.3
22
2 x 22
90.9
20
100
120
100
470
2.5
22
2 x 22
90.9
28.7
100
120
100
470
1.8
22
22
100
50
22
120
50
470
Submit Document Feedback
4
FN8373.4
October 30, 2014
ISL85415
VIN
PG
EN
SS
Functional Block Diagram
FB
POWER
GOOD
LOGIC
5M
VCC
BIAS
LDO
EN/SOFT
START
FB
FAULT
LOGIC
600mV VREF
FS
SYNC
600MV/AMP
CURRENT SENSE
OSCILLATOR
5M
PWM/PFM
SELECT LOGIC
PFM
CURRENT
SET
BOOT
FB
GATE
DRIVE
AND
PWM DEADTIME
PWM
s Q
R Q
ZERO CURRENT
DETECTION
PHASE
PGND
450MV/T SLOPE
COMPENSATION
(PWM ONLY)
150k
INTERNAL = 50µs
EXTERNAL = 230µs
INTERNAL
COMPENSATION
COMP
54pF
PACKAGE
PADDLE
GND
gm
Ordering Information
PART NUMBER
(Notes 1, 2, 3)
PART
MARKING
ISL85415FRZ
5415
ISL85415EVAL1Z
Evaluation Board
TEMP. RANGE
(°C)
-40 to +125
PACKAGE
(Pb-Free)
12 Ld DFN
PKG.
DWG. #
L12.4x3
NOTES:
1. Add “T” suffix for Tape and Reel. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte
tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil
Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see device information page for ISL85415. For more information on MSL please see techbrief TB363.
Submit Document Feedback
5
FN8373.4
October 30, 2014
ISL85415
Absolute Maximum Ratings
Thermal Information
VIN to GND. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +42V
PHASE to GND. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to VIN+0.3V (DC)
PHASE to GND. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -2V to 43V (20ns)
EN to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +42V
BOOT to PHASE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +5.5V
COMP, FS, PG, SYNC, SS, VCC to GND . . . . . . . . . . . . . . . . . . -0.3V to +5.9V
FB to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +2.95V
ESD Rating
Human Body Model (Tested per JESD22-A114) . . . . . . . . . . . . . . . . . 3kV
Charged Device Model (Tested per JESD22-C101E). . . . . . . . . . . . .1.5kV
Machine Model (Tested per JESD22-A115). . . . . . . . . . . . . . . . . . . . 200V
Latch-up (Tested per JESD-78A; Class 2, Level A) . . . . . . . . . . . . . . 100mA
Thermal Resistance
JA (°C/W) JC (°C/W)
DFN Package (Notes 4, 5) . . . . . . . . . . . . . .
44
5.5
Maximum Junction Temperature (Plastic Package) . . . . . . . . . . . .+150°C
Maximum Storage Temperature Range . . . . . . . . . . . . . .-65°C to +150°C
Ambient Temperature Range . . . . . . . . . . . . . . . . . . . . . . .-40°C to +125°C
Operating Junction Temperature Range . . . . . . . . . . . . . .-40°C to +125°C
Pb-Free Reflow Profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . see TB493
Recommended Operating Conditions
Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-40°C to +125°C
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3V to 36V
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product
reliability and result in failures not covered by warranty.
NOTES:
4. JA is measured in free air with the component mounted on a high effective thermal conductivity test board with “direct attach” features. See Tech
Brief TB379 for details.
5. For JC, the “case temp” location is the center of the exposed metal pad on the package underside.
Electrical Specifications TA = -40°C to +125°C, VIN = 3V to 36V, unless otherwise noted. Typical values are at TA = +25°C. Boldface
limits apply over the junction temperature range, -40°C to +125°C
PARAMETER
SYMBOL
TEST CONDITIONS
MIN
(Note 8)
TYP
MAX
(Note 8)
UNITS
SUPPLY VOLTAGE
VIN Voltage Range
VIN
VIN Quiescent Supply Current
IQ
VFB = 0.7V, SYNC = 0V, fSW = VCC
3
80
36
V
VIN Shutdown Supply Current
ISD
EN = 0V, VIN = 36V (Note 6)
1.8
2.5
µA
VCC Voltage
VCC
IOUT = 0mA
4.8
5.15
5.5
V
VIN = 6V; IOUT = 10mA
4.65
5
5.35
V
2.75
2.95
µA
POWER-ON RESET
VCC POR Threshold
Rising Edge
Falling Edge
2.4
2.6
FS Pin = VCC
440
500
560
Resistor from FS pin to GND = 340kΩ
240
300
360
V
V
OSCILLATOR
Nominal Switching Frequency
fSW
kHz
Resistor from FS pin to GND = 32.4kΩ
2000
kHz
ns
Minimum Off-Time
tOFF
VIN = 3V
150
Minimum On-Time
tON
(Note 9)
90
FS Voltage
VFS
RFS = 100kΩ
Synchronization Frequency
kHz
SYNC
0.39
0.4
300
SYNC Pulse Width
ns
0.41
V
2000
kHz
100
ns
ERROR AMPLIFIER
Error Amplifier Transconductance Gain
gm
FB Leakage Current
Current Sense Amplifier Gain
6
165
230
50
VFB = 0.6V
1
RT
FB Voltage
Submit Document Feedback
External Compensation
Internal Compensation
295
µA/V
µA/V
100
nA
0.54
0.6
0.66
V/A
TA = -40°C to +85°C
0.589
0.599
0.606
V
TA = -40°C to +125°C
0.589
0.599
0.609
V
FN8373.4
October 30, 2014
ISL85415
Electrical Specifications TA = -40°C to +125°C, VIN = 3V to 36V, unless otherwise noted. Typical values are at TA = +25°C. Boldface
limits apply over the junction temperature range, -40°C to +125°C (Continued)
PARAMETER
SYMBOL
TEST CONDITIONS
MIN
(Note 8)
TYP
MAX
(Note 8)
90
94
UNITS
POWER-GOOD
Lower PG Threshold - VFB Rising
Lower PG Threshold - VFB Falling
82.5
Upper PG Threshold - VFB Rising
86
116.5
Upper PG Threshold - VFB Falling
107
%
%
120
%
112
%
%
PG Propagation Delay
Percentage of the soft-start time
10
PG Low Voltage
ISINK = 3mA, EN = VCC, VFB = 0V
0.05
0.3
V
1.5
2
2.5
µA
1.7
2.4
3.1
ms
TRACKING AND SOFT-START
Soft-Start Charging Current
ISS
Internal Soft-Start Ramp Time
EN/SS = VCC
FAULT PROTECTION
Thermal Shutdown Temperature
TSD
Rising Threshold
150
°C
THYS
Hysteresis
20
°C
17
Clock
pulses
Current Limit Blanking Time
tOCON
Overcurrent and Auto Restart Period
tOCOFF
Positive Peak Current Limit
IPLIMIT
PFM Peak Current Limit
IPK_PFM
8
(Note 7)
SS cycle
0.8
0.9
1
0.26
0.3
0.34
Zero Cross Threshold
A
10
Negative Current Limit
INLIMIT
(Note 7)
-0.46
-0.40
A
mA
-0.34
A
POWER MOSFET
High-side
RHDS
IPHASE = 100mA, VCC = 5V
450
600
mΩ
Low-side
RLDS
IPHASE = 100mA, VCC = 5V
250
330
mΩ
300
nA
tRISE
VIN = 36V
PHASE Leakage Current
EN = PHASE = 0V
PHASE Rise Time
10
ns
1
V
EN/SYNC
Input Threshold
Falling Edge, Logic Low
EN Logic Input Leakage Current
EN = 0V/36V
0.4
Rising Edge, Logic High
SYNC Logic Input Leakage Current
1.2
-0.5
1.4
V
0.5
µA
SYNC = 0V
10
100
nA
SYNC = 5V
1.0
1.3
µA
NOTES:
6. Test Condition: VIN = 36V, FB forced above regulation point (0.6V), no switching, and power MOSFET gate charging current not included.
7. Established by both current sense amplifier gain test and current sense amplifier output test at IL = 0A.
8. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization
and are not production tested.
9. Minimum On-Time required to maintain loop stability.
Submit Document Feedback
7
FN8373.4
October 30, 2014
ISL85415
Efficiency Curves
100
100
VIN = 6V
90
90
85
85
80
75
V
V
V
V
V
VIN = 33V
VIN = 24V
70
65
VIN = 33V
70
65
60
55
50
0
100
VIN = 5V
90
90
85
85
80
75
70
VIN = 33V
VIN = 24V
65
80
75
65
60
55
55
0
50
0
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
0.05 0.10 0.15
OUTPUT LOAD (A)
0.35 0.40 0.45
0.50
FIGURE 8. EFFICIENCY vs LOAD, PWM, VOUT = 3.3V
100
100
95
VIN = 15V
VIN = 12V
90
95
VIN = 5V
85
80
75
70
65
VIN = 24V
VIN = 33V
75
70
55
OUTPUT LOAD (A)
FIGURE 9. EFFICIENCY vs LOAD, PFM, VOUT = 1.8V
Submit Document Feedback
8
VIN = 24V
65
55
0.50
VIN = 5V
80
60
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45
VIN = 12V
85
60
0
VIN = 15V
90
EFFICIENCY (%)
EFFICIENCY (%)
0.20 0.25 0.30
OUTPUT LOAD (A)
FIGURE 7. EFFICIENCY vs LOAD, PFM, VOUT = 3.3V
50
VIN = 33V
VIN = 24V
70
60
50
0.50
VIN = 5V
VIN = 12V
VIN = 15V
95
EFFICIENCY (%)
EFFICIENCY (%)
95
0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45
FIGURE 6. EFFICIENCY vs LOAD, PWM, VOUT = 5V
100
VIN = 12V
0.05
OUTPUT LOAD (A)
FIGURE 5. EFFICIENCY vs LOAD, PFM, VOUT = 5V
VIN = 15V
VIN = 6V
VIN = 24V
75
55
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
VIN = 12V
80
60
50
0
VIN = 15V
95
EFFICIENCY (%)
EFFICIENCY (%)
VIN = 12V
VIN = 15V
95
fSW = 800kHz, TA = +25°C
50
0
VIN = 33V
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45
0.50
OUTPUT LOAD (A)
FIGURE 10. EFFICIENCY vs LOAD, PWM, VOUT = 1.8V
FN8373.4
October 30, 2014
ISL85415
Efficiency Curves
fSW = 800kHz, TA = +25°C (Continued)
5.018
5.020
VIN = 6V
5.012
5.010
VIN = 24V
OUTPUT VOLTAGE (V)
OUTPUT VOLTAGE (V)
VIN = 12V
5.014
5.008
5.006
5.010
VIN = 33V
5.005
VIN = 24V
5.000
0
4.995
VIN = 15V
4.990
4.985
4.975
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 11. VOUT REGULATION vs LOAD, PWM, VOUT = 5V
VIN = 15V
VIN = 12V
VIN = 5V
3.330
3.328
VIN = 24V
OUTPUT VOLTAGE (V)
3.332
3.326
VIN = 12V
VIN = 5V
3.340
3.324
VIN = 33V
3.335
VIN = 24V
3.330
VIN = 15V
3.325
3.320
3.315
VIN = 33V
0
3.310
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
0
OUTPUT LOAD (A)
FIGURE 13. VOUT REGULATION vs LOAD, PWM, VOUT = 3.3V
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 14. VOUT REGULATION vs LOAD, PFM, VOUT = 3.3V
1.777
1.785
1.776
1.780
VIN = 15V
1.775
1.774
VIN = 12V
1.773
1.772
VIN = 5V
1.771
OUTPUT VOLTAGE (V)
OUTPUT VOLTAGE (V)
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
3.345
3.334
3.322
0
FIGURE 12. VOUT REGULATION vs LOAD, PFM, VOUT = 5V
3.336
VIN = 5V
VIN = 15V
1.775
1.770
VIN = 12V
VIN = 24V
1.765
VIN = 33V
1.760
1.770
1.769
VIN = 12V
4.980
VIN = 33V
5.004
OUTPUT VOLTAGE (V)
VIN = 6V
5.015
VIN = 15V
5.016
0
VIN = 33V
VIN = 24V
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 15. VOUT REGULATION vs LOAD, PWM, VOUT = 1.8V
Submit Document Feedback
9
1.755
0
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 16. VOUT REGULATION vs LOAD, PFM, VOUT = 1.8V
FN8373.4
October 30, 2014
ISL85415
Efficiency Curves
100
fSW = 500kHz, TA = +25°C
VIN = 12V
95
100
VIN = 6V
90
85
VIN = 24V
80
VIN = 15V
75
VIN = 33V
70
65
EFFICIENCY (%)
EFFICIENCY (%)
90
85
75
VIN = 33V
65
60
55
50
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
0
OUTPUT LOAD (A)
FIGURE 17. EFFICIENCY vs LOAD, PFM, VOUT = 5V
100
VIN = 12V
90
90
85
85
80
VIN = 24V
75
70
VIN = 15V
VIN = 33V
65
80
70
60
55
50
FIGURE 19. EFFICIENCY vs LOAD, PFM, VOUT = 3.3V
VIN = 5V
VIN = 15V
VIN = 33V
65
55
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
VIN = 24V
75
60
0
VIN = 12V
95
VIN = 5V
EFFICIENCY (%)
EFFICIENCY (%)
95
0
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 20. EFFICIENCY vs LOAD, PWM, VOUT = 3.3V
100
100
95
95
85
80
75
VIN = 15V
70
VIN = 24V
65
60
80
75
70
VIN = 15V
VIN = 24V
65
60
VIN = 33V
55
50
50
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 21. EFFICIENCY vs LOAD, PFM, VOUT = 1.8V
Submit Document Feedback
VIN = 5V
85
55
0
VIN = 12V
90
VIN = 5V
EFFICIENCY (%)
VIN = 12V
90
EFFICIENCY (%)
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 18. EFFICIENCY vs LOAD, PWM, VOUT = 5V
100
50
VIN = 15V
70
55
0
VIN = 24V
80
60
50
VIN = 6V
VIN = 12V
95
10
VIN = 33V
0
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 22. EFFICIENCY vs LOAD, PWM, VOUT = 1.8V
FN8373.4
October 30, 2014
ISL85415
Efficiency Curves
fSW = 500kHz, TA = +25°C (Continued)
100
100
VIN = 24V
90
90
85
85
80
75
70
65
80
75
70
65
60
60
55
55
50
0
0.01 0.02 0.03 0.04 0.05 0.06 0.07 0.08 0.09
VIN = 24V
95
EFFICIENCY (%)
EFFICIENCY (%)
95
50
0.1
0
0.01 0.02 0.03 0.04 0.05 0.06 0.07 0.08 0.09
OUTPUT LOAD (A)
FIGURE 23. EFFICIENCY vs LOAD, PFM, VOUT = 1.8V
FIGURE 24. EFFICIENCY vs LOAD, PFM, VOUT = 3.3V
5.022
100
VIN = 24V
95
5.020
OUTPUT VOLTAGE (V)
EFFICIENCY (%)
90
85
80
75
70
65
60
5.018
5.016
VIN = 12V
VIN = 6V
5.014
5.012
5.010
VIN = 33V
5.008
55
50
0.1
OUTPUT LOAD (A)
0
0.01 0.02 0.03 0.04 0.05 0.06 0.07 0.08 0.09
5.006
0.1
VIN = 24V
0
OUTPUT LOAD (A)
FIGURE 25. EFFICIENCY vs LOAD, PFM, VOUT = 5V
VIN = 15V
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 26. VOUT REGULATION vs LOAD, PWM, VOUT = 5V
5.040
VIN = 12V
OUTPUT VOLTAGE (V)
5.030
VIN = 6V
5.020
5.010
5.000
VIN = 33V
VIN = 15V
4.990
VIN = 24V
4.980
4.970
0
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 27. VOUT REGULATION vs LOAD, PFM, VOUT = 5V
Submit Document Feedback
11
FN8373.4
October 30, 2014
ISL85415
Efficiency Curves
fSW = 500kHz, TA = +25°C (Continued)
3.350
3.360
VIN = 15V
OUTPUT VOLTAGE (V)
OUTPUT VOLTAGE (V)
3.348
3.346
3.344
VIN = 12V
3.342
3.340
VIN = 33V
3.336
0
VIN = 24V
VIN = 15V
3.345
VIN = 5V
VIN = 24V
0
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 29. VOUT REGULATION vs LOAD, PFM, VOUT = 3.3V
1.812
1.820
1.811
1.818
OUTPUT VOLTAGE (V)
VIN = 15V
1.810
OUTPUT VOLTAGE (V)
3.350
3.335
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 28. VOUT REGULATION vs LOAD, PWM, VOUT = 3.3V
1.809
1.808
VIN = 12V
1.807
1.806
1.805
VIN = 5V
1.804
1.803
VIN = 33V
3.340
VIN = 5V
3.338
VIN = 12V
3.355
VIN = 33V
0
VIN = 15V
1.816
1.814
VIN = 12V
1.812
1.810
1.808
VIN = 33V
1.806
VIN = 5V
1.804
VIN = 24V
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 30. VOUT REGULATION vs LOAD, PWM, VOUT = 1.8V
Typical Performance Curves
1.802
VIN = 24V
0
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
OUTPUT LOAD (A)
FIGURE 31. VOUT REGULATION vs LOAD, PFM, VOUT = 1.8V
VIN = 24V, VOUT = 3.3V, fSW = 800kHz, TA = +25°C.
PHASE 20V/DIV
PHASE 20V/DIV
VOUT 2V/DIV
VOUT 2V/DIV
EN 20V/DIV
EN 20V/DIV
PG 2V/DIV
PG 2V/DIV
5ms/DIV
5ms/DIV
FIGURE 32. START-UP AT NO LOAD, PFM
FIGURE 33. START-UP AT NO LOAD, PWM
Submit Document Feedback
12
FN8373.4
October 30, 2014
ISL85415
Typical Performance Curves
VIN = 24V, VOUT = 3.3V, fSW = 800kHz, TA = +25°C. (Continued)
PHASE 20V/DIV
PHASE 20V/DIV
VOUT 2V/DIV
VOUT 2V/DIV
EN 20V/DIV
EN 20V/DIV
PG 2V/DIV
PG 2V/DIV
500ms/DIV
500ms/DIV
FIGURE 34. SHUTDOWN IN NO LOAD, PFM
FIGURE 35. SHUTDOWN AT NO LOAD, PWM
PHASE 20V/DIV
PHASE 20V/DIV
VOUT 2V/DIV
VOUT 2V/DIV
IL 500mA/DIV
IL 500mA/DIV
PG 2V/DIV
PG 2V/DIV
50µs/DIV
5ms/DIV
FIGURE 36. START-UP AT 500mA, PWM
FIGURE 37. SHUTDOWN AT 500mA, PWM
PHASE 20V/DIV
PHASE 20V/DIV
VOUT 2V/DIV
VOUT 2V/DIV
IL 500mA/DIV
IL 500mA/DIV
PG 2V/DIV
PG 2V/DIV
5ms/DIV
FIGURE 38. START-UP AT 500mA, PFM
Submit Document Feedback
13
50µs/DIV
FIGURE 39. SHUTDOWN AT 500mA, PFM
FN8373.4
October 30, 2014
ISL85415
Typical Performance Curves
VIN = 24V, VOUT = 3.3V, fSW = 800kHz, TA = +25°C. (Continued)
PHASE 5V/DIV
PHASE 5V/DIV
50ns/DIV
50ns/DIV
FIGURE 40. JITTER AT NO LOAD, PWM
FIGURE 41. JITTER AT 500mA, PWM
PHASE 20V/DIV
PHASE 20V/DIV
VOUT 10mV/DIV
VOUT 10mV/DIV
IL 100mA/DIV
IL 200mA/DIV
5ms/DIV
500ns/DIV
FIGURE 42. STEADY STATE AT NO LOAD, PFM
FIGURE 43. STEADY STATE AT NO LOAD, PWM
PHASE 20V/DIV
PHASE 20V/DIV
VOUT 50mV/DIV
VOUT 10mV/DIV
IL 500mA/DIV
IL 200mA/DIV
1µs/DIV
10µs/DIV
FIGURE 44. STEADY STATE AT 500mA LOAD, PWM
FIGURE 45. LIGHT LOAD OPERATION AT 20mA, PFM
Submit Document Feedback
14
FN8373.4
October 30, 2014
ISL85415
Typical Performance Curves
VIN = 24V, VOUT = 3.3V, fSW = 800kHz, TA = +25°C. (Continued)
PHASE 20V/DIV
VOUT 100mV/DIV
VOUT 10mV/DIV
IL 500mA/DIV
IL 100mA/DIV
1µs/DIV
200µs/DIV
FIGURE 46. LIGHT LOAD OPERATION AT 20mA, PWM
FIGURE 47. LOAD TRANSIENT, PFM
PHASE 20V/DIV
VOUT 50mV/DIV
VOUT 10mV/DIV
IL 500mA/DIV
IL 1A/DIV
2µs/DIV
200µs/DIV
FIGURE 49. PFM TO PWM TRANSITION
FIGURE 48. LOAD TRANSIENT, PWM
PHASE 20V/DIV
PHASE 20V/DIV
VOUT 2V/DIV
VOUT 2V/DIV
IL 500mA/DIV
IL 1A/DIV
PG 2V/DIV
20µs/DIV
FIGURE 50. OVERCURRENT PROTECTION, PWM
Submit Document Feedback
15
PG 2V/DIV
50ms/DIV
FIGURE 51. OVERCURRENT PROTECTION HICCUP, PWM
FN8373.4
October 30, 2014
ISL85415
Typical Performance Curves
VIN = 24V, VOUT = 3.3V, fSW = 800kHz, TA = +25°C. (Continued)
PHASE 20V/DIV
PHASE 20V/DIV
VOUT 5V/DIV
SYNC 2V/DIV
IL 0.5A/DIV
PG 2V/DIV
200ns/DIV
10µs/DIV
FIGURE 52. SYNC AT 500mA LOAD, PWM
FIGURE 53. NEGATIVE CURRENT LIMIT, PWM
PHASE 20V/DIV
VOUT 5V/DIV
VOUT 2V/DIV
IL 0.5A/DIV
PG 2V/DIV
PG 2V/DIV
200µs/DIV
FIGURE 54. NEGATIVE CURRENT LIMIT RECOVERY, PWM
Submit Document Feedback
16
500µs/DIV
FIGURE 55. OVER-TEMPERATURE PROTECTION, PWM
FN8373.4
October 30, 2014
ISL85415
Detailed Description
The ISL85415 combines a synchronous buck PWM controller
with integrated power switches. The buck controller drives
internal high-side and low-side N-channel MOSFETs to deliver
load current up to 500mA. The buck regulator can operate from
an unregulated DC source, such as a battery, with a voltage
ranging from +3V to +36V. An internal LDO provides bias to the
low voltage portions of the IC.
Peak current mode control is utilized to simplify feedback loop
compensation and reject input voltage variation. User selectable
internal feedback loop compensation further simplifies design.
The ISL85415 switches at a default 500kHz.
The buck regulator is equipped with an internal current sensing
circuit and the peak current limit threshold is typically set at
0.9A.
Power-On Reset
The ISL85415 automatically initializes upon receipt of the input
power supply and continually monitors the EN pin state. If EN is
held below its logic rising threshold the IC is held in shutdown
and consumes typically 1µA from the VIN supply. If EN exceeds
its logic rising threshold, the regulator will enable the bias LDO
and begin to monitor the VCC pin voltage. When the VCC pin
voltage clears its rising POR threshold the controller will initialize
the switching regulator circuits. If VCC never clears the rising POR
threshold, the controller will not allow the switching regulator to
operate. If VCC falls below its falling POR threshold while the
switching regulator is operating, the switching regulator will be
shut down until VCC returns.
Soft Start
To avoid large in-rush current, VOUT is slowly increased at start-up
to its final regulated value. Soft-start time is determined by the
SS pin connection. If SS is pulled to VCC, an internal 2ms timer is
selected for soft-start. For other soft-start times, simply connect
a capacitor from SS to GND. In this case, a 2µA current pulls up
the SS voltage and the FB pin will follow this ramp until it reaches
the 600mV reference level. Soft-start time for this case is
described by Equation 1:
Time  ms  = C  nF  0.3
A PWM cycle begins when a clock pulse sets the PWM latch and
the upper FET is turned on. Current begins to ramp up in the upper
FET and inductor. This current is sensed (VCSA), converted to a
voltage and summed with the slope compensation signal. This
combined signal is compared to VCOMP and when the signal is
equal to VCOMP, the latch is reset. Upon latch reset the upper FET is
turned off and the lower FET turned on allowing current to ramp
down in the inductor. The lower FET will remain on until the clock
initiates another PWM cycle. Figure 56 shows the typical operating
waveforms during the PWM operation. The dotted lines illustrate
the sum of the current sense and slope compensation signal.
Output voltage is regulated as the error amplifier varies VCOMP
and thus output inductor current. The error amplifier is a
trans-conductance type and its output (COMP) is terminated with
a series RC network to GND. This termination is internal
(150k/54pF) if the COMP pin is tied to VCC. Additionally, the
trans-conductance for COMP = VCC is 50µs vs 220µs for external
RC connection. Its non-inverting input is internally connected to a
600mV reference voltage and its inverting input is connected to
the output voltage via the FB pin and its associated divider
network.
VCOMP
VCSA
DUTY
CYCLE
IL
VOUT
(EQ. 1)
FIGURE 56. PWM OPERATION WAVEFORMS
Power-Good
PG is the open-drain output of a window comparator that
continuously monitors the buck regulator output voltage via the
FB pin. PG is actively held low when EN is low and during the
buck regulator soft-start period. After the soft-start period
completes, PG becomes high impedance provided the FB pin is
within the range specified in the “Electrical Specifications” on
page 3. Should FB exit the specified window, PG will be pulled
low until FB returns. Over-temperature faults also force PG low
until the fault condition is cleared by an attempt to soft-start.
There is an internal 5MΩ internal pull-up resistor.
PWM Control Scheme
The ISL85415 employs peak current-mode pulse-width
modulation (PWM) control for fast transient response and
Submit Document Feedback
pulse-by-pulse current limiting, as shown in the “Functional Block
Diagram” on page 5. The current loop consists of the current
sensing circuit, slope compensation ramp, PWM comparator,
oscillator and latch. Current sense trans-resistance is typically
600mV/A and slope compensation rate, Se, is typically 450mV/T
where T is the switching cycle period. The control reference for
the current loop comes from the error amplifier’s output (VCOMP).
17
Light Load Operation
At light loads, converter efficiency may be improved by enabling
variable frequency operation (PFM). Connecting the SYNC pin to
GND will allow the controller to choose such operation
automatically when the load current is low. Figure 57 shows the
DCM operation. The IC enters the DCM mode of operation when 8
consecutive cycles of inductor current crossing zero are detected.
This corresponds to a load current equal to 1/2 the peak-to-peak
inductor ripple current and set by Equation 2:
V OUT  1 – D 
I OUT = ----------------------------------2Lf SW
(EQ. 2)
where D = duty cycle, fSW = switching frequency, L = inductor
value, IOUT = output loading current, VOUT = output voltage.
FN8373.4
October 30, 2014
ISL85415
PWM
DCM
PULSE SKIP
DCM
PWM
CLOCK
8 CYCLES
IL
LOAD CURRENT
0
VOUT
FIGURE 57. DCM MODE OPERATION WAVEFORMS
While operating in PFM mode, the regulator controls the output
voltage with a simple comparator and pulsed FET current. A
comparator signals the point at which FB is equal to the 600mV
reference at which time the regulator begins providing pulses of
current until FB is moved above the 600mV reference by 1%. The
current pulses are approximately 300mA and are issued at a
frequency equal to the converters programmed PWM operating
frequency.
Due to the pulsed current nature of PFM mode, the converter can
supply limited current to the load. Should load current rise
beyond the limit, VOUT will begin to decline. A second comparator
signals an FB voltage 1% lower than the 600mV reference and
forces the converter to return to PWM operation.
Output Voltage Selection
The regulator output voltage is easily programmed using an
external resistor divider to scale VOUT relative to the internal
reference voltage. The scaled voltage is applied to the inverting
input of the error amplifier; refer to Figure 57.
The output voltage programming resistor, R3, depends on the
value chosen for the feedback resistor, R2, and the desired
output voltage, VOUT, of the regulator. Equation 3 describes the
relationship between VOUT and resistor values.
R 2 x0.6V
R 3 = ---------------------------------V OUT – 0.6V
(EQ. 3)
If the desired output voltage is 0.6V, then R3 is left unpopulated
and R2 is 0Ω.
VOUT
FB
+
-
EA
R2
R3
0.6V
REFERENCE
FIGURE 58. EXTERNAL RESISTOR DIVIDER
Submit Document Feedback
18
Protection Features
The ISL85415 is protected from overcurrent, negative
overcurrent and over-temperature. The protection circuits
operate automatically.
Overcurrent Protection
During PWM on-time, current through the upper FET is monitored
and compared to a nominal 0.9A peak overcurrent limit. In the
event that current reaches the limit, the upper FET will be turned
off until the next switching cycle. In this way, FET peak current is
always well limited.
If the overcurrent condition persists for 17 sequential clock
cycles, the regulator will begin its hiccup sequence. In this case,
both FETS will be turned off and PG will be pulled low. This
condition will be maintained for 8 soft-start periods after which,
the regulator will attempt a normal soft-start.
Should the output fault persist, the regulator will repeat the
hiccup sequence indefinitely. There is no danger even if the
output is shorted during soft-start.
If VOUT is shorted very quickly, FB may collapse below 5/8ths of
its target value before 17 cycles of overcurrent are detected. The
ISL85415 recognizes this condition and will begin to lower its
switching frequency proportional to the FB pin voltage. This
insures that under no circumstance (even with VOUT near 0V) will
the inductor current run away.
Negative Current Limit
Should an external source somehow drive current into VOUT, the
controller will attempt to regulate VOUT by reversing its inductor
current to absorb the externally sourced current. In the event that
the external source is low impedance, current may be reversed to
unacceptable levels and the controller will initiate its negative
current limit protection. Similar to normal overcurrent, the
negative current protection is realized by monitoring the current
through the lower FET. When the valley point of the inductor
current reaches negative current limit, the lower FET is turned off
and the upper FET is forced on until current reaches the Positive
current limit or an internal clock signal is issued. At this point, the
lower FET is allowed to operate. Should the current again be pulled
to the negative limit on the next cycle, the upper FET will again be
forced on and current will be forced to 1/6th of the positive current
FN8373.4
October 30, 2014
ISL85415
Over-Temperature Protection
400
300
RFS (kΩ)
limit. At this point the controller will turn off both FET’s and wait for
COMP to indicate return to normal operation. During this time, the
controller will apply a 100Ω load from PHASE to PGND and
attempt to discharge the output. Negative current limit is a
pulse-by-pulse style operation and recovery is automatic. Negative
current limit protection is disabled in PFM operating mode
because reverse current is not allowed to build due to the diode
emulation behavior of the lower FET.
Over-temperature protection limits maximum junction
temperature in the ISL85415. When junction temperature (TJ)
exceeds +150°C, both FET’s are turned off and the controller
waits for temperature to decrease by approximately 20°C.
During this time PG is pulled low. When temperature is within an
acceptable range, the controller will initiate a normal soft-start
sequence. For continuous operation, the +125°C junction
temperature rating should not be exceeded.
200
100
0
250
500
750
1000
1250
1500
1750
2000
fSW (kHz)
FIGURE 59. RFS SELECTION vs fSW
Boot Undervoltage Protection
Synchronization Control
If the boot capacitor voltage falls below 1.8V, the boot
undervoltage protection circuit will turn on the lower FET for
400ns to recharge the capacitor. This operation may arise during
long periods of no switching such as PFM no load situations. In
PWM operation near dropout (VIN near VOUT), the regulator may
hold the upper FET on for multiple clock cycles. To prevent the
boot capacitor from discharging, the lower FET is forced on for
approximately 200ns every 10 clock cycles.
The frequency of operation can be synchronized up to 2MHz by
an external signal applied to the SYNC pin. The rising edge on the
SYNC triggers the rising edge of PHASE. To properly sync, the
external source must be at least 10% greater than the
programmed free running IC frequency.
Application Guidelines
Simplifying the Design
While the ISL85415 offers user programmed options for most
parameters, the easiest implementation with fewest
components involves selecting internal settings for SS, COMP
and FS. Table 1 on page 4 provides component value selections
for a variety of output voltages and will allow the designer to
implement solutions with a minimum of effort.
Operating Frequency
The ISL85415 operates at a default switching frequency of
500kHz if the FS pin is tied to VCC. Tie a resistor from the FS pin
to GND to program the switching frequency from 300kHz to
2MHz, as shown in Equation 4.
R FS  k  = 108.75k  t – 0.2s   1s
Where:
t is the switching period in µs.
Submit Document Feedback
19
(EQ. 4)
Output Inductor Selection
The inductor value determines the converter’s ripple current.
Choosing an inductor current requires a somewhat arbitrary
choice of ripple current, I. A reasonable starting point is 30% of
total load current. The inductor value can then be calculated
using Equation 5:
L=
VIN - VOUT
fSW x I
x
VOUT
(EQ. 5)
VIN
Increasing the value of inductance reduces the ripple current and
thus, the ripple voltage. However, the larger inductance value
may reduce the converter’s response time to a load transient.
The inductor current rating should be such that it will not saturate
in overcurrent conditions. For typical ISL85415 applications,
inductor values generally lies in the 10µH to 47µH range. In
general, higher VOUT will mean higher inductance.
Buck Regulator Output Capacitor Selection
An output capacitor is required to filter the inductor current. The
current mode control loop allows the use of low ESR ceramic
capacitors and thus supports very small circuit implementations
on the PC board. Electrolytic and polymer capacitors may also be
used.
While ceramic capacitors offer excellent overall performance
and reliability, the actual in-circuit capacitance must be
considered. Ceramic capacitors are rated using large
peak-to-peak voltage swings and with no DC bias. In the DC/DC
converter application, these conditions do not reflect reality. As a
result, the actual capacitance may be considerably lower than
the advertised value. Consult the manufacturers data sheet to
determine the actual in-application capacitance. Most
manufacturers publish capacitance vs DC bias so that this effect
can be easily accommodated. The effects of AC voltage are not
FN8373.4
October 30, 2014
ISL85415
frequently published, but an assumption of ~20% further
reduction will generally suffice. The result of these
considerations may mean an effective capacitance 50% lower
than nominal and this value should be used in all design
calculations. Nonetheless, ceramic capacitors are a very good
choice in many applications due to their reliability and extremely
low ESR.
Vo
R2
C3
VFB
R3
VREF
+
The following equations allow calculation of the required
capacitance to meet a desired ripple voltage level. Additional
capacitance may be used.
R6
C7
C6
For the ceramic capacitors (low ESR):
I
V OUTripple = ------------------------------------8 f SW C OUT
(EQ. 6)
where I is the inductor’s peak-to-peak ripple current, fSW is the
switching frequency and COUT is the output capacitor.
If using electrolytic capacitors then:
V OUTripple = I*ESR
(EQ. 7)
Loop Compensation Design
When COMP is not connected to VCC, the COMP pin is active for
external loop compensation. The ISL85415 uses constant
frequency peak current mode control architecture to achieve a
fast loop transient response. An accurate current sensing pilot
device in parallel with the upper MOSFET is used for peak current
control signal and overcurrent protection. The inductor is not
considered as a state variable since its peak current is constant,
and the system becomes a single order system. It is much easier
to design a type II compensator to stabilize the loop than to
implement voltage mode control. Peak current mode control has
an inherent input voltage feed-forward function to achieve good
line regulation. Figure 60 shows the small signal model of the
synchronous buck regulator.
^
Vin
+
^
iin
^
iL
LP
Figure 61 shows the type II compensator and its transfer function
is expressed, as shown in Equation 8:
S 
S
 1 + ------------ 1 + -------------

GM  R 3
 cz1 
 cz2
vˆ COMP
- = -------------------------------------------------------- --------------------------------------------------------------A v  S  = ------------------ C6 + C7    R2 + R3  
S
S
vˆ FB
S 1 + -------------  1 + -------------





cp1
cp2
(EQ. 8)
where,
R2 + R3
C6 + C7
1
1
 cz1 = --------------- ,  cz2 = ---------------  cp1 = -----------------------  cp2 = ----------------------R6 C6 C7
C3 R2 R3
R6 C6
R2 C3
Compensator design goal:
High DC gain
Choose Loop bandwidth fc less than 100kHz
Gain margin: >10dB
The compensator design procedure is as follows:
+
GAIN (VLOOP (S(fi))
FIGURE 61. TYPE II COMPENSATOR
Phase margin: >40°
vo^
RLP
^
ILd^ 1:D Vind
RT
Rc
Co
The loop gain at crossover frequency of fc has a unity gain.
Therefore, the compensator resistance R6 is determined by
Equation 9.
Ro
Ti(S)
d^
K
Fm
+
VCOMP
GM
Tv(S)
He(S)
v^comp
-Av(S)
FIGURE 60. SMALL SIGNAL MODEL OF SYNCHRONOUS BUCK
REGULATOR
2f c V o C o R t
3
R 6 = ---------------------------------- = 27.3 10  f c V o C o
GM  V FB
(EQ. 9)
Where GM is the trans-conductance, gm, of the voltage error
amplifier in each phase. Compensator capacitor C6 is then given
by Equation 10.
Ro Co Vo Co
Rc Co 1
C 6 = --------------- = --------------- ,C 7 = max (--------------,----------------)
R6
Io R6
R 6 f s R 6
(EQ. 10)
Put one compensator pole at zero frequency to achieve high DC
gain, and put another compensator pole at either ESR zero
frequency or half switching frequency, whichever is lower in
Equation 10. An optional zero can boost the phase margin. CZ2
is a zero due to R2 and C3
Put compensator zero 2 to 5 times fc
Submit Document Feedback
20
FN8373.4
October 30, 2014
ISL85415
1
C 3 = ---------------f c R 2
60
(EQ. 11)
45
Example: VIN = 12V, VO = 5V, IO = 500mA, fSW = 500kHz,
R2 = 90.9kΩ, Co = 22µF/5mΩ, L = 39µH, fc = 50kHz, then
compensator resistance R6:
(EQ. 12)
GAIN (dB)
3
R 6 = 27.3 10  50kHz  5V  22F = 150.2k
30
It is acceptable to use 150kΩas theclosest standard value for
R6.
5V  22 F
C 6 = ------------------------------------------- = 1.46nF
500mA  150k
15
0
-15
(EQ. 13)
-30
100
1k
10k
100k
1M
FREQUENCY (Hz)
5m  22F-,--------------------------------------------------1
C 7 = max (--------------------------------) = (0.7pF,4.2pF) (EQ. 14)
150k
  500kHz  150k
1
C 3 = -------------------------------------------------- = 70pF
  50kHz  90.9k
(EQ. 15)
Use C3 = 68pF. Note that C3 may increase the loop bandwidth
from previous estimated value. Figure 62 shows the simulated
voltage loop gain. It is shown that it has a 75kHz loop bandwidth
with a 61° phase margin and 6dB gain margin. It may be more
desirable to achieve an increased gain margin. This can be
accomplished by lowering R6 by 20% to 30%. In practice,
ceramic capacitors have significant derating on voltage and
temperature, depending on the type. Please refer to the ceramic
capacitor datasheet for more details.
Submit Document Feedback
21
150
120
PHASE (°)
It is also acceptable to use the closest standard values for C6 and
C7. There is approximately 3pF parasitic capacitance from VCOMP to
GND; Therefore, C7 is optional. Use C6 = 1500pF and C7 = OPEN.
180
90
60
30
0
100
1k
10k
FREQUENCY (Hz)
100k
1M
FIGURE 62. SIMULATED LOOP GAIN
FN8373.4
October 30, 2014
ISL85415
Layout Considerations
A multi-layer printed circuit board with GND plane is
recommended. Figure 63 shows the connections of the critical
components in the converter. Note that capacitors CIN and COUT
could each represent multiple physical capacitors. The most
critical connections are to tie the PGND pin to the package GND
pad and then use vias to directly connect the GND pad to the
system GND plane. This connection of the GND pad to system
plane insures a low impedance path for all return current, as well
as an excellent thermal path to dissipate heat. With this
connection made, place the high frequency MLCC input capacitor
near the VIN pin and use vias directly at the capacitor pad to tie
the capacitor to the system GND plane.
CSS
RFS
CVIN
CVCC
Proper layout of the power converter will minimize EMI and noise
and insure first pass success of the design. PCB layouts are
provided in multiple formats on the Intersil web site. In addition,
Figure 63 will make clear the important points in PCB layout. In
reality, PCB layout of the ISL85415 is quite simple.
L1
COUT
The boot capacitor is easily placed on the PCB side opposite the
controller IC and 2 vias directly connect the capacitor to BOOT
and PHASE.
Place a 1µF MLCC near the VCC pin and directly connect its
return with a via to the system GND plane.
FIGURE 63. PRINTED CIRCUIT BOARD POWER PLANES AND ISLANDS
Place the feedback divider close to the FB pin and do not route
any feedback components near PHASE or BOOT. If external
components are used for SS, COMP or FS the same advice
applies.
For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time
without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be
accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third
parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
Submit Document Feedback
22
FN8373.4
October 30, 2014
ISL85415
Revision History
The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you
have the latest revision.
DATE
REVISION
CHANGE
October 30, 2014
FN8373.4
Replaced Figure 59 on page 19
Updated About Intersil verbiage
Added Feedback button
November 22, 2013
FN8373.3
“Pin Descriptions” on page 3 made correction to page reference for SS pin and added text for SYNC pin after
“Connect to logic low or ground for PFM Mode” which reads “Logic ground enables the IC to automatically
choose PFM or PWM operation” and 1MΩchanged to 5MΩ.
Electrical Spec Table for “SYNC Pulse Width” on page 6 changed 100ns from TYP to MIN
Added Note reference to Minimum On Time in “Electrical spec” table on page 6.
Equation 12 on page 21 changed value changed from 157kΩto150.2kΩ
Added sentence to last paragraph on page 21 which begins with “In practice...”
Figure 49 on page 15 changed scale on VOUT from 2V/div to 10mV/div
September 26, 2013
FN8373.2
Removed Table of key differences from page 1.
Equation 9 on page 20 and Equation 12 on page 21 changed coefficient from 31.4 to 27.3.
September 5, 2013
FN8373.1
Figure 38 on page 13 changed "PWM" to "PFM" in the title.
All LX notations changed to PHASE in Typical Performance Curves beginning on page 12.
July 15, 2013
FN8373.0
Initial Release.
About Intersil
Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products
address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.
For the most updated datasheet, application notes, related documentation and related parts, please see the respective product
information page found at www.intersil.com.
You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.
Reliability reports are also available from our website at www.intersil.com/support
Submit Document Feedback
23
FN8373.4
October 30, 2014
ISL85415
Package Outline Drawing
L12.4x3
12 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE
Rev 2, 7/10
3.30 +0.10/-0.15
4.00
2X 2.50
A
6
PIN 1
INDEX AREA
10X 0.50
PIN #1 INDEX AREA
B
6
1
12 X 0.40 ±0.10
6
1.70 +0.10/-0.15
3.00
(4X)
0.15
12
7
TOP VIEW
0.10M C A B
4 12 x 0.23 +0.07/-0.05
BOTTOM VIEW
SEE DETAIL "X"
( 3.30)
6
0.10 C
1
C
1.00 MAX
SEATING PLANE
0.08 C
SIDE VIEW
2.80
( 1.70 )
C
0.2 REF
5
12 X 0.60
7
12
0 . 00 MIN.
0 . 05 MAX.
( 12X 0.23 )
( 10X 0 . 5 )
DETAIL "X"
TYPICAL RECOMMENDED LAND PATTERN
NOTES:
1.
Dimensions are in millimeters.
Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3.
Unless otherwise specified, tolerance : Decimal ± 0.05
4.
Dimension applies to the metallized terminal and is measured
between 0.15mm and 0.30mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
Submit Document Feedback
24
6.
The configuration of the pin #1 identifier is optional, but must be
located within the zone indicated. The pin #1 identifier may be
either a mold or mark feature.
7.
Compliant to JEDEC MO-229 V4030D-4 issue E.
FN8373.4
October 30, 2014