tm TE CH T14L256A SRAM 32K X 8 HIGH SPEED CMOS STATIC RAM FEATURES GENERAL DESCRIPTION • High speed access time: 8/10/12/15ns(max.) The T14L256A is a high speed, low power CMOS static RAM organized as 32,768 x 8 bits that operates on a single 3.3-volt power supply. This device is packaged in a standard 28-pin 300 mil SOJ or TSOP-I forward type and lead-free . • Low power consumption : Active 300 mW (typ.) • Single + 3.3 power supply • Fully static operation – No clock or refreshing required • All inputs and outputs directly LVTTL compatible BLOCK DIAGRAM Vcc → VSS → • Common I/O capability • Available packages : 28-pin 300 mil, SOJ, TSOP-I (forward type) and lead-free package. A0 . . . A 14 • Output enable ( OE ) available for very fast access OE A11 A9 A8 A13 WE VCC A14 A12 A7 A6 A5 A4 A3 1 2 3 4 5 6 7 8 9 10 11 12 13 14 SOJ 1 2 3 4 5 6 7 8 9 10 11 12 13 14 28 27 26 25 24 23 22 21 20 19 18 17 16 15 TSOP-I CORE ARRAY CS PIN CONFIGURATION A14 A12 A7 A6 A5 A4 A3 A2 A1 A0 I/O1 I/O2 I/O3 Vss DECODER OE Vcc WE A13 A8 A9 A11 OE A10 CS I/O8 I/O7 I/O6 I/O5 I/O4 CONTROL DATA I/O WE I/O 1 .. . I/O 8 PIN DESCRIPTION SYMBOL A0 - A14 I/O1 - I/O8 CS WE OE Vcc Vss 28 27 26 25 24 23 22 21 20 19 18 17 16 15 A10 CS I/O8 I/O7 I/O6 I/O5 I/O4 VSS I/O3 I/O2 I/O1 A0 A1 A2 TM Technology Inc. reserves the right to change products or specifications without notice. DESCRIPTION Address Inputs Data Inputs/Outputs Chip Select Inputs Write Enable Output Enable Power Supply Ground PART NUMBER EXAMPLES PACKAGE SPEED T14L256A-8J SOJ 8ns T14L256A-8JG SOJ/lead-free 8ns 8ns T14L256A-8P TSOP-I P. 1 Publication Date: NOV. 2003 Revision: F tm TE CH T14L256A DC CHARACTERISTICS ABSOLUTE MAXIMUM RATINGS PARAMETER Supply Voltage to Vss Potential Inputs to Vss Potential Power Dissipation Storage Temperature RATING -0.5 to + 4.6 -0.5 to Vcc +0.5 1.0 -60 to +150 UNIT V V W °C RECOMMENDED OPERATING CONDITIONS PARAMETER Supply Voltage Input Voltage, low Input Voltage, high Ambient Temperature SYM Vcc MIN Typ-5% -0.3 2.1 0 VIL VIH TA TYP 3.3 - MAX Typ+5% 0.8 Vcc+0.3 70 UNIT V V V °C TRUTH TABLE CS H OE X WE X MODE Not Selected I/O1- I/O8 High-Z Vcc I SB, I SB1 L L L H L X H H L Output Disable Read Write High-Z Data Out Data In Icc Icc Icc OPERATING CHARACTERISTICS (Vcc = 3.3V ± 5%, Vss = 0V, Ta = 0 to 70°C) PARAMETER Input Leakage Current SYM. I LI Output Leakage Current I LO Output Low Voltage Output High Voltage VOL VOH TEST CONDITIONS Vin=Vss to Vcc VI/O=Vss to Vcc , CS = VIH or OE = VIH or WE = VIL I OL = + 8.0mA I OH = - 4.0mA I SB 8 10 Cycle = MIN. 12 Duty = 100% 15 CS = VIH , Cycle=MIN, Duty=100% I SB1 CS ≥ Vcc -0.2V CS = VIL , I/O=0mA Operating Power Supply Current Standby Power Supply Current Icc MIN. TYP. MAX. UNIT -10 +10 uA -10 +10 uA 2.4 - - 0.4 110 100 90 80 15 V V mA mA mA mA mA - - 2 mA Note: Typical characteristics are at Vcc = 3.3V, Ta = 25°C TM Technology Inc. reserves the right to change products or specifications without notice. P. 2 Publication Date: NOV. 2003 Revision: F tm TE CH T14L256A CAPACITANCE (Vcc = 3.3V, Ta = 25°C, f = 1 MHz) PARAMETER Input Capacitance Input/ Output Capacitance SYMBOL CONDITION VIN = 0V VOUT = 0V C IN C I/O MAX. 6 8 UNIT pF pF Note: These parameters are sampled but not 100% tested. AC TEST CONDITIONS PARAMETER CONDITIONS Input Pulse Levels Input Rise and Fall Times Input and Output Timing Reference Level Output Load 0V to 3V 3 ns 1.5V C L =30pF, I OH / I OL = -4mA/8mA AC TEST LOADS AND WAVEFORM 3.3V R1 320 ohm R1 320 ohm 3.3V OUTPUT OUTPUT 30pF Including Jig and Scope 5pF Including Jig and Scope R2 350 ohm R2 350 ohm (For TCLZ, TOLZ, TCHZ, TOHZ, TWHZ, TOW ) 3.0V 90% 90% 0V 3ns 10% TM Technology Inc. reserves the right to change products or specifications without notice. 10% 3ns P. 3 Publication Date: NOV. 2003 Revision: F tm TE CH T14L256A AC CHARACTERISTICS ( Vcc =3.3V ± 5%, Vss = 0V, Ta = 0 to 70°C) (1) READ CYCLE PARAMETER SYM. T14L256A-8 T14L256A-10 T14L256A-12 T14L256A-15 UNIT MIN. MAX. Read Cycle Time Address Access Time Chip Select Access Time Output Enable to Output Valid Chip Selection to Output in Low Z Output Enable to Output in Low Z Chip Deselection to Output in High Z Output Disable to Output in High Z Output Hold from Address Change tRC tAA tACS tAOE tCLZ* tOLZ tCHZ* tOHZ tOH MIN. MAX. MIN. MAX. MIN. MAX. 8 - 10 - 12 - 15 - ns - 8 - 10 - 12 - 15 ns - 8 - 10 - 12 - 15 ns - 5 - 6 - 7 - 7 ns 3 - 3 - 3 - 3 - ns 0 - 0 - 0 - 0 - ns - 4 - 5 - 6 0 7 ns - 4 - 5 - 6 0 7 ns 2.5 - 3 - 3 - 3 - ns * These parameters are sampled but not 100% tested. (2)WRITE CYCLE PARAMETER SYM. T14L256A-8 T14L256A-10 T14L256A-12 T14L256A-15 UNIT MIN. MAX. Write Cycle Time Chip Selection to End of Write Address Valid to End of Write Address Setup Time Write Pulse Width Write Recovery Time Data Valid to End of Write Data Hold from End of Write Write to Output in High Z Output Disable to Output in High Z Output Active from End of Write tWC tCW tAW tAS tWP tWR tDW tDH tWHZ tOHZ tOW MIN. MAX. MIN. MAX. MIN. MAX. 8 - 10 - 12 - 15 - ns 6 - 8 - 10 - 11 - ns 6 - 8 - 10 - 11 - ns 0 - 0 - 0 - 0 - ns 6 - 8 - 10 - 11 - ns 0 - 0 - 0 - 0 - ns 5 - 6 - 8 - 8 - ns 0 - 0 - 0 - 0 - ns - 4 - 5 - 6 - 6 ns - 4 - 5 - 6 - 7 ns 0 - 0 - 0 - 0 - ns * These parameters are sampled but not 100% tested. TM Technology Inc. reserves the right to change products or specifications without notice. P. 4 Publication Date: NOV. 2003 Revision: F tm TE CH T14L256A TIMING WAVEFORMS READ CYCLE 1 (Address Controlled) tR C A d d re s s tA A tO H tO H D O U T READ CYCLE 2 (Chip Select Controlled) CS tA C S tC H Z tC L Z D O U T READ CYCLE 3 (Output Enable Controlled) tR C A d d re s s tA A O E tO H tA O E tO L Z CS tA C S tC L Z tO H Z tC H Z D O U T DON' T CARE UNDEF INED TM Technology Inc. reserves the right to change products or specifications without notice. P. 5 Publication Date: NOV. 2003 Revision: F tm TE CH WRITE CYCLE 1 T14L256A ( OE CLOCK) tW C Ad d r es s t WR OE tC W CS t t AW WP WE t AS tO H Z (1,4) DOUT t DW t DH DIN WRITE CYCLE 2 ( OE = V IL Fixed) tW C A d d re s s tC W tW R CS tA W tW P W E tO H tA S tW H Z tO W (1 ,4 ) (2 ) (3 ) D O U T tD W tD H D IN DON'T CARE UNDEF INED TM Technology Inc. reserves the right to change products or specifications without notice. P. 6 Publication Date: NOV. 2003 Revision: F tm TE CH T14L256A Notes: 1. During this period, I/O pins are in the output state, so input signals of opposite phase to the outputs should not be applied. 2. The data output from D OUT are the same as the data written to D IN during the write cycle. 3. D OUT provides the read data for the next address. 4. Transition is measured ± 500 mV from steady state with C L = 5pF. guaranteed but not 100% tested. This parameter is 5. If OE is low during a WE controlled write cycle, the write pulse width must be the larger of tWP or (tWHZ + tDW) to allow the I/O drivers to turn off and data to be placed on the bus for the required tDW. If OE is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified tWP. TM Technology Inc. reserves the right to change products or specifications without notice. P. 7 Publication Date: NOV. 2003 Revision: F tm TE CH T14L256A PACKAGE DIMENSIONS 28-LEAD SOJ SRAM (300 mil) SYMBOL A B C D E F G H I J K L M N O P Q y DIMENSIONS IN INCHES 0.710±0.002 0.300±0.005 0.060±0.002 0.050±0.001 0.063±0.001 0.015±0.002 0.030±0.002 0.050±0.002 0.018±0.002 0.028±0.002 0.337±0.002 0.010±0.001 0.026±0.002 0.268±0.003 0.300±0.002 0.053±0.001 0.140±0.004 0.004(MAX) TM Technology Inc. reserves the right to change products or specifications without notice. DIMENSIONS IN MM 18.03±0.05 7.62±0.13 1.52±0.05 1.27±0.03 1.63±0.03 0.38±0.05 0.76±0.05 1.27±0.05 0.46±0.05 0.71±0.05 8.56±0.05 0.25±0.03 0.66±0.05 6.81±0.08 7.62±0.05 1.35±0.03 3.56±0.10 0.10(MAX) P. 8 Publication Date: NOV. 2003 Revision: F tm TE CH T14L256A PACKAGE DIMENSIONS 28-LEAD TSOP-I SRAM (8X13.4mm) D C 1 28 b E e 14 15 A2 "A" A A1 Seating plane Db y 0.010 Gauge plane Seating plane L Detail "A" SYMBOL A A1 A2 b c Db E e D L L1 y θ DIMENSIONS IN INCHES 0.047(max.) 0.004±0.002 0.039±0.002 0.008(typ.) 0.006(typ.) 0.465±0.004 0.315±0.004 0.022(typ.) 0.528±0.008 0.020±0.004 0.0315±0.004 0.004(max.) 0°~5° TM Technology Inc. reserves the right to change products or specifications without notice. P. 9 L1 DIMENSIONS IN MM 1.20(max.) 0.10±0.05 1.00±0.05 0.20(typ.) 0.15(typ.) 11.80±0.10 8.00±0.10 0.55(typ.) 13.40±0.20 0.50±0.10 0.80±0.10 0.10(max.) 0°~5° Publication Date: NOV. 2003 Revision: F