Pin-Outs

Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1C
1C
1C
1C
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
Pin Name/Function
TDI
TMS
TRST
TCK
TDO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
PLL_L1_CLKOUT0n
PLL_L1_FB_CLKOUT0p
RDN1A
RUP1A
Configuration
Function
TDI
TMS
TRST
TCK
TDO
Dedicated Tx/Rx
Channel
Emulated LVDS
Output Channel
DIFFIO_TX_L1n
DIFFIO_TX_L1p
DIFFIO_RX_L1n
DIFFIO_RX_L1p
DIFFIO_TX_L2n
DIFFIO_TX_L2p
DIFFIO_RX_L2n
DIFFIO_RX_L2p
DIFFIO_TX_L3n
DIFFIO_TX_L3p
DIFFIO_TX_L4n
DIFFIO_TX_L4p
DIFFIO_RX_L4n
DIFFIO_RX_L4p
DIFFIO_TX_L5n
DIFFIO_TX_L5p
DIFFIO_RX_L5n
DIFFIO_RX_L5p
DIFFIO_TX_L6n
DIFFIO_TX_L6p
DIFFIO_RX_L6n
DIFFIO_RX_L6p
DIFFIO_TX_L7n
DIFFIO_TX_L7p
DIFFIO_RX_L7n
DIFFIO_RX_L7p
DIFFIO_TX_L8n
DIFFIO_TX_L8p
DIFFIO_RX_L8n
DIFFIO_RX_L8p
DIFFIO_TX_L9n
DIFFIO_TX_L9p
DIFFIO_RX_L9n
DIFFIO_RX_L9p
DIFFIO_TX_L10n
DIFFIO_TX_L10p
DIFFIO_TX_L11n
DIFFIO_TX_L11p
DIFFIO_RX_L11n
DIFFIO_RX_L11p
DIFFIO_TX_L12n
DIFFIO_TX_L12p
DIFFIO_RX_L12p
DIFFIO_TX_L19n
DIFFIO_TX_L19p
DIFFIO_TX_L20n
DIFFIO_TX_L20p
DIFFOUT_L1n
DIFFOUT_L1p
DIFFOUT_L2n
DIFFOUT_L2p
DIFFOUT_L3n
DIFFOUT_L3p
DIFFOUT_L4n
DIFFOUT_L4p
DIFFOUT_L5n
DIFFOUT_L5p
DIFFOUT_L7n
DIFFOUT_L7p
DIFFOUT_L8n
DIFFOUT_L8p
DIFFOUT_L9n
DIFFOUT_L9p
DIFFOUT_L10n
DIFFOUT_L10p
DIFFOUT_L11n
DIFFOUT_L11p
DIFFOUT_L12n
DIFFOUT_L12p
DIFFOUT_L13n
DIFFOUT_L13p
DIFFOUT_L14n
DIFFOUT_L14p
DIFFOUT_L15n
DIFFOUT_L15p
DIFFOUT_L16n
DIFFOUT_L16p
DIFFOUT_L17n
DIFFOUT_L17p
DIFFOUT_L18n
DIFFOUT_L18p
DIFFOUT_L19n
DIFFOUT_L19p
DIFFOUT_L21n
DIFFOUT_L21p
DIFFOUT_L22n
DIFFOUT_L22p
DIFFOUT_L23n
DIFFOUT_L23p
DIFFOUT_L24p
DIFFOUT_L37n
DIFFOUT_L37p
DIFFOUT_L39n
DIFFOUT_L39p
Pin List F1517
F1517
J29
N27
A32
G30
F30
K29
L29
C34
D34
J30
K30
C31
D31
M28
N28
H32
J32
B32
C32
M31
N31
C33
D33
M30
N30
G31
H31
M29
N29
E31
F31
K31
L31
E32
F32
R28
T28
E34
F34
R27
T27
J33
K32
F33
G33
P29
R29
H34
L32
M32
P32
P31
Dynamic
OCT
Support
No
No
No
No
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
DQ1L
DQ1L
DQSn1L
DQS1L
DQ1L
DQ1L
DQ2L
DQ2L
DQ2L
DQ2L
DQ3L
DQ3L
DQSn3L
DQS3L
DQ3L
DQ3L
DQSn4L
DQS4L
DQ4L
DQ4L
DQ4L
DQ4L
DQ5L
DQ5L
DQSn5L
DQS5L
DQ5L
DQ5L
DQSn6L
DQS6L
DQ6L
DQ6L
DQ7L
DQ7L
DQSn7L
DQS7L
DQ7L
DQ7L
DQ1L
DQ1L
DQ1L
DQ1L/CQn1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ2L
DQ2L
DQ2L
DQ2L/CQn2L
DQ2L
DQ2L
DQSn2L/DQ2L
DQS2L/CQ2L
DQ2L
DQ2L
DQ2L
DQ2L
DQ3L
DQ3L
DQ3L
DQ3L/CQn3L
DQ3L
DQ3L
DQSn3L/DQ3L
DQS3L/CQ3L
DQ3L
DQ3L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQSn1L/DQ1L
DQS1L/CQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ12L
DQ12L
DQ12L
DQ12L
DQ12L
DQ12L
DQ12L
DQ12L
DQ12L
DQ12L
DQ12L
DQ12L
Page 1 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_TX_L21p
DIFFIO_RX_L21n
DIFFIO_RX_L21p
DIFFIO_RX_L22n
DIFFIO_RX_L22p
DIFFIO_TX_L23n
DIFFIO_TX_L23p
DIFFIO_RX_L23p
Emulated LVDS
Output Channel
DIFFOUT_L41p
DIFFOUT_L42n
DIFFOUT_L42p
DIFFOUT_L44n
DIFFOUT_L44p
DIFFOUT_L45n
DIFFOUT_L45p
DIFFOUT_L46p
DIFFIO_TX_L24p
DIFFIO_TX_L25n
DIFFIO_TX_L25p
DIFFOUT_L47p
DIFFOUT_L49n
DIFFOUT_L49p
DIFFIO_RX_L25p
DIFFIO_TX_L26n
DIFFIO_TX_L26p
DIFFOUT_L50p
DIFFOUT_L51n
DIFFOUT_L51p
DIFFIO_TX_L27n
DIFFIO_TX_L27p
DIFFOUT_L53n
DIFFOUT_L53p
CLKUSR
DATA0
DATA1
DATA2
DATA3
DATA4
DATA5
DATA6
DATA7
INIT_DONE
CRC_ERROR
Pin List F1517
F1517
T30
N34
N33
M34
M33
V28
W28
L34
R31
R30
W30
W29
N35
P34
V27
W26
R35
R34
V30
V29
Dynamic
OCT
Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4 for
F1517
DQ13L
DQ13L
DQ13L
DQSn14L
DQS14L
DQ14L
DQ14L
DQS15L
DQS for X8/X9 for
F1517
DQ12L
DQ12L
DQ12L
DQ13L
DQ13L/CQn13L
DQ13L
DQ13L
DQS13L/CQ13L
DQS for X16/ X18 for
F1517
DQ12L
DQ12L
DQ12L
DQSn12L/DQ12L
DQS12L/CQ12L
DQ12L
DQ12L
DQ12L
DQ15L
DQ16L
DQ16L
DQ13L
DQ14L
DQ14L
DQ12L
DQS16L
DQ16L
DQ16L
DQ14L/CQn14L
DQ14L
DQ14L
DQ17L
DQ17L
DQ14L
DQ14L
Page 2 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
1C
1C
1C
1C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
Pin Name/Function
IO
IO
CLK1n
CLK1p
CLK3p
CLK3n
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
DEV_OE
DEV_CLRn
Dedicated Tx/Rx
Channel
Emulated LVDS
Output Channel
DIFFIO_TX_L30p
DIFFIO_TX_L31p
DIFFIO_TX_L31n
DIFFIO_TX_L32p
DIFFIO_TX_L32n
DIFFIO_RX_L33p
DIFFIO_RX_L34p
DIFFIO_TX_L34p
DIFFIO_TX_L34n
DIFFIO_RX_L35p
DIFFIO_RX_L35n
DIFFIO_TX_L35p
DIFFIO_TX_L35n
DIFFIO_RX_L36p
DIFFIO_TX_L36p
DIFFIO_RX_L37p
DIFFIO_TX_L37p
DIFFIO_TX_L37n
DIFFIO_RX_L38p
DIFFIO_RX_L38n
DIFFIO_TX_L38p
DIFFIO_RX_L45p
DIFFIO_RX_L45n
DIFFIO_TX_L45p
DIFFIO_TX_L45n
DIFFIO_RX_L46p
DIFFIO_RX_L46n
DIFFIO_TX_L46p
DIFFIO_TX_L46n
DIFFIO_RX_L47p
DIFFIO_RX_L47n
DIFFIO_TX_L47p
DIFFIO_TX_L47n
DIFFIO_RX_L48p
DIFFIO_RX_L48n
DIFFIO_TX_L48p
DIFFIO_TX_L48n
DIFFIO_TX_L49p
DIFFIO_TX_L49n
DIFFIO_RX_L50p
DIFFIO_RX_L50n
DIFFIO_TX_L50p
DIFFIO_TX_L50n
DIFFIO_RX_L51p
DIFFIO_RX_L51n
DIFFIO_TX_L51p
DIFFOUT_L60p
DIFFOUT_L62p
DIFFOUT_L62n
DIFFOUT_L64p
DIFFOUT_L64n
DIFFOUT_L65p
DIFFOUT_L67p
DIFFOUT_L68p
DIFFOUT_L68n
DIFFOUT_L69p
DIFFOUT_L69n
DIFFOUT_L70p
DIFFOUT_L70n
DIFFOUT_L71p
DIFFOUT_L72p
DIFFOUT_L73p
DIFFOUT_L74p
DIFFOUT_L74n
DIFFOUT_L75p
DIFFOUT_L75n
DIFFOUT_L76p
DIFFOUT_L89p
DIFFOUT_L89n
DIFFOUT_L90p
DIFFOUT_L90n
DIFFOUT_L91p
DIFFOUT_L91n
DIFFOUT_L92p
DIFFOUT_L92n
DIFFOUT_L93p
DIFFOUT_L93n
DIFFOUT_L94p
DIFFOUT_L94n
DIFFOUT_L95p
DIFFOUT_L95n
DIFFOUT_L96p
DIFFOUT_L96n
DIFFOUT_L98p
DIFFOUT_L98n
DIFFOUT_L99p
DIFFOUT_L99n
DIFFOUT_L100p
DIFFOUT_L100n
DIFFOUT_L101p
DIFFOUT_L101n
DIFFOUT_L102p
CLK1n
CLK1p
CLK3p
CLK3n
Pin List F1517
F1517
U35
V34
AA35
AB34
AC34
AC35
AB30
AB27
AB28
AC28
AC29
AK34
AL34
AD28
AD29
AH32
AH33
AE28
AE29
AN34
AD30
AM34
AF29
AG30
AJ32
AK33
AE30
AN32
AP33
AC26
AD26
AN33
AP34
AD27
AE27
AT34
AR34
AJ31
AH30
AT33
AU33
AK32
AL32
AG29
AH29
AP32
AR32
AK31
AL31
AN30
AP30
AE26
Dynamic
OCT
Support
Yes
Yes
No
No
No
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
DQ18L
DQ19L
DQ19L
DQ19L
DQ19L
DQ20L
DQS20L
DQ21L
DQ21L
DQS21L
DQSn21L
DQ21L
DQ21L
DQ22L
DQ22L
DQS22L
DQ23L
DQ23L
DQS23L
DQSn23L
DQ23L
DQ21L
DQ21L
DQ21L
DQ21L
DQ21L
DQ22L
DQS22L/CQ22L
DQ22L
DQ22L
DQ22L/CQn22L
DQ22L
DQ22L
DQ22L
DQ23L
DQ23L
DQS23L/CQ23L
DQ23L
DQ23L
DQ23L/CQn23L
DQ23L
DQ23L
DQ23L
DQ23L
DQ23L
DQ23L
DQS23L/CQ23L
DQSn23L/DQ23L
DQ23L
DQ23L
DQ23L
DQ23L
DQ23L/CQn23L
DQ23L
DQ23L
DQ23L
DQ23L
DQ23L
DQ28L
DQ28L
DQS28L
DQSn28L
DQ28L
DQ28L
DQ29L
DQ29L
DQ29L
DQ29L
DQS29L
DQSn29L
DQ30L
DQ30L
DQ30L
DQ30L
DQ31L
DQ31L
DQ31L
DQ31L
DQS31L
DQSn31L
DQ32L
DQ32L
DQ32L
DQ32L
DQ32L
DQS32L/CQ32L
DQSn32L/DQ32L
DQ32L
DQ32L
DQ32L
DQ32L
DQ33L
DQ33L
DQ33L
DQ33L
DQS33L/CQ33L
DQSn33L/DQ33L
DQ33L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
Page 3 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
nCONFIG
nSTATUS
CONF_DONE
PORSEL
nCE
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
RUP2A
RDN2A
PLL_L4_FB_CLKOUT0p
PLL_L4_CLKOUT0n
Dedicated Tx/Rx
Channel
DIFFIO_TX_L51n
DIFFIO_RX_L52p
DIFFIO_RX_L52n
DIFFIO_TX_L52p
DIFFIO_TX_L52n
DIFFIO_RX_L53p
DIFFIO_RX_L53n
DIFFIO_TX_L53p
DIFFIO_TX_L53n
DIFFIO_RX_L54p
DIFFIO_RX_L54n
DIFFIO_TX_L54p
DIFFIO_TX_L54n
DIFFIO_RX_L55p
DIFFIO_RX_L55n
DIFFIO_TX_L55p
DIFFIO_TX_L55n
DIFFIO_RX_L56p
DIFFIO_RX_L56n
DIFFIO_TX_L56p
DIFFIO_TX_L56n
Emulated LVDS
Output Channel
DIFFOUT_L102n
DIFFOUT_L103p
DIFFOUT_L103n
DIFFOUT_L104p
DIFFOUT_L104n
DIFFOUT_L105p
DIFFOUT_L105n
DIFFOUT_L106p
DIFFOUT_L106n
DIFFOUT_L107p
DIFFOUT_L107n
DIFFOUT_L108p
DIFFOUT_L108n
DIFFOUT_L109p
DIFFOUT_L109n
DIFFOUT_L110p
DIFFOUT_L110n
DIFFOUT_L111p
DIFFOUT_L111n
DIFFOUT_L112p
DIFFOUT_L112n
nCONFIG
nSTATUS
CONF_DONE
nCE
RDN3A
RUP3A
DIFFIO_RX_B1n
DIFFIO_RX_B1p
DIFFIO_RX_B2n
DIFFIO_RX_B2p
DIFFIO_RX_B3n
DIFFIO_RX_B3p
DIFFIO_RX_B4n
DIFFIO_RX_B4p
DIFFIO_RX_B5n
DIFFIO_RX_B5p
DIFFIO_RX_B6n
DIFFIO_RX_B6p
Pin List F1517
DIFFOUT_B1n
DIFFOUT_B1p
DIFFOUT_B2n
DIFFOUT_B2p
DIFFOUT_B3n
DIFFOUT_B3p
DIFFOUT_B4n
DIFFOUT_B4p
DIFFOUT_B5n
DIFFOUT_B5p
DIFFOUT_B6n
DIFFOUT_B6p
DIFFOUT_B7n
DIFFOUT_B7p
DIFFOUT_B8n
DIFFOUT_B8p
DIFFOUT_B9n
DIFFOUT_B9p
DIFFOUT_B10n
DIFFOUT_B10p
DIFFOUT_B11n
DIFFOUT_B11p
DIFFOUT_B12n
DIFFOUT_B12p
DIFFOUT_B13n
DIFFOUT_B13p
F1517
AF26
AM31
AN31
AK30
AL30
AT31
AU31
AG28
AH28
AR31
AT30
AG27
AH27
AT32
AU32
AL29
AM29
AU34
AV34
AJ29
AK29
AW36
AW35
AV35
AP29
AN29
AD25
AE25
AG25
AF25
AE24
AK27
AK26
AJ26
AH26
AL27
AK25
AJ25
AW34
AW33
AW32
AV32
AV31
AW31
AW30
AV29
AW28
AW27
AW29
AV28
AN27
AP27
Dynamic
OCT
Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4 for
F1517
DQ32L
DQS32L
DQSn32L
DQ32L
DQ32L
DQ33L
DQ33L
DQ33L
DQ33L
DQS33L
DQSn33L
DQ34L
DQ34L
DQS34L
DQSn34L
DQ34L
DQ34L
DQS for X8/X9 for
F1517
DQ33L
DQ33L/CQn33L
DQ33L
DQ33L
DQ33L
DQ34L
DQ34L
DQ34L
DQ34L
DQS34L/CQ34L
DQSn34L/DQ34L
DQ34L
DQ34L
DQ34L/CQn34L
DQ34L
DQ34L
DQ34L
DQS for X16/ X18 for
F1517
DQ34L
DQS34L/CQ34L
DQSn34L/DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L/CQn34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ1B
DQ1B
DQSn1B
DQS1B
DQ1B
DQ1B
DQSn2B
DQS2B
DQ2B
DQ2B
DQ2B
DQ2B
DQ3B
DQ3B
DQSn3B
DQS3B
DQ3B
DQ3B
DQSn4B
DQS4B
DQ4B
DQ4B
DQ4B
DQ4B
DQ5B
DQ5B
DQ1B
DQ1B
DQ1B
DQ1B/CQn1B
DQ1B
DQ1B
DQSn1B/DQ1B
DQS1B/CQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ2B
DQ2B
DQ2B
DQ2B/CQn2B
DQ2B
DQ2B
DQSn2B/DQ2B
DQS2B/CQ2B
DQ2B
DQ2B
DQ2B
DQ2B
DQ3B
DQ3B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B/CQn1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQSn1B/DQ1B
DQS1B/CQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
Page 4 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_B7n
DIFFIO_RX_B7p
DIFFIO_RX_B8n
DIFFIO_RX_B8p
DIFFIO_RX_B9n
DIFFIO_RX_B9p
DIFFIO_RX_B10n
DIFFIO_RX_B10p
DIFFIO_RX_B13n
DIFFIO_RX_B13p
DIFFIO_RX_B14n
DIFFIO_RX_B14p
DIFFIO_RX_B15n
DIFFIO_RX_B15p
DIFFIO_RX_B16n
DIFFIO_RX_B16p
DIFFIO_RX_B17n
DIFFIO_RX_B17p
DIFFIO_RX_B18n
DIFFIO_RX_B18p
RDN3C
RUP3C
DIFFIO_RX_B25n
DIFFIO_RX_B25p
DIFFIO_RX_B26n
DIFFIO_RX_B26p
DIFFIO_RX_B27n
DIFFIO_RX_B27p
Pin List F1517
Emulated LVDS
Output Channel
DIFFOUT_B14n
DIFFOUT_B14p
DIFFOUT_B15n
DIFFOUT_B15p
DIFFOUT_B16n
DIFFOUT_B16p
DIFFOUT_B17n
DIFFOUT_B17p
DIFFOUT_B18n
DIFFOUT_B18p
DIFFOUT_B19n
DIFFOUT_B19p
DIFFOUT_B20n
DIFFOUT_B20p
DIFFOUT_B25n
DIFFOUT_B25p
DIFFOUT_B26n
DIFFOUT_B26p
DIFFOUT_B27n
DIFFOUT_B27p
DIFFOUT_B28n
DIFFOUT_B28p
DIFFOUT_B29n
DIFFOUT_B29p
DIFFOUT_B30n
DIFFOUT_B30p
DIFFOUT_B31n
DIFFOUT_B31p
DIFFOUT_B32n
DIFFOUT_B32p
DIFFOUT_B33n
DIFFOUT_B33p
DIFFOUT_B34n
DIFFOUT_B34p
DIFFOUT_B35n
DIFFOUT_B35p
DIFFOUT_B36n
DIFFOUT_B36p
DIFFOUT_B49n
DIFFOUT_B49p
DIFFOUT_B50n
DIFFOUT_B50p
DIFFOUT_B51n
DIFFOUT_B51p
DIFFOUT_B52n
DIFFOUT_B52p
DIFFOUT_B53n
DIFFOUT_B53p
DIFFOUT_B54n
DIFFOUT_B54p
DIFFOUT_B55n
DIFFOUT_B55p
F1517
AN26
AM26
AP26
AL25
AR28
AP28
AT29
AU29
AU28
AT28
AG24
AH24
AU27
AT27
AM25
AN25
AP24
AN24
AP25
AR25
AU26
AT26
AT25
AU25
AW26
AV26
AH22
AE23
AG22
AF22
AE22
AF23
AL23
AK23
AK24
AJ22
AJ23
AH23
AN23
AM23
AN22
AM22
AL21
AL22
AU24
AT24
AR23
AP23
AU23
AT23
AG20
AD21
Dynamic
OCT
Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4 for
F1517
DQSn5B
DQS5B
DQ5B
DQ5B
DQSn6B
DQS6B
DQ6B
DQ6B
DQ6B
DQ6B
DQS for X8/X9 for
F1517
DQ3B
DQ3B/CQn3B
DQ3B
DQ3B
DQSn3B/DQ3B
DQS3B/CQ3B
DQ3B
DQ3B
DQ3B
DQ3B
DQS for X16/ X18 for
F1517
DQ9B
DQ9B
DQSn9B
DQS9B
DQ9B
DQ9B
DQSn10B
DQS10B
DQ10B
DQ10B
DQ10B
DQ10B
DQ11B
DQ11B
DQSn11B
DQS11B
DQ11B
DQ11B
DQSn12B
DQS12B
DQ12B
DQ12B
DQ12B
DQ12B
DQ17B
DQ17B
DQSn17B
DQS17B
DQ17B
DQ17B
DQSn18B
DQS18B
DQ18B
DQ18B
DQ18B
DQ18B
DQ19B
DQ19B
DQ9B
DQ9B
DQ9B
DQ9B/CQn9B
DQ9B
DQ9B
DQSn9B/DQ9B
DQS9B/CQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ10B
DQ10B
DQ10B
DQ10B/CQn10B
DQ10B
DQ10B
DQSn10B/DQ10B
DQS10B/CQ10B
DQ10B
DQ10B
DQ10B
DQ10B
DQ17B
DQ17B
DQ17B
DQ17B/CQn17B
DQ17B
DQ17B
DQSn17B/DQ17B
DQS17B/CQ17B
DQ17B
DQ17B
DQ17B
DQ17B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B/CQn9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQSn9B/DQ9B
DQS9B/CQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
Page 5 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4B
4B
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4BN0
VREFB4BN0
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_B28n
DIFFIO_RX_B28p
DIFFIO_RX_B29n
DIFFIO_RX_B29p
PLL_B1_CLKOUT4
PLL_B1_CLKOUT3
DIFFIO_RX_B30n
DIFFIO_RX_B30p
PLL_B1_CLKOUT0n
PLL_B1_CLKOUT0p
PLL_B1_FBn/CLKOUT2
PLL_B1_FBp/CLKOUT1
CLK5n
CLK5p
CLK4n
CLK4p
CLK6p
CLK6n
CLK7p
CLK7n
PLL_B2_FBp/CLKOUT1
PLL_B2_FBn/CLKOUT2
PLL_B2_CLKOUT0p
PLL_B2_CLKOUT0n
DIFFIO_RX_B31n
DIFFIO_RX_B31p
DIFFIO_RX_B32n
DIFFIO_RX_B32p
DIFFIO_RX_B33p
DIFFIO_RX_B33n
DIFFIO_RX_B34p
DIFFIO_RX_B34n
DIFFIO_RX_B35p
DIFFIO_RX_B35n
PLL_B2_CLKOUT3
PLL_B2_CLKOUT4
DIFFIO_RX_B36p
DIFFIO_RX_B36n
DIFFIO_RX_B37p
DIFFIO_RX_B37n
DIFFIO_RX_B38p
DIFFIO_RX_B38n
DIFFIO_RX_B39p
DIFFIO_RX_B39n
DIFFIO_RX_B40p
DIFFIO_RX_B40n
DIFFIO_RX_B47p
DIFFIO_RX_B47n
Pin List F1517
Emulated LVDS
Output Channel
DIFFOUT_B56n
DIFFOUT_B56p
DIFFOUT_B57n
DIFFOUT_B57p
DIFFOUT_B58n
DIFFOUT_B58p
DIFFOUT_B59n
DIFFOUT_B59p
DIFFOUT_B60n
DIFFOUT_B60p
DIFFOUT_B61n
DIFFOUT_B61p
DIFFOUT_B62n
DIFFOUT_B62p
DIFFOUT_B63n
DIFFOUT_B63p
DIFFOUT_B64n
DIFFOUT_B64p
DIFFOUT_B65p
DIFFOUT_B65n
DIFFOUT_B66p
DIFFOUT_B66n
DIFFOUT_B67p
DIFFOUT_B67n
DIFFOUT_B68p
DIFFOUT_B68n
DIFFOUT_B69p
DIFFOUT_B69n
DIFFOUT_B70p
DIFFOUT_B70n
DIFFOUT_B71p
DIFFOUT_B71n
DIFFOUT_B72p
DIFFOUT_B72n
DIFFOUT_B73p
DIFFOUT_B73n
DIFFOUT_B74p
DIFFOUT_B74n
DIFFOUT_B75p
DIFFOUT_B75n
DIFFOUT_B76p
DIFFOUT_B76n
DIFFOUT_B77p
DIFFOUT_B77n
DIFFOUT_B78p
DIFFOUT_B78n
DIFFOUT_B79p
DIFFOUT_B79n
DIFFOUT_B80p
DIFFOUT_B80n
DIFFOUT_B93p
DIFFOUT_B93n
F1517
AF20
AE20
AE21
AG21
AW25
AV25
AJ20
AH20
AW23
AV23
AP21
AN21
AU22
AT22
AW22
AV22
AT21
AR22
AW20
AW21
AV19
AW19
AR20
AT20
AN20
AP20
AU20
AV20
AH18
AH19
AT19
AU19
AD19
AG19
AE19
AF19
AG18
AE18
AT18
AU18
AT17
AW18
AU17
AV17
AN19
AM19
AN18
AP18
AR19
AP19
AK17
AL17
Dynamic
OCT
Support
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4 for
F1517
DQSn19B
DQS19B
DQ19B
DQ19B
DQ20B
DQ20B
DQS20B
DQSn20B
DQ20B
DQ20B
DQ21B
DQ21B
DQ21B
DQ21B
DQS21B
DQSn21B
DQ22B
DQ22B
DQS22B
DQSn22B
DQ22B
DQ22B
DQ27B
DQ27B
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
DQ22B
DQ22B
DQ22B
DQ22B
DQS22B/CQ22B
DQSn22B/DQ22B
DQ22B
DQ22B
DQ22B/CQn22B
DQ22B
DQ22B
DQ22B
DQ29B
DQ29B
DQ30B
DQ30B
Page 6 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_B48p
DIFFIO_RX_B48n
DIFFIO_RX_B49p
DIFFIO_RX_B49n
DIFFIO_RX_B50p
DIFFIO_RX_B50n
DIFFIO_RX_B51p
DIFFIO_RX_B51n
DIFFIO_RX_B52p
DIFFIO_RX_B52n
DIFFIO_RX_B55p
DIFFIO_RX_B55n
DIFFIO_RX_B56p
DIFFIO_RX_B56n
DIFFIO_RX_B57p
DIFFIO_RX_B57n
DIFFIO_RX_B58p
DIFFIO_RX_B58n
DIFFIO_RX_B59p
DIFFIO_RX_B59n
DIFFIO_RX_B60p
DIFFIO_RX_B60n
DIFFIO_RX_B61p
DIFFIO_RX_B61n
DIFFIO_RX_B62p
DIFFIO_RX_B62n
Pin List F1517
Emulated LVDS
Output Channel
DIFFOUT_B94p
DIFFOUT_B94n
DIFFOUT_B95p
DIFFOUT_B95n
DIFFOUT_B96p
DIFFOUT_B96n
DIFFOUT_B97p
DIFFOUT_B97n
DIFFOUT_B98p
DIFFOUT_B98n
DIFFOUT_B99p
DIFFOUT_B99n
DIFFOUT_B100p
DIFFOUT_B100n
DIFFOUT_B101p
DIFFOUT_B101n
DIFFOUT_B102p
DIFFOUT_B102n
DIFFOUT_B103p
DIFFOUT_B103n
DIFFOUT_B104p
DIFFOUT_B104n
DIFFOUT_B109p
DIFFOUT_B109n
DIFFOUT_B110p
DIFFOUT_B110n
DIFFOUT_B111p
DIFFOUT_B111n
DIFFOUT_B112p
DIFFOUT_B112n
DIFFOUT_B113p
DIFFOUT_B113n
DIFFOUT_B114p
DIFFOUT_B114n
DIFFOUT_B115p
DIFFOUT_B115n
DIFFOUT_B116p
DIFFOUT_B116n
DIFFOUT_B117p
DIFFOUT_B117n
DIFFOUT_B118p
DIFFOUT_B118n
DIFFOUT_B119p
DIFFOUT_B119n
DIFFOUT_B120p
DIFFOUT_B120n
DIFFOUT_B121p
DIFFOUT_B121n
DIFFOUT_B122p
DIFFOUT_B122n
DIFFOUT_B123p
DIFFOUT_B123n
F1517
AJ16
AM17
AK16
AL16
AH17
AE17
AF17
AG17
AH16
AG16
AP17
AR17
AN16
AN17
AP16
AR16
AW16
AT16
AU16
AV16
AU15
AT15
AN15
AP15
AE16
AF16
AV14
AW14
AT14
AU14
AV13
AW13
AW12
AW11
AU11
AV11
AT12
AU12
AP14
AR14
AP13
AN14
AR13
AT13
AN13
AL15
AL13
AM13
AL14
AM14
AJ13
AK13
Dynamic
OCT
Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4 for
F1517
DQ27B
DQ27B
DQS27B
DQSn27B
DQ28B
DQ28B
DQS28B
DQSn28B
DQ28B
DQ28B
DQ29B
DQ29B
DQ29B
DQ29B
DQS29B
DQSn29B
DQ30B
DQ30B
DQS30B
DQSn30B
DQ30B
DQ30B
DQS for X8/X9 for
F1517
DQ29B
DQ29B
DQS29B/CQ29B
DQSn29B/DQ29B
DQ29B
DQ29B
DQ29B/CQn29B
DQ29B
DQ29B
DQ29B
DQ30B
DQ30B
DQ30B
DQ30B
DQS30B/CQ30B
DQSn30B/DQ30B
DQ30B
DQ30B
DQ30B/CQn30B
DQ30B
DQ30B
DQ30B
DQS for X16/ X18 for
F1517
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQS30B/CQ30B
DQSn30B/DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B/CQn30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ33B
DQ33B
DQ33B
DQ33B
DQS33B
DQSn33B
DQ34B
DQ34B
DQS34B
DQSn34B
DQ34B
DQ34B
DQ35B
DQ35B
DQ35B
DQ35B
DQS35B
DQSn35B
DQ36B
DQ36B
DQS36B
DQSn36B
DQ36B
DQ36B
DQ37B
DQ37B
DQ36B
DQ36B
DQ36B
DQ36B
DQS36B/CQ36B
DQSn36B/DQ36B
DQ36B
DQ36B
DQ36B/CQn36B
DQ36B
DQ36B
DQ36B
DQ37B
DQ37B
DQ37B
DQ37B
DQS37B/CQ37B
DQSn37B/DQ37B
DQ37B
DQ37B
DQ37B/CQn37B
DQ37B
DQ37B
DQ37B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQS38B/CQ38B
DQSn38B/DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
Page 7 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
nIO_PULLUP
nCEO
DCLK
nCSO
ASDO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_B63p
DIFFIO_RX_B63n
RUP4A
RDN4A
DIFFIO_RX_B64p
DIFFIO_RX_B64n
Emulated LVDS
Output Channel
DIFFOUT_B124p
DIFFOUT_B124n
DIFFOUT_B125p
DIFFOUT_B125n
DIFFOUT_B126p
DIFFOUT_B126n
DIFFOUT_B127p
DIFFOUT_B127n
DIFFOUT_B128p
DIFFOUT_B128n
nIO_PULLUP
nCEO
DCLK
nCSO
ASDO
PLL_R4_CLKOUT0n
PLL_R4_FB_CLKOUT0p
RDN5A
RUP5A
DIFFIO_TX_R1n
DIFFIO_TX_R1p
DIFFIO_RX_R1n
DIFFIO_RX_R1p
DIFFIO_TX_R2n
DIFFIO_TX_R2p
DIFFIO_RX_R2n
DIFFIO_RX_R2p
DIFFIO_TX_R3n
DIFFIO_TX_R3p
DIFFIO_RX_R3n
DIFFIO_RX_R3p
DIFFIO_TX_R4n
DIFFIO_TX_R4p
DIFFIO_RX_R4n
DIFFIO_RX_R4p
DIFFIO_TX_R5n
DIFFIO_TX_R5p
DIFFIO_RX_R5n
DIFFIO_RX_R5p
DIFFIO_TX_R6n
DIFFIO_TX_R6p
DIFFIO_RX_R6n
DIFFIO_RX_R6p
DIFFIO_TX_R7n
DIFFIO_TX_R7p
DIFFIO_RX_R7n
DIFFIO_RX_R7p
DIFFIO_TX_R8n
DIFFIO_TX_R8p
DIFFIO_RX_R8n
DIFFIO_RX_R8p
DIFFIO_TX_R9n
DIFFIO_TX_R9p
DIFFIO_RX_R9n
DIFFIO_RX_R9p
DIFFIO_TX_R10n
Pin List F1517
DIFFOUT_R1n
DIFFOUT_R1p
DIFFOUT_R2n
DIFFOUT_R2p
DIFFOUT_R3n
DIFFOUT_R3p
DIFFOUT_R4n
DIFFOUT_R4p
DIFFOUT_R5n
DIFFOUT_R5p
DIFFOUT_R6n
DIFFOUT_R6p
DIFFOUT_R7n
DIFFOUT_R7p
DIFFOUT_R8n
DIFFOUT_R8p
DIFFOUT_R9n
DIFFOUT_R9p
DIFFOUT_R10n
DIFFOUT_R10p
DIFFOUT_R11n
DIFFOUT_R11p
DIFFOUT_R12n
DIFFOUT_R12p
DIFFOUT_R13n
DIFFOUT_R13p
DIFFOUT_R14n
DIFFOUT_R14p
DIFFOUT_R15n
DIFFOUT_R15p
DIFFOUT_R16n
DIFFOUT_R16p
DIFFOUT_R17n
DIFFOUT_R17p
DIFFOUT_R18n
DIFFOUT_R18p
DIFFOUT_R19n
F1517
AH13
AK14
AH14
AJ14
AG14
AG15
AE14
AF14
AD15
AE15
AM11
AT11
AR11
AP11
AN11
AM10
AL10
AW7
AV7
AP10
AN10
AW8
AV8
AJ11
AH11
AU10
AT10
AH12
AG12
AW10
AV10
AG13
AF13
AU9
AT9
AP9
AN9
AU8
AT8
AP7
AN7
AR8
AP8
AL9
AK9
AU7
AT7
AM8
AL8
AU6
AT6
AJ10
Dynamic
OCT
Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4 for
F1517
DQ37B
DQ37B
DQS37B
DQSn37B
DQ38B
DQ38B
DQS38B
DQSn38B
DQ38B
DQ38B
DQS for X8/X9 for
F1517
DQ38B
DQ38B
DQS38B/CQ38B
DQSn38B/DQ38B
DQ38B
DQ38B
DQ38B/CQn38B
DQ38B
DQ38B
DQ38B
DQS for X16/ X18 for
F1517
DQ38B
DQ38B
DQ38B/CQn38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ1R
DQ1R
DQSn1R
DQS1R
DQ1R
DQ1R
DQSn2R
DQS2R
DQ2R
DQ2R
DQ2R
DQ2R
DQ3R
DQ3R
DQSn3R
DQS3R
DQ3R
DQ3R
DQSn4R
DQS4R
DQ4R
DQ4R
DQ4R
DQ4R
DQ5R
DQ5R
DQSn5R
DQS5R
DQ5R
DQ5R
DQSn6R
DQS6R
DQ6R
DQ1R
DQ1R
DQ1R
DQ1R/CQn1R
DQ1R
DQ1R
DQSn1R/DQ1R
DQS1R/CQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ2R
DQ2R
DQ2R
DQ2R/CQn2R
DQ2R
DQ2R
DQSn2R/DQ2R
DQS2R/CQ2R
DQ2R
DQ2R
DQ2R
DQ2R
DQ3R
DQ3R
DQ3R
DQ3R/CQn3R
DQ3R
DQ3R
DQSn3R/DQ3R
DQS3R/CQ3R
DQ3R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R/CQn1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQSn1R/DQ1R
DQS1R/CQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
Page 8 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
5A
5A
5A
5A
5A
5A
5A
5A
5A
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
CLK8n
CLK8p
CLK10p
CLK10n
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
PLL_R3_CLKOUT0n
PLL_R3_FB_CLKOUT0p
CLK8n
CLK8p
CLK10p
CLK10n
PLL_R2_FB_CLKOUT0p
PLL_R2_CLKOUT0n
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_TX_R10p
DIFFIO_RX_R10n
DIFFIO_RX_R10p
DIFFIO_TX_R11n
DIFFIO_TX_R11p
DIFFIO_TX_R12n
DIFFIO_TX_R12p
DIFFIO_RX_R12n
DIFFIO_RX_R12p
DIFFIO_TX_R19n
DIFFIO_TX_R19p
DIFFIO_RX_R19p
DIFFIO_TX_R20n
DIFFIO_TX_R20p
DIFFIO_RX_R20p
DIFFIO_TX_R21n
DIFFIO_TX_R21p
DIFFIO_RX_R21p
DIFFIO_TX_R22n
DIFFIO_TX_R22p
DIFFIO_RX_R22p
DIFFIO_TX_R23p
DIFFIO_RX_R23p
DIFFIO_TX_R24p
DIFFIO_TX_R26n
DIFFIO_TX_R26p
DIFFIO_TX_R27n
DIFFIO_TX_R27p
DIFFIO_TX_R28n
DIFFIO_TX_R28p
Emulated LVDS
Output Channel
DIFFOUT_R19p
DIFFOUT_R20n
DIFFOUT_R20p
DIFFOUT_R21n
DIFFOUT_R21p
DIFFOUT_R23n
DIFFOUT_R23p
DIFFOUT_R24n
DIFFOUT_R24p
DIFFOUT_R37n
DIFFOUT_R37p
DIFFOUT_R38p
DIFFOUT_R39n
DIFFOUT_R39p
DIFFOUT_R40p
DIFFOUT_R41n
DIFFOUT_R41p
DIFFOUT_R42p
DIFFOUT_R43n
DIFFOUT_R43p
DIFFOUT_R44p
DIFFOUT_R45p
DIFFOUT_R46p
DIFFOUT_R47p
DIFFOUT_R51n
DIFFOUT_R51p
DIFFOUT_R53n
DIFFOUT_R53p
DIFFOUT_R55n
DIFFOUT_R55p
DIFFIO_TX_R29p
DIFFIO_TX_R29n
DIFFIO_TX_R30p
DIFFIO_TX_R30n
DIFFIO_TX_R31p
DIFFIO_TX_R32p
DIFFIO_TX_R33p
DIFFIO_TX_R33n
DIFFIO_TX_R34p
DIFFIO_TX_R34n
DIFFIO_RX_R35p
DIFFIO_RX_R36p
DIFFIO_RX_R36n
DIFFIO_TX_R36p
DIFFIO_TX_R36n
DIFFIO_RX_R37p
DIFFIO_TX_R37p
DIFFIO_TX_R37n
DIFFOUT_R58p
DIFFOUT_R58n
DIFFOUT_R60p
DIFFOUT_R60n
DIFFOUT_R62p
DIFFOUT_R64p
DIFFOUT_R66p
DIFFOUT_R66n
DIFFOUT_R68p
DIFFOUT_R68n
DIFFOUT_R69p
DIFFOUT_R71p
DIFFOUT_R71n
DIFFOUT_R72p
DIFFOUT_R72n
DIFFOUT_R73p
DIFFOUT_R74p
DIFFOUT_R74n
Pin List F1517
F1517
AH10
AW4
AV5
AE12
AE13
AD12
AD13
AW5
AW6
AH8
AH9
AP6
AK7
AK8
AM6
AE10
AE11
AN6
AF10
AF11
AL6
AG10
AK6
AD10
AB10
AB11
AB12
AB13
AC10
AC11
AC5
AC6
AB6
AA5
W12
W11
V12
V11
U10
V10
N9
P8
T10
R10
M6
N8
N7
M8
M7
K6
L8
L7
Dynamic
OCT
Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
No
No
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4 for
F1517
DQ6R
DQ6R
DQ6R
DQ7R
DQ7R
DQ7R
DQ7R
DQS for X8/X9 for
F1517
DQ3R
DQ3R
DQ3R
DQS for X16/ X18 for
F1517
DQ12R
DQ12R
DQS12R
DQ12R
DQ12R
DQS13R
DQ13R
DQ13R
DQ13R
DQ14R
DQ14R
DQS14R
DQ14R
DQS15R
DQ15R
DQ16R
DQ16R
DQ17R
DQ17R
DQ12R
DQ12R
DQ12R/CQn12R
DQ12R
DQ12R
DQS12R/CQ12R
DQ12R
DQ12R
DQ12R
DQ13R
DQ13R
DQ13R/CQn13R
DQ13R
DQS13R/CQ13R
DQ13R
DQ14R
DQ14R
DQ14R
DQ14R
DQ12R
DQ12R
DQ12R
DQ12R
DQ12R
DQ12R/CQn12R
DQ12R
DQ12R
DQ12R
DQ12R
DQ12R
DQS12R/CQ12R
DQ12R
DQ12R
DQ12R
DQ18R
DQ18R
DQ19R
DQ19R
DQ20R
DQ20R
DQ21R
DQ21R
DQS21R
DQ22R
DQ22R
DQ22R
DQ22R
DQS22R
DQ23R
DQ23R
DQ21R
DQ21R
DQ21R
DQ21R
DQ22R
DQ22R
DQ22R
DQ22R
DQ22R/CQn22R
DQ23R
DQ23R
DQ23R
DQ23R
DQS23R/CQ23R
DQ23R
DQ23R
DQ23R
DQ23R
DQ23R
DQ23R
DQS23R/CQ23R
DQ23R
DQ23R
DQ23R
DQ23R
DQ23R/CQn23R
DQ23R
DQ23R
Page 9 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
6C
6C
6C
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
7A
7A
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB7AN0
VREFB7AN0
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
MSEL2
MSEL1
MSEL0
IO
IO
Optional Function(s)
Configuration
Function
RUP6A
RDN6A
PLL_R1_FB_CLKOUT0p
PLL_R1_CLKOUT0n
Dedicated Tx/Rx
Channel
DIFFIO_RX_R38p
DIFFIO_TX_R38p
DIFFIO_TX_R38n
DIFFIO_RX_R45p
DIFFIO_RX_R45n
DIFFIO_TX_R45p
DIFFIO_TX_R45n
DIFFIO_RX_R46p
DIFFIO_RX_R46n
DIFFIO_TX_R46p
DIFFIO_TX_R46n
DIFFIO_TX_R47p
DIFFIO_TX_R47n
DIFFIO_RX_R48p
DIFFIO_RX_R48n
DIFFIO_TX_R48p
DIFFIO_TX_R48n
DIFFIO_RX_R49p
DIFFIO_RX_R49n
DIFFIO_TX_R49p
DIFFIO_TX_R49n
DIFFIO_RX_R50p
DIFFIO_RX_R50n
DIFFIO_TX_R50p
DIFFIO_TX_R50n
DIFFIO_RX_R51p
DIFFIO_RX_R51n
DIFFIO_TX_R51p
DIFFIO_TX_R51n
DIFFIO_RX_R52p
DIFFIO_RX_R52n
DIFFIO_TX_R52p
DIFFIO_TX_R52n
DIFFIO_RX_R53p
DIFFIO_RX_R53n
DIFFIO_TX_R53p
DIFFIO_TX_R53n
DIFFIO_TX_R54p
DIFFIO_TX_R54n
DIFFIO_RX_R55p
DIFFIO_RX_R55n
DIFFIO_TX_R55p
DIFFIO_TX_R55n
DIFFIO_RX_R56p
DIFFIO_RX_R56n
DIFFIO_TX_R56p
DIFFIO_TX_R56n
Emulated LVDS
Output Channel
DIFFOUT_R75p
DIFFOUT_R76p
DIFFOUT_R76n
DIFFOUT_R89p
DIFFOUT_R89n
DIFFOUT_R90p
DIFFOUT_R90n
DIFFOUT_R91p
DIFFOUT_R91n
DIFFOUT_R92p
DIFFOUT_R92n
DIFFOUT_R94p
DIFFOUT_R94n
DIFFOUT_R95p
DIFFOUT_R95n
DIFFOUT_R96p
DIFFOUT_R96n
DIFFOUT_R97p
DIFFOUT_R97n
DIFFOUT_R98p
DIFFOUT_R98n
DIFFOUT_R99p
DIFFOUT_R99n
DIFFOUT_R100p
DIFFOUT_R100n
DIFFOUT_R101p
DIFFOUT_R101n
DIFFOUT_R102p
DIFFOUT_R102n
DIFFOUT_R103p
DIFFOUT_R103n
DIFFOUT_R104p
DIFFOUT_R104n
DIFFOUT_R105p
DIFFOUT_R105n
DIFFOUT_R106p
DIFFOUT_R106n
DIFFOUT_R108p
DIFFOUT_R108n
DIFFOUT_R109p
DIFFOUT_R109n
DIFFOUT_R110p
DIFFOUT_R110n
DIFFOUT_R111p
DIFFOUT_R111n
DIFFOUT_R112p
DIFFOUT_R112n
MSEL2
MSEL1
MSEL0
DIFFOUT_T1n
DIFFOUT_T1p
Pin List F1517
F1517
J6
K7
J7
G8
F8
T13
T12
F7
E7
H7
G7
R13
P13
G6
F6
R12
R11
G9
F9
N11
N10
F10
E10
M10
L10
D7
C7
K9
J9
D8
C8
K8
J8
D9
C9
M11
L11
N12
M12
D10
C10
K10
J10
D6
C6
H10
G10
A8
H11
J11
M13
N13
Dynamic
OCT
Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
Yes
Yes
DQS for X4 for
F1517
DQS23R
DQ23R
DQ23R
DQS for X8/X9 for
F1517
DQ23R/CQn23R
DQ23R
DQ23R
DQS for X16/ X18 for
F1517
DQ23R
DQ23R
DQ23R
DQ28R
DQ28R
DQS28R
DQSn28R
DQ28R
DQ28R
DQ29R
DQ29R
DQS29R
DQSn29R
DQ30R
DQ30R
DQS30R
DQSn30R
DQ30R
DQ30R
DQ31R
DQ31R
DQ31R
DQ31R
DQS31R
DQSn31R
DQ32R
DQ32R
DQS32R
DQSn32R
DQ32R
DQ32R
DQ33R
DQ33R
DQ33R
DQ33R
DQ34R
DQ34R
DQS34R
DQSn34R
DQ34R
DQ34R
DQ32R
DQ32R
DQS32R/CQ32R
DQSn32R/DQ32R
DQ32R
DQ32R
DQ32R/CQn32R
DQ32R
DQ32R
DQ32R
DQ33R
DQ33R
DQ33R
DQ33R
DQS33R/CQ33R
DQSn33R/DQ33R
DQ33R
DQ33R
DQ33R/CQn33R
DQ33R
DQ33R
DQ33R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R/CQn34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQS34R/CQ34R
DQSn34R/DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
Page 10 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
RDN7A
RUP7A
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_T1n
DIFFIO_RX_T1p
DIFFIO_RX_T2n
DIFFIO_RX_T2p
DIFFIO_RX_T3n
DIFFIO_RX_T3p
DIFFIO_RX_T4n
DIFFIO_RX_T4p
DIFFIO_RX_T5n
DIFFIO_RX_T5p
DIFFIO_RX_T6n
DIFFIO_RX_T6p
DIFFIO_RX_T7n
DIFFIO_RX_T7p
DIFFIO_RX_T8n
DIFFIO_RX_T8p
DIFFIO_RX_T9n
DIFFIO_RX_T9p
DIFFIO_RX_T10n
DIFFIO_RX_T10p
DIFFIO_RX_T13n
DIFFIO_RX_T13p
DIFFIO_RX_T14n
DIFFIO_RX_T14p
DIFFIO_RX_T15n
DIFFIO_RX_T15p
Pin List F1517
Emulated LVDS
Output Channel
DIFFOUT_T2n
DIFFOUT_T2p
DIFFOUT_T3n
DIFFOUT_T3p
DIFFOUT_T4n
DIFFOUT_T4p
DIFFOUT_T5n
DIFFOUT_T5p
DIFFOUT_T6n
DIFFOUT_T6p
DIFFOUT_T7n
DIFFOUT_T7p
DIFFOUT_T8n
DIFFOUT_T8p
DIFFOUT_T9n
DIFFOUT_T9p
DIFFOUT_T10n
DIFFOUT_T10p
DIFFOUT_T11n
DIFFOUT_T11p
DIFFOUT_T12n
DIFFOUT_T12p
DIFFOUT_T13n
DIFFOUT_T13p
DIFFOUT_T14n
DIFFOUT_T14p
DIFFOUT_T15n
DIFFOUT_T15p
DIFFOUT_T16n
DIFFOUT_T16p
DIFFOUT_T17n
DIFFOUT_T17p
DIFFOUT_T18n
DIFFOUT_T18p
DIFFOUT_T19n
DIFFOUT_T19p
DIFFOUT_T20n
DIFFOUT_T20p
DIFFOUT_T25n
DIFFOUT_T25p
DIFFOUT_T26n
DIFFOUT_T26p
DIFFOUT_T27n
DIFFOUT_T27p
DIFFOUT_T28n
DIFFOUT_T28p
DIFFOUT_T29n
DIFFOUT_T29p
DIFFOUT_T30n
DIFFOUT_T30p
DIFFOUT_T31n
DIFFOUT_T31p
F1517
N14
P14
N15
R14
K13
L13
K12
M14
K14
L14
J13
J12
G13
H13
G14
H14
E13
F13
D13
F12
E14
F14
C11
A10
A11
B11
B10
D11
C14
D14
C13
C12
A13
B13
J15
K15
A14
B14
G15
E16
F16
G16
G17
F15
C15
D15
A16
D16
B16
C16
P16
P17
Dynamic
OCT
Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4 for
F1517
DQSn1T
DQS1T
DQ1T
DQ1T
DQSn2T
DQS2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ3T
DQ3T
DQSn3T
DQS3T
DQ3T
DQ3T
DQSn4T
DQS4T
DQ4T
DQ4T
DQ4T
DQ4T
DQ5T
DQ5T
DQSn5T
DQS5T
DQ5T
DQ5T
DQSn6T
DQS6T
DQ6T
DQ6T
DQ6T
DQ6T
DQS for X8/X9 for
F1517
DQ1T
DQ1T/CQn1T
DQ1T
DQ1T
DQSn1T/DQ1T
DQS1T/CQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ2T
DQ2T
DQ2T
DQ2T/CQn2T
DQ2T
DQ2T
DQSn2T/DQ2T
DQS2T/CQ2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ3T
DQ3T
DQ3T
DQ3T/CQn3T
DQ3T
DQ3T
DQSn3T/DQ3T
DQS3T/CQ3T
DQ3T
DQ3T
DQ3T
DQ3T
DQS for X16/ X18 for
F1517
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T/CQn1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQSn1T/DQ1T
DQS1T/CQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ9T
DQ9T
DQSn9T
DQS9T
DQ9T
DQ9T
DQSn10T
DQS10T
DQ10T
DQ10T
DQ10T
DQ10T
DQ11T
DQ11T
DQ9T
DQ9T
DQ9T
DQ9T/CQn9T
DQ9T
DQ9T
DQSn9T/DQ9T
DQS9T/CQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ10T
DQ10T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T/CQn9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
Page 11 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_T16n
DIFFIO_RX_T16p
DIFFIO_RX_T17n
DIFFIO_RX_T17p
DIFFIO_RX_T18n
DIFFIO_RX_T18p
DIFFIO_RX_T25n
DIFFIO_RX_T25p
DIFFIO_RX_T26n
DIFFIO_RX_T26p
DIFFIO_RX_T27n
DIFFIO_RX_T27p
DIFFIO_RX_T28n
DIFFIO_RX_T28p
DIFFIO_RX_T29n
DIFFIO_RX_T29p
PLL_T2_CLKOUT4
PLL_T2_CLKOUT3
DIFFIO_RX_T30n
DIFFIO_RX_T30p
PLL_T2_CLKOUT0n
PLL_T2_CLKOUT0p
PLL_T2_FBn/CLKOUT2
PLL_T2_FBp/CLKOUT1
CLK13n
CLK13p
CLK12n
CLK12p
CLK14p
CLK14n
CLK15p
CLK15n
PLL_T1_FBp/CLKOUT1
PLL_T1_FBn/CLKOUT2
PLL_T1_CLKOUT0p
PLL_T1_CLKOUT0n
DIFFIO_RX_T31n
DIFFIO_RX_T31p
DIFFIO_RX_T32n
DIFFIO_RX_T32p
DIFFIO_RX_T33p
DIFFIO_RX_T33n
DIFFIO_RX_T34p
DIFFIO_RX_T34n
DIFFIO_RX_T35p
DIFFIO_RX_T35n
Pin List F1517
Emulated LVDS
Output Channel
DIFFOUT_T32n
DIFFOUT_T32p
DIFFOUT_T33n
DIFFOUT_T33p
DIFFOUT_T34n
DIFFOUT_T34p
DIFFOUT_T35n
DIFFOUT_T35p
DIFFOUT_T36n
DIFFOUT_T36p
DIFFOUT_T49n
DIFFOUT_T49p
DIFFOUT_T50n
DIFFOUT_T50p
DIFFOUT_T51n
DIFFOUT_T51p
DIFFOUT_T52n
DIFFOUT_T52p
DIFFOUT_T53n
DIFFOUT_T53p
DIFFOUT_T54n
DIFFOUT_T54p
DIFFOUT_T55n
DIFFOUT_T55p
DIFFOUT_T56n
DIFFOUT_T56p
DIFFOUT_T57n
DIFFOUT_T57p
DIFFOUT_T58n
DIFFOUT_T58p
DIFFOUT_T59n
DIFFOUT_T59p
DIFFOUT_T60n
DIFFOUT_T60p
DIFFOUT_T61n
DIFFOUT_T61p
DIFFOUT_T62n
DIFFOUT_T62p
DIFFOUT_T63n
DIFFOUT_T63p
DIFFOUT_T64n
DIFFOUT_T64p
DIFFOUT_T65p
DIFFOUT_T65n
DIFFOUT_T66p
DIFFOUT_T66n
DIFFOUT_T67p
DIFFOUT_T67n
DIFFOUT_T68p
DIFFOUT_T68n
DIFFOUT_T69p
DIFFOUT_T69n
F1517
M16
N16
N17
M17
J16
K16
K17
L16
H17
J17
C17
F17
D17
E17
C18
D18
F18
G18
G20
F20
F19
G19
R18
J18
A17
B17
H19
P18
A18
B19
M19
L19
C19
D19
N19
P19
C20
D20
A19
B20
A20
A21
B22
A22
B23
A23
G21
F21
M20
L20
D21
C22
Dynamic
OCT
Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQSn11T
DQS11T
DQ11T
DQ11T
DQSn12T
DQS12T
DQ12T
DQ12T
DQ12T
DQ12T
DQ17T
DQ17T
DQSn17T
DQS17T
DQ17T
DQ17T
DQSn18T
DQS18T
DQ18T
DQ18T
DQ18T
DQ18T
DQ19T
DQ19T
DQSn19T
DQS19T
DQ19T
DQ19T
DQS for X8/X9 for
F1517
DQ10T
DQ10T/CQn10T
DQ10T
DQ10T
DQSn10T/DQ10T
DQS10T/CQ10T
DQ10T
DQ10T
DQ10T
DQ10T
DQ17T
DQ17T
DQ17T
DQ17T/CQn17T
DQ17T
DQ17T
DQSn17T/DQ17T
DQS17T/CQ17T
DQ17T
DQ17T
DQ17T
DQ17T
DQS for X16/ X18 for
F1517
DQSn9T/DQ9T
DQS9T/CQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
Page 12 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8A
8A
8A
8A
8A
8A
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
PLL_T1_CLKOUT3
PLL_T1_CLKOUT4
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_T36p
DIFFIO_RX_T36n
DIFFIO_RX_T37p
DIFFIO_RX_T37n
DIFFIO_RX_T38p
DIFFIO_RX_T38n
DIFFIO_RX_T39p
DIFFIO_RX_T39n
RUP8C
RDN8C
DIFFIO_RX_T40p
DIFFIO_RX_T40n
DIFFIO_RX_T47p
DIFFIO_RX_T47n
DIFFIO_RX_T48p
DIFFIO_RX_T48n
DIFFIO_RX_T49p
DIFFIO_RX_T49n
DIFFIO_RX_T50p
DIFFIO_RX_T50n
DIFFIO_RX_T51p
DIFFIO_RX_T51n
DIFFIO_RX_T52p
DIFFIO_RX_T52n
DIFFIO_RX_T55p
DIFFIO_RX_T55n
DIFFIO_RX_T56p
DIFFIO_RX_T56n
Pin List F1517
Emulated LVDS
Output Channel
DIFFOUT_T70p
DIFFOUT_T70n
DIFFOUT_T71p
DIFFOUT_T71n
DIFFOUT_T72p
DIFFOUT_T72n
DIFFOUT_T73p
DIFFOUT_T73n
DIFFOUT_T74p
DIFFOUT_T74n
DIFFOUT_T75p
DIFFOUT_T75n
DIFFOUT_T76p
DIFFOUT_T76n
DIFFOUT_T77p
DIFFOUT_T77n
DIFFOUT_T78p
DIFFOUT_T78n
DIFFOUT_T79p
DIFFOUT_T79n
DIFFOUT_T80p
DIFFOUT_T80n
DIFFOUT_T93p
DIFFOUT_T93n
DIFFOUT_T94p
DIFFOUT_T94n
DIFFOUT_T95p
DIFFOUT_T95n
DIFFOUT_T96p
DIFFOUT_T96n
DIFFOUT_T97p
DIFFOUT_T97n
DIFFOUT_T98p
DIFFOUT_T98n
DIFFOUT_T99p
DIFFOUT_T99n
DIFFOUT_T100p
DIFFOUT_T100n
DIFFOUT_T101p
DIFFOUT_T101n
DIFFOUT_T102p
DIFFOUT_T102n
DIFFOUT_T103p
DIFFOUT_T103n
DIFFOUT_T104p
DIFFOUT_T104n
DIFFOUT_T109p
DIFFOUT_T109n
DIFFOUT_T110p
DIFFOUT_T110n
DIFFOUT_T111p
DIFFOUT_T111n
F1517
N20
P20
A25
A24
M21
R20
D24
C24
N21
M22
J22
H22
G22
K22
J23
H23
E22
D22
E23
D23
G23
F23
K24
J24
M24
J25
L23
K23
N22
M23
P23
N23
R22
P22
G24
F24
G25
D25
F25
E25
C25
B25
C26
B26
A26
D26
G26
F26
P24
R24
A28
A27
Dynamic
OCT
Support
No
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
DQ20T
DQ20T
DQS20T
DQSn20T
DQ20T
DQ20T
DQ21T
DQ21T
DQ21T
DQ21T
DQS21T
DQSn21T
DQ22T
DQ22T
DQS22T
DQSn22T
DQ22T
DQ22T
DQ27T
DQ27T
DQ27T
DQ27T
DQS27T
DQSn27T
DQ28T
DQ28T
DQS28T
DQSn28T
DQ28T
DQ28T
DQ29T
DQ29T
DQ29T
DQ29T
DQS29T
DQSn29T
DQ30T
DQ30T
DQS30T
DQSn30T
DQ30T
DQ30T
DQ22T
DQ22T
DQ22T
DQ22T
DQS22T/CQ22T
DQSn22T/DQ22T
DQ22T
DQ22T
DQ22T/CQn22T
DQ22T
DQ22T
DQ22T
DQ29T
DQ29T
DQ29T
DQ29T
DQS29T/CQ29T
DQSn29T/DQ29T
DQ29T
DQ29T
DQ29T/CQn29T
DQ29T
DQ29T
DQ29T
DQ30T
DQ30T
DQ30T
DQ30T
DQS30T/CQ30T
DQSn30T/DQ30T
DQ30T
DQ30T
DQ30T/CQn30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQS30T/CQ30T
DQSn30T/DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T/CQn30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ33T
DQ33T
DQ36T
DQ36T
Page 13 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
GXB_TX_L11p
GXB_TX_L11n
GXB_RX_L11p
GXB_RX_L11n
GXB_TX_L10p
GXB_TX_L10n
GXB_RX_L10p
GXB_RX_L10n
GXB_CMUTX_L5p
GXB_CMUTX_L5n
REFCLK_L5p,GXB_CMURX_L5p
REFCLK_L5n,GXB_CMURX_L5n
GXB_CMUTX_L4p
GXB_CMUTX_L4n
REFCLK_L4p,GXB_CMURX_L4p
REFCLK_L4n,GXB_CMURX_L4n
GXB_TX_L9p
GXB_TX_L9n
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_T57p
DIFFIO_RX_T57n
DIFFIO_RX_T58p
DIFFIO_RX_T58n
DIFFIO_RX_T59p
DIFFIO_RX_T59n
DIFFIO_RX_T60p
DIFFIO_RX_T60n
DIFFIO_RX_T61p
DIFFIO_RX_T61n
DIFFIO_RX_T62p
DIFFIO_RX_T62n
DIFFIO_RX_T63p
DIFFIO_RX_T63n
RUP8A
RDN8A
DIFFIO_RX_T64p
DIFFIO_RX_T64n
Pin List F1517
Emulated LVDS
Output Channel
DIFFOUT_T112p
DIFFOUT_T112n
DIFFOUT_T113p
DIFFOUT_T113n
DIFFOUT_T114p
DIFFOUT_T114n
DIFFOUT_T115p
DIFFOUT_T115n
DIFFOUT_T116p
DIFFOUT_T116n
DIFFOUT_T117p
DIFFOUT_T117n
DIFFOUT_T118p
DIFFOUT_T118n
DIFFOUT_T119p
DIFFOUT_T119n
DIFFOUT_T120p
DIFFOUT_T120n
DIFFOUT_T121p
DIFFOUT_T121n
DIFFOUT_T122p
DIFFOUT_T122n
DIFFOUT_T123p
DIFFOUT_T123n
DIFFOUT_T124p
DIFFOUT_T124n
DIFFOUT_T125p
DIFFOUT_T125n
DIFFOUT_T126p
DIFFOUT_T126n
DIFFOUT_T127p
DIFFOUT_T127n
DIFFOUT_T128p
DIFFOUT_T128n
F1517
C27
D27
C28
B28
B31
A31
B29
A29
C29
C30
F28
E28
D28
F27
E29
D29
G27
H26
H28
G28
J26
G29
L26
K26
L25
K28
K27
J27
M25
N25
P26
N26
P25
M27
B36
B37
C38
C39
D36
D37
E38
E39
F36
F37
G38
G39
H36
H37
J38
J39
K36
K37
Dynamic
OCT
Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQ33T
DQ33T
DQS33T
DQSn33T
DQ34T
DQ34T
DQS34T
DQSn34T
DQ34T
DQ34T
DQ35T
DQ35T
DQ35T
DQ35T
DQS35T
DQSn35T
DQ36T
DQ36T
DQS36T
DQSn36T
DQ36T
DQ36T
DQ37T
DQ37T
DQ37T
DQ37T
DQS37T
DQSn37T
DQ38T
DQ38T
DQS38T
DQSn38T
DQ38T
DQ38T
DQS for X8/X9 for
F1517
DQ36T
DQ36T
DQS36T/CQ36T
DQSn36T/DQ36T
DQ36T
DQ36T
DQ36T/CQn36T
DQ36T
DQ36T
DQ36T
DQ37T
DQ37T
DQ37T
DQ37T
DQS37T/CQ37T
DQSn37T/DQ37T
DQ37T
DQ37T
DQ37T/CQn37T
DQ37T
DQ37T
DQ37T
DQ38T
DQ38T
DQ38T
DQ38T
DQS38T/CQ38T
DQSn38T/DQ38T
DQ38T
DQ38T
DQ38T/CQn38T
DQ38T
DQ38T
DQ38T
DQS for X16/ X18 for
F1517
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQS38T/CQ38T
DQSn38T/DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T/CQn38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
Page 14 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
QL2
QL2
QL2
QL2
QL2
QL2
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
Pin Name/Function
GXB_RX_L9p
GXB_RX_L9n
GXB_TX_L8p
GXB_TX_L8n
GXB_RX_L8p
GXB_RX_L8n
GXB_TX_L7p
GXB_TX_L7n
GXB_RX_L7p
GXB_RX_L7n
GXB_TX_L6p
GXB_TX_L6n
GXB_RX_L6p
GXB_RX_L6n
GXB_CMUTX_L3p
GXB_CMUTX_L3n
REFCLK_L3p,GXB_CMURX_L3p
REFCLK_L3n,GXB_CMURX_L3n
GXB_CMUTX_L2p
GXB_CMUTX_L2n
REFCLK_L2p,GXB_CMURX_L2p
REFCLK_L2n,GXB_CMURX_L2n
GXB_TX_L5p
GXB_TX_L5n
GXB_RX_L5p
GXB_RX_L5n
GXB_TX_L4p
GXB_TX_L4n
GXB_RX_L4p
GXB_RX_L4n
GXB_TX_L3p
GXB_TX_L3n
GXB_RX_L3p
GXB_RX_L3n
GXB_TX_L2p
GXB_TX_L2n
GXB_RX_L2p
GXB_RX_L2n
GXB_CMUTX_L1p
GXB_CMUTX_L1n
REFCLK_L1p,GXB_CMURX_L1p
REFCLK_L1n,GXB_CMURX_L1n
GXB_CMUTX_L0p
GXB_CMUTX_L0n
REFCLK_L0p,GXB_CMURX_L0p
REFCLK_L0n,GXB_CMURX_L0n
GXB_TX_L1p
GXB_TX_L1n
GXB_RX_L1p
GXB_RX_L1n
GXB_TX_L0p
GXB_TX_L0n
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
L38
L39
M36
M37
N38
N39
P36
P37
R38
R39
T36
T37
U38
U39
V36
V37
W38
W39
Y36
Y37
AA38
AA39
AB36
AB37
AC38
AC39
AD36
AD37
AE38
AE39
AF36
AF37
AG38
AG39
AH36
AH37
AJ38
AJ39
AK36
AK37
AL38
AL39
AM36
AM37
AN38
AN39
AP36
AP37
AR38
AR39
AT36
AT37
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 15 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
QL0
QL0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR2
QR2
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
Pin Name/Function
GXB_RX_L0p
GXB_RX_L0n
GXB_RX_R0n
GXB_RX_R0p
GXB_TX_R0n
GXB_TX_R0p
GXB_RX_R1n
GXB_RX_R1p
GXB_TX_R1n
GXB_TX_R1p
REFCLK_R0n,GXB_CMURX_R0n
REFCLK_R0p,GXB_CMURX_R0p
GXB_CMUTX_R0n
GXB_CMUTX_R0p
REFCLK_R1n,GXB_CMURX_R1n
REFCLK_R1p,GXB_CMURX_R1p
GXB_CMUTX_R1n
GXB_CMUTX_R1p
GXB_RX_R2n
GXB_RX_R2p
GXB_TX_R2n
GXB_TX_R2p
GXB_RX_R3n
GXB_RX_R3p
GXB_TX_R3n
GXB_TX_R3p
GXB_RX_R4n
GXB_RX_R4p
GXB_TX_R4n
GXB_TX_R4p
GXB_RX_R5n
GXB_RX_R5p
GXB_TX_R5n
GXB_TX_R5p
REFCLK_R2n,GXB_CMURX_R2n
REFCLK_R2p,GXB_CMURX_R2p
GXB_CMUTX_R2n
GXB_CMUTX_R2p
REFCLK_R3n,GXB_CMURX_R3n
REFCLK_R3p,GXB_CMURX_R3p
GXB_CMUTX_R3n
GXB_CMUTX_R3p
GXB_RX_R6n
GXB_RX_R6p
GXB_TX_R6n
GXB_TX_R6p
GXB_RX_R7n
GXB_RX_R7p
GXB_TX_R7n
GXB_TX_R7p
GXB_RX_R8n
GXB_RX_R8p
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
AU38
AU39
AU1
AU2
AT3
AT4
AR1
AR2
AP3
AP4
AN1
AN2
AM3
AM4
AL1
AL2
AK3
AK4
AJ1
AJ2
AH3
AH4
AG1
AG2
AF3
AF4
AE1
AE2
AD3
AD4
AC1
AC2
AB3
AB4
AA1
AA2
Y3
Y4
W1
W2
V3
V4
U1
U2
T3
T4
R1
R2
P3
P4
N1
N2
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 16 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
Pin Name/Function
GXB_TX_R8n
GXB_TX_R8p
GXB_RX_R9n
GXB_RX_R9p
GXB_TX_R9n
GXB_TX_R9p
REFCLK_R4n,GXB_CMURX_R4n
REFCLK_R4p,GXB_CMURX_R4p
GXB_CMUTX_R4n
GXB_CMUTX_R4p
REFCLK_R5n,GXB_CMURX_R5n
REFCLK_R5p,GXB_CMURX_R5p
GXB_CMUTX_R5n
GXB_CMUTX_R5p
GXB_RX_R10n
GXB_RX_R10p
GXB_TX_R10n
GXB_TX_R10p
GXB_RX_R11n
GXB_RX_R11p
GXB_TX_R11n
GXB_TX_R11p
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
M3
M4
L1
L2
K3
K4
J1
J2
H3
H4
G1
G2
F3
F4
E1
E2
D3
D4
C1
C2
B3
B4
AL11
Y21
AV6
AV9
AV12
AV15
AV18
AV21
AV24
AV27
AV30
AV33
AR6
AR9
AR12
AR15
AR18
AR21
AR24
AR27
AR30
AR33
AM7
AM9
AM12
AM15
AM18
AM21
AM24
AM27
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 17 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
AM30
AM33
AJ7
AJ9
AJ12
AJ15
AJ18
AJ21
AJ24
AJ27
AJ30
AJ33
AF9
AF12
AF15
AF18
AF21
AF24
AF27
AF30
AD23
AC7
AC9
AC12
AC14
AC16
AC18
AC20
AC22
AC24
AC27
AC30
AC33
AB15
AB17
AB19
AB21
AB23
AB25
AA14
AA16
AA18
AA22
AA24
Y12
Y15
Y17
Y19
Y23
Y25
Y27
Y30
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 18 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
W10
W14
W16
W18
W20
W22
W24
V15
V17
V19
V21
V23
V25
U9
U12
U14
U16
U18
U20
U22
U24
U26
U28
U30
T15
T17
T19
T21
T23
T25
P7
P9
P12
P15
P21
P27
P30
P33
N18
N24
L6
L9
L12
L15
L18
L21
L24
L27
L30
L33
H6
H9
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 19 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
H12
H15
H18
H21
H24
H27
H30
H33
E6
E9
E12
E15
E18
E21
E24
E27
E30
E33
B9
B12
B15
B18
B21
B24
B27
B30
A38
A37
A36
A35
A33
B39
B38
B35
B34
B33
C37
C36
D39
D38
E37
E36
F39
F38
G37
G36
H39
H38
J37
J36
K39
K38
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 20 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
L37
L36
M39
M38
N37
N36
P39
P38
R37
R36
T39
T38
T34
T32
U37
AW37
AV37
AV38
AV39
AU36
AU37
AT38
AT39
AR36
AR37
AP38
AP39
AN36
AN37
AM38
AM39
AL36
AL37
AK38
AK39
AJ36
AJ37
AH38
AH39
AG36
AG37
AF33
AF38
AF39
AE36
AE37
AD32
AD34
AD38
AD39
AC36
AC37
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 21 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
AB33
AB38
AB39
AA36
AA37
Y32
Y34
Y38
Y39
W36
W37
V33
V38
V39
U36
A7
A5
A4
A3
A2
B7
B6
B5
B2
B1
C4
C3
D2
D1
E4
E3
F2
F1
G4
G3
H2
H1
J4
J3
K2
K1
L4
L3
M2
M1
N4
N3
P2
P1
R4
R3
T8
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 22 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
T6
T2
T1
U4
U3
V7
V2
V1
W4
W3
Y8
Y6
Y2
Y1
AA4
AA3
AB7
AB2
AB1
AC4
AC3
AD8
AD6
AD2
AD1
AE4
AE3
AF7
AF2
AF1
AG4
AG3
AH2
AH1
AJ4
AJ3
AW3
AV1
AV2
AV3
AU3
AU4
AT1
AT2
AR3
AR4
AP1
AP2
AN3
AN4
AM1
AM2
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 23 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
Pin Name/Function
GND
GND
GND
GND
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
AL3
AL4
AK1
AK2
Y20
AC15
AC17
AC19
AC21
AC23
AC25
AB14
AB16
AB18
AB20
AB22
AB24
AA15
AA17
AA19
AA21
AA23
AA25
Y14
Y16
Y18
Y22
Y24
W15
W17
W19
W21
W23
W25
V14
V16
V18
V20
V22
V24
V26
U15
U17
U19
U21
U23
U25
T14
T16
T18
T20
T22
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 24 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
Pin Name/Function
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCCPT
VCCPT
VCCPT
VCCPT
VCCPT
VCCPT
DNU
VCCPGM
VCCPGM
TEMPDIODEn
TEMPDIODEp
VCC_CLKIN3C
VCC_CLKIN4C
VCC_CLKIN7C
VCC_CLKIN8C
VCCBAT
VCCA_PLL_B1
VCCA_PLL_B2
VCCA_PLL_L2
VCCA_PLL_L3
VCCA_PLL_R2
VCCA_PLL_R3
VCCA_PLL_T1
VCCA_PLL_T2
VCCD_PLL_B1
VCCD_PLL_B2
VCCD_PLL_L2
VCCD_PLL_L3
VCCD_PLL_R2
VCCD_PLL_R3
VCCD_PLL_T1
VCCD_PLL_T2
VCCIO1A
VCCIO1A
VCCIO1A
VCCIO1A
VCCIO1A
VCCIO1C
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
T24
T26
AF32
AE32
AB32
AA32
V32
U32
AF8
AE8
AB8
AA8
V8
U8
AA27
AA26
AM20
Y13
AA12
H20
AA20
AK28
AK12
E11
A9
AK21
AK18
K18
K21
K11
AL20
AL19
Y29
AA29
Y10
AA10
J20
J19
AK20
AK19
Y28
AA28
Y11
AA11
K20
K19
J31
G32
G34
E35
D32
AA30
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 25 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
Pin Name/Function
VCCIO1C
VCCIO1C
VCCIO1C
VCCIO2A
VCCIO2A
VCCIO2A
VCCIO2A
VCCIO2A
VCCIO2C
VCCIO2C
VCCIO2C
VCCIO2C
VCCIO3A
VCCIO3A
VCCIO3A
VCCIO3A
VCCIO3B
VCCIO3B
VCCIO3C
VCCIO3C
VCCIO3C
VCCIO4A
VCCIO4A
VCCIO4A
VCCIO4A
VCCIO4B
VCCIO4B
VCCIO4C
VCCIO4C
VCCIO4C
VCCIO5A
VCCIO5A
VCCIO5A
VCCIO5A
VCCIO5A
VCCIO5C
VCCIO5C
VCCIO5C
VCCIO5C
VCCIO6A
VCCIO6A
VCCIO6A
VCCIO6A
VCCIO6A
VCCIO6C
VCCIO6C
VCCIO6C
VCCIO6C
VCCIO7A
VCCIO7A
VCCIO7A
VCCIO7A
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
T29
N32
K33
AT35
AP31
AM32
AJ28
AG26
AL33
AH31
AG33
AF31
AU30
AR29
AL26
AH25
AR26
AG23
AW24
AK22
AH21
AU13
AP12
AK15
AH15
AW15
AJ17
AW17
AU21
AJ19
AW9
AR7
AR10
AN8
AK10
AL7
AJ8
AH7
AE9
M9
H8
E5
E8
B8
V13
T11
P10
H5
M15
J14
D12
A12
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 26 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
1A
1C
2A
2C
3A
3B
3C
4A
4B
4C
5A
5C
6A
6C
7A
7B
7C
8A
VREFB1AN0
VREFB1CN0
VREFB2AN0
VREFB2CN0
VREFB3AN0
VREFB3BN0
VREFB3CN0
VREFB4AN0
VREFB4BN0
VREFB4CN0
VREFB5AN0
VREFB5CN0
VREFB6AN0
VREFB6CN0
VREFB7AN0
VREFB7BN0
VREFB7CN0
VREFB8AN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
VCCIO7B
VCCIO7B
VCCIO7C
VCCIO7C
VCCIO7C
VCCIO8A
VCCIO8A
VCCIO8A
VCCIO8A
VCCIO8B
VCCIO8B
VCCIO8C
VCCIO8C
VCCIO8C
VCCPD1A
VCCPD1C
VCCPD2A
VCCPD2C
VCCPD3A
VCCPD3B
VCCPD3C
VCCPD4A
VCCPD4B
VCCPD4C
VCCPD5A
VCCPD5C
VCCPD6A
VCCPD6C
VCCPD7A
VCCPD7B
VCCPD7C
VCCPD8A
VCCPD8B
VCCPD8C
VREFB1AN0
VREFB1CN0
VREFB2AN0
VREFB2CN0
VREFB3AN0
VREFB3BN0
VREFB3CN0
VREFB4AN0
VREFB4BN0
VREFB4CN0
VREFB5AN0
VREFB5CN0
VREFB6AN0
VREFB6CN0
VREFB7AN0
VREFB7BN0
VREFB7CN0
VREFB8AN0
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
VREFB1AN0
VREFB1CN0
VREFB2AN0
VREFB2CN0
VREFB3AN0
VREFB3BN0
VREFB3CN0
VREFB4AN0
VREFB4BN0
VREFB4CN0
VREFB5AN0
VREFB5CN0
VREFB6AN0
VREFB6CN0
VREFB7AN0
VREFB7BN0
VREFB7CN0
VREFB8AN0
Pin List F1517
Emulated LVDS
Output Channel
F1517
L17
A15
M18
E19
C21
M26
J28
D30
A30
K25
E26
L22
F22
C23
U27
W27
AB26
Y26
AD24
AD22
AD20
AD14
AD16
AD18
AC13
AA13
U13
W13
R15
R17
R19
R25
R23
R21
P28
U29
AF28
AB29
AN28
AL24
AP22
AN12
AM16
AL18
AG11
AD11
P11
U11
G12
H16
E20
F29
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 27 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
8B
8C
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
VREFB8BN0
VREFB8CN0
Pin Name/Function
VREFB8BN0
VREFB8CN0
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
Optional Function(s)
VREFB8BN0
VREFB8CN0
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
H25
J21
L28
AM28
AK11
F11
AV36
AU35
AU5
AV4
AD17
R16
R26
C35
D35
L35
V31
U31
W33
W32
W35
W34
J34
K34
AJ34
AH34
AJ6
AH6
P6
N6
F35
G35
H35
J35
K35
T31
R33
R32
AF34
AE35
AG34
AG35
AC31
AC32
AB31
AJ35
AH35
AK35
AG31
AG32
AL35
AN35
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 28 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
VREF
Pin Name/Function
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
VCCAUX
VCCAUX
VCCAUX
VCCAUX
VCCA_L
VCCA_L
VCCA_R
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1517
Emulated LVDS
Output Channel
F1517
AD31
AM35
AE31
AP35
AR35
AT5
AR5
AP5
AM5
AN5
AL5
AG9
AK5
AD9
AJ5
AG7
AG8
AC8
AB9
AH5
AG5
AG6
AE5
AF6
W6
W5
W8
W7
V6
U5
T9
R6
R5
V9
R7
N5
L5
R9
R8
K5
J5
G5
F5
D5
C5
H29
AL28
AL12
G11
M35
AF35
M5
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Page 29 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
Pin Name/Function
VCCA_R
VCCH_GXBL0
VCCH_GXBL1
VCCH_GXBL2
VCCH_GXBR0
VCCH_GXBR1
VCCH_GXBR2
VCCL_GXBL0
VCCL_GXBL0
VCCL_GXBL1
VCCL_GXBL1
VCCL_GXBL2
VCCL_GXBL2
VCCL_GXBR0
VCCL_GXBR0
VCCL_GXBR1
VCCL_GXBR1
VCCL_GXBR2
VCCL_GXBR2
VCCR_L
VCCR_L
VCCR_L
VCCR_R
VCCR_R
VCCR_R
VCCT_L
VCCT_L
VCCT_L
VCCT_R
VCCT_R
VCCT_R
VCCHIP_L
VCCHIP_L
VCCHIP_L
VCCHIP_R
VCCHIP_R
VCCHIP_R
RREF_L0
RREF_L1
RREF_R0
RREF_R1
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Emulated LVDS
Output Channel
F1517
AF5
AE34
AA34
U34
AE6
AA6
U6
AD33
AE33
Y33
AA33
T33
U33
AD7
AE7
Y7
AA7
T7
U7
T35
Y35
AD35
T5
Y5
AD5
P35
V35
AB35
P5
V5
AB5
W31
Y31
AA31
W9
Y9
AA9
AW38
A34
AW2
A6
Dynamic
OCT
Support
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X4 for
F1517
DQS for X8/X9 for
F1517
DQS for X16/ X18 for
F1517
Notes:
(1) Pins with this symbol (*) can be used as clock pins when the transceiver blocks operate below 6.5Gbps speed.
(2) Pins with this symbol (**) can only be used in configuration mode. These pins can not be used as user I/O pins after configuration.
(3) Pins with this symbol (***) can only be used as single-ended I/O.
(4) Pin optional functions with this symbol (****) are only available in the F1932 package.
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin List F1517
Page 30 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1A
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
VREF
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1AN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
TDI
TMS
TRST
TCK
TDO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
TDI
TMS
TRST
TCK
TDO
PLL_L1_CLKOUT0n
PLL_L1_FB_CLKOUT0p
RDN1A
RUP1A
Dedicated Tx/Rx
Channel
Emulated LVDS
Output Channel
DIFFIO_TX_L1n
DIFFIO_TX_L1p
DIFFIO_RX_L1n
DIFFIO_RX_L1p
DIFFIO_TX_L2n
DIFFIO_TX_L2p
DIFFIO_RX_L2n
DIFFIO_RX_L2p
DIFFIO_TX_L3n
DIFFIO_TX_L3p
DIFFIO_RX_L3n
DIFFIO_RX_L3p
DIFFIO_TX_L4n
DIFFIO_TX_L4p
DIFFIO_RX_L4n
DIFFIO_RX_L4p
DIFFIO_TX_L5n
DIFFIO_TX_L5p
DIFFIO_RX_L5p
DIFFIO_TX_L6n
DIFFIO_TX_L6p
DIFFIO_RX_L6n
DIFFIO_RX_L6p
DIFFIO_TX_L7n
DIFFIO_TX_L7p
DIFFIO_RX_L7n
DIFFIO_RX_L7p
DIFFIO_TX_L8n
DIFFIO_TX_L8p
DIFFIO_TX_L9n
DIFFIO_TX_L9p
DIFFIO_RX_L9p
DIFFIO_TX_L10n
DIFFIO_RX_L10n
DIFFIO_RX_L10p
DIFFIO_TX_L11n
DIFFIO_TX_L11p
DIFFIO_RX_L11p
DIFFIO_TX_L12p
DIFFIO_RX_L12n
DIFFIO_RX_L12p
DIFFIO_RX_L19n
DIFFIO_RX_L19p
DIFFIO_TX_L20n
DIFFIO_TX_L20p
DIFFIO_RX_L20n
DIFFIO_RX_L20p
DIFFIO_RX_L21p
DIFFIO_RX_L23n
DIFFOUT_L1n
DIFFOUT_L1p
DIFFOUT_L2n
DIFFOUT_L2p
DIFFOUT_L3n
DIFFOUT_L3p
DIFFOUT_L4n
DIFFOUT_L4p
DIFFOUT_L5n
DIFFOUT_L5p
DIFFOUT_L6n
DIFFOUT_L6p
DIFFOUT_L7n
DIFFOUT_L7p
DIFFOUT_L8n
DIFFOUT_L8p
DIFFOUT_L9n
DIFFOUT_L9p
DIFFOUT_L10p
DIFFOUT_L11n
DIFFOUT_L11p
DIFFOUT_L12n
DIFFOUT_L12p
DIFFOUT_L13n
DIFFOUT_L13p
DIFFOUT_L14n
DIFFOUT_L14p
DIFFOUT_L15n
DIFFOUT_L15p
DIFFOUT_L17n
DIFFOUT_L17p
DIFFOUT_L18p
DIFFOUT_L19n
DIFFOUT_L20n
DIFFOUT_L20p
DIFFOUT_L21n
DIFFOUT_L21p
DIFFOUT_L22p
DIFFOUT_L23p
DIFFOUT_L24n
DIFFOUT_L24p
DIFFOUT_L38n
DIFFOUT_L38p
DIFFOUT_L39n
DIFFOUT_L39p
DIFFOUT_L40n
DIFFOUT_L40p
DIFFOUT_L42p
DIFFOUT_L46n
DIFFIO_RX_L24p
DIFFOUT_L48p
CLKUSR
DATA0
Pin List F1932
F1932
A36
B36
F36
G35
E36
G34
H34
E37
F37
M33
N33
J34
K34
R31
T31
J35
K35
P31
R30
H36
J36
M35
N35
F38
L36
M36
G37
H37
T30
U30
J37
K37
W31
W30
L35
L34
F39
N34
H38
J38
V31
V30
G39
P32
J39
K39
M38
M37
U32
V32
L39
L38
M39
R38
V37
N39
AA33
Dynamic
OCT Support
No
No
No
No
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4
for F1932
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
DQ1L
DQ1L
DQSn1L
DQS1L
DQ1L
DQ1L
DQSn2L
DQS2L
DQ2L
DQ2L
DQ2L
DQ2L
DQ3L
DQ3L
DQS3L
DQ3L
DQ3L
DQSn4L
DQS4L
DQ4L
DQ4L
DQ4L
DQ4L
DQ5L
DQ5L
DQ5L
DQ5L
DQS6L
DQ6L
DQ6L
DQ6L
DQ7L
DQ7L
DQS7L
DQ7L
DQ1L
DQ1L
DQ1L
DQ1L/CQn1L
DQ1L
DQ1L
DQSn1L/DQ1L
DQS1L/CQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ2L
DQ2L
DQ2L/CQn2L
DQ2L
DQ2L
DQSn2L/DQ2L
DQS2L/CQ2L
DQ2L
DQ2L
DQ2L
DQ2L
DQ3L
DQ3L
DQ3L
DQ3L
DQS3L/CQ3L
DQ3L
DQ3L
DQ3L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L/CQn1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQS1L/CQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQ1L
DQSn12L
DQS12L
DQ12L
DQ12L
DQSn13L
DQS13L
DQ13L
DQSn15L
DQ12L
DQ12L/CQn12L
DQ12L
DQ12L
DQSn12L/DQ12L
DQS12L/CQ12L
DQ12L
DQSn13L/DQ13L
DQ12L
DQ12L
DQ12L
DQ12L
DQ12L
DQ12L/CQn12L
DQ12L
DQ12L
DQ15L
DQ13L
DQ12L
Page 31 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
1C
VREF
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
VREFB1CN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
CLK1n
CLK1p
Optional Function(s)
PLL_L2_CLKOUT0n
PLL_L2_FB_CLKOUT0p
CLK1n
CLK1p
Configuration
Function
DATA1
DATA2
DATA3
DATA4
DATA5
DATA6
DATA7
INIT_DONE
CRC_ERROR
DEV_OE
DEV_CLRn
Dedicated Tx/Rx
Channel
DIFFIO_TX_L25p
DIFFIO_RX_L25n
Emulated LVDS
Output Channel
DIFFOUT_L49p
DIFFOUT_L50n
DIFFIO_TX_L26n
DIFFOUT_L51n
DIFFIO_RX_L26p
DIFFIO_TX_L27n
DIFFIO_TX_L27p
DIFFIO_RX_L27n
DIFFIO_RX_L27p
DIFFIO_TX_L28n
DIFFIO_TX_L28p
DIFFOUT_L52p
DIFFOUT_L53n
DIFFOUT_L53p
DIFFOUT_L54n
DIFFOUT_L54p
DIFFOUT_L55n
DIFFOUT_L55p
Pin List F1932
F1932
Y32
P38
P37
U38
U37
R40
P39
Y31
AA31
R39
T39
AA30
AB30
W40
V39
Dynamic
OCT Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
DQS for X4
for F1932
DQ16L
DQSn16L
DQS for X8/X9 for
F1932
DQ14L
DQ14L
DQ16L
DQ14L
DQS17L
DQ17L
DQ17L
DQ17L
DQ17L
DQS14L/CQ14L
DQ14L
DQ14L
DQ14L
DQ14L
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 32 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2C
2B
2B
2B
2B
2B
2B
2B
2B
2B
2B
2B
2B
2B
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
VREF
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2CN0
VREFB2BN0
VREFB2BN0
VREFB2BN0
VREFB2BN0
VREFB2BN0
VREFB2BN0
VREFB2BN0
VREFB2BN0
VREFB2BN0
VREFB2BN0
VREFB2BN0
VREFB2BN0
VREFB2BN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
CLK3p
CLK3n
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
CLK3p
CLK3n
Configuration
Function
Dedicated Tx/Rx
Channel
Emulated LVDS
Output Channel
DIFFIO_RX_L30p
DIFFIO_RX_L30n
DIFFIO_RX_L31p
DIFFIO_RX_L31n
DIFFIO_RX_L32p
DIFFIO_TX_L32n
DIFFIO_RX_L33n
DIFFIO_RX_L34p
DIFFIO_RX_L35p
DIFFIO_RX_L35n
DIFFIO_TX_L35p
DIFFIO_RX_L36p
DIFFIO_RX_L37p
DIFFIO_RX_L37n
DIFFIO_TX_L37p
DIFFIO_TX_L37n
DIFFIO_RX_L38n
DIFFIO_TX_L38p
DIFFIO_TX_L38n
DIFFIO_RX_L40p
DIFFIO_RX_L41p
DIFFIO_RX_L42p
DIFFIO_RX_L42n
DIFFIO_TX_L42p
DIFFIO_RX_L43p
DIFFIO_RX_L43n
DIFFIO_TX_L43p
DIFFIO_TX_L43n
DIFFIO_RX_L44p
DIFFIO_RX_L44n
DIFFIO_TX_L44p
DIFFIO_TX_L44n
DIFFIO_RX_L45p
DIFFIO_RX_L46p
DIFFIO_RX_L46n
DIFFIO_TX_L46p
DIFFIO_TX_L46n
DIFFIO_RX_L47p
DIFFIO_RX_L47n
DIFFIO_TX_L47p
DIFFIO_TX_L47n
DIFFIO_TX_L48p
DIFFIO_TX_L48n
DIFFIO_RX_L49p
DIFFIO_RX_L49n
DIFFIO_TX_L49p
DIFFIO_TX_L49n
DIFFIO_RX_L50p
DIFFIO_RX_L50n
DIFFIO_TX_L50p
DIFFIO_TX_L50n
DIFFIO_RX_L51p
DIFFIO_RX_L51n
DIFFIO_TX_L51p
DIFFIO_TX_L51n
DIFFOUT_L59p
DIFFOUT_L59n
DIFFOUT_L61p
DIFFOUT_L61n
DIFFOUT_L63p
DIFFOUT_L64n
DIFFOUT_L65n
DIFFOUT_L67p
DIFFOUT_L69p
DIFFOUT_L69n
DIFFOUT_L70p
DIFFOUT_L71p
DIFFOUT_L73p
DIFFOUT_L73n
DIFFOUT_L74p
DIFFOUT_L74n
DIFFOUT_L75n
DIFFOUT_L76p
DIFFOUT_L76n
DIFFOUT_L79p
DIFFOUT_L81p
DIFFOUT_L83p
DIFFOUT_L83n
DIFFOUT_L84p
DIFFOUT_L85p
DIFFOUT_L85n
DIFFOUT_L86p
DIFFOUT_L86n
DIFFOUT_L87p
DIFFOUT_L87n
DIFFOUT_L88p
DIFFOUT_L88n
DIFFOUT_L89p
DIFFOUT_L91p
DIFFOUT_L91n
DIFFOUT_L92p
DIFFOUT_L92n
DIFFOUT_L93p
DIFFOUT_L93n
DIFFOUT_L94p
DIFFOUT_L94n
DIFFOUT_L96p
DIFFOUT_L96n
DIFFOUT_L97p
DIFFOUT_L97n
DIFFOUT_L98p
DIFFOUT_L98n
DIFFOUT_L99p
DIFFOUT_L99n
DIFFOUT_L100p
DIFFOUT_L100n
DIFFOUT_L101p
DIFFOUT_L101n
DIFFOUT_L102p
DIFFOUT_L102n
Pin List F1932
F1932
AD39
AD40
AA38
Y38
AB39
AA39
Y39
AF38
W38
AE39
AD38
AC38
AF32
AH39
AG39
AF39
AD29
AD30
AG38
AE30
AE31
AJ39
AL39
AM38
AM39
AL35
AK38
AK39
AH31
AG32
AL36
AM37
AF30
AG31
AN39
AR39
AP39
AN35
AM35
AN37
AN38
AP35
AP36
AM33
AL34
AU39
AT39
AN33
AN34
AR37
AP37
AJ31
AJ32
AT37
AT38
AR34
AP34
Dynamic
OCT Support
No
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4
for F1932
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
DQ18L
DQ18L
DQS18L
DQSn18L
DQS19L
DQ19L
DQ20L
DQS20L
DQS21L
DQSn21L
DQ21L
DQ22L
DQS22L
DQSn22L
DQ23L
DQ23L
DQSn23L
DQ23L
DQ23L
DQ21L
DQ21L
DQS21L/CQ21L
DQSn21L/DQ21L
DQ21L/CQn21L
DQ21L
DQ22L
DQS22L/CQ22L
DQ22L/CQn22L
DQ22L
DQ22L
DQ23L
DQS23L/CQ23L
DQSn23L/DQ23L
DQ23L
DQ23L
DQ23L
DQ23L
DQ23L
DQ23L
DQ23L
DQS23L/CQ23L
DQSn23L/DQ23L
DQ23L
DQ23L
DQ23L/CQn23L
DQ23L
DQ23L
DQ23L
DQ23L
DQ23L
DQ23L
DQS25L
DQ26L
DQ26L
DQ26L
DQS26L
DQSn26L
DQ27L
DQ27L
DQS27L
DQSn27L
DQ27L
DQ27L
DQ27L
DQ27L
DQ27L
DQS27L/CQ27L
DQSn27L/DQ27L
DQ27L
DQ27L
DQ27L/CQn27L
DQ27L
DQ27L
DQ27L
DQS28L
DQSn28L
DQ28L
DQ28L
DQ29L
DQ29L
DQ29L
DQ29L
DQ30L
DQ30L
DQS30L
DQSn30L
DQ30L
DQ30L
DQ31L
DQ31L
DQ31L
DQ31L
DQS31L
DQSn31L
DQ32L
DQ32L
DQ32L
DQ32L
DQ32L
DQ32L
DQ32L
DQ32L
DQ32L/CQn32L
DQ32L
DQ32L
DQ32L
DQ33L
DQ33L
DQ33L
DQ33L
DQS33L/CQ33L
DQSn33L/DQ33L
DQ33L
DQ33L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
Page 33 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
2A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
VREF
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB2AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
PLL_L4_CLKp
PLL_L4_CLKn
nCONFIG
nSTATUS
CONF_DONE
PORSEL
nCE
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
RUP2A
RDN2A
PLL_L4_FB_CLKOUT0p
PLL_L4_CLKOUT0n
PLL_L4_CLKp
PLL_L4_CLKn
Dedicated Tx/Rx
Channel
DIFFIO_RX_L52p
DIFFIO_RX_L52n
DIFFIO_TX_L52p
DIFFIO_TX_L52n
DIFFIO_RX_L53p
DIFFIO_RX_L53n
DIFFIO_TX_L53p
DIFFIO_TX_L53n
DIFFIO_TX_L54p
DIFFIO_TX_L54n
DIFFIO_RX_L55p
DIFFIO_RX_L55n
DIFFIO_TX_L55p
DIFFIO_TX_L55n
DIFFIO_RX_L56p
DIFFIO_RX_L56n
DIFFIO_TX_L56p
DIFFIO_TX_L56n
Emulated LVDS
Output Channel
DIFFOUT_L103p
DIFFOUT_L103n
DIFFOUT_L104p
DIFFOUT_L104n
DIFFOUT_L105p
DIFFOUT_L105n
DIFFOUT_L106p
DIFFOUT_L106n
DIFFOUT_L108p
DIFFOUT_L108n
DIFFOUT_L109p
DIFFOUT_L109n
DIFFOUT_L110p
DIFFOUT_L110n
DIFFOUT_L111p
DIFFOUT_L111n
DIFFOUT_L112p
DIFFOUT_L112n
nCONFIG
nSTATUS
CONF_DONE
nCE
RDN3A
RUP3A
DIFFIO_RX_B1n
DIFFIO_RX_B1p
DIFFIO_RX_B2n
DIFFIO_RX_B2p
DIFFIO_RX_B3n
DIFFIO_RX_B3p
DIFFIO_RX_B4n
DIFFIO_RX_B4p
DIFFIO_RX_B5n
DIFFIO_RX_B5p
DIFFIO_RX_B6n
DIFFIO_RX_B6p
DIFFIO_RX_B7n
DIFFIO_RX_B7p
DIFFIO_RX_B8n
DIFFIO_RX_B8p
Pin List F1932
DIFFOUT_B1n
DIFFOUT_B1p
DIFFOUT_B2n
DIFFOUT_B2p
DIFFOUT_B3n
DIFFOUT_B3p
DIFFOUT_B4n
DIFFOUT_B4p
DIFFOUT_B5n
DIFFOUT_B5p
DIFFOUT_B6n
DIFFOUT_B6p
DIFFOUT_B7n
DIFFOUT_B7p
DIFFOUT_B8n
DIFFOUT_B8p
DIFFOUT_B9n
DIFFOUT_B9p
DIFFOUT_B10n
DIFFOUT_B10p
DIFFOUT_B11n
DIFFOUT_B11p
DIFFOUT_B12n
DIFFOUT_B12p
DIFFOUT_B13n
DIFFOUT_B13p
DIFFOUT_B14n
DIFFOUT_B14p
DIFFOUT_B15n
DIFFOUT_B15p
DIFFOUT_B16n
DIFFOUT_B16p
F1932
AU36
AU37
AK31
AK32
AW36
AW37
AR35
AT36
AU34
AT34
AV37
AV38
AV35
AU35
AY37
AY38
AJ30
AH30
AY39
AY40
BA36
AY36
AW38
AY35
AW35
BB35
BC35
BD35
BC34
BD34
BD33
BD32
BC32
BB32
BB31
BD31
BC31
AW34
BA33
BA34
AY34
AW33
BB33
BA31
AY31
BA32
AY32
AW31
AV31
AT33
AT32
AV34
AV33
AU32
AV32
AR32
AR31
Dynamic
OCT Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
No
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4
for F1932
DQS32L
DQSn32L
DQ32L
DQ32L
DQ33L
DQ33L
DQ33L
DQ33L
DQ34L
DQ34L
DQS34L
DQSn34L
DQ34L
DQ34L
DQS for X8/X9 for
F1932
DQ33L/CQn33L
DQ33L
DQ33L
DQ33L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L/CQn34L
DQ34L
DQ34L
DQ34L
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
DQS34L/CQ34L
DQSn34L/DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ34L
DQ1B
DQ1B
DQSn1B
DQS1B
DQ1B
DQ1B
DQSn2B
DQS2B
DQ2B
DQ2B
DQ2B
DQ2B
DQ3B
DQ3B
DQSn3B
DQS3B
DQ3B
DQ3B
DQSn4B
DQS4B
DQ4B
DQ4B
DQ4B
DQ4B
DQ5B
DQ5B
DQSn5B
DQS5B
DQ5B
DQ5B
DQSn6B
DQS6B
DQ1B
DQ1B
DQ1B
DQ1B/CQn1B
DQ1B
DQ1B
DQSn1B/DQ1B
DQS1B/CQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ2B
DQ2B
DQ2B
DQ2B/CQn2B
DQ2B
DQ2B
DQSn2B/DQ2B
DQS2B/CQ2B
DQ2B
DQ2B
DQ2B
DQ2B
DQ3B
DQ3B
DQ3B
DQ3B/CQn3B
DQ3B
DQ3B
DQSn3B/DQ3B
DQS3B/CQ3B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B/CQn1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQSn1B/DQ1B
DQS1B/CQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ2B
DQ2B
DQ2B
DQ2B
DQ2B
DQ2B
DQ2B
DQ2B/CQn2B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B/CQn1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQSn1B/DQ1B
DQS1B/CQ1B
DQ1B
DQ1B
DQ1B
DQ1B
Page 34 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3A
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
3B
VREF
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3AN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_B9n
DIFFIO_RX_B9p
DIFFIO_RX_B10n
DIFFIO_RX_B10p
DIFFIO_RX_B11n
DIFFIO_RX_B11p
DIFFIO_RX_B12n
DIFFIO_RX_B12p
DIFFIO_RX_B13n
DIFFIO_RX_B13p
DIFFIO_RX_B14n
DIFFIO_RX_B14p
DIFFIO_RX_B15n
DIFFIO_RX_B15p
DIFFIO_RX_B16n
DIFFIO_RX_B16p
DIFFIO_RX_B17n
DIFFIO_RX_B17p
DIFFIO_RX_B18n
DIFFIO_RX_B18p
DIFFIO_RX_B19n
DIFFIO_RX_B19p
DIFFIO_RX_B20n
DIFFIO_RX_B20p
DIFFIO_RX_B21n
DIFFIO_RX_B21p
DIFFIO_RX_B22n
DIFFIO_RX_B22p
Pin List F1932
Emulated LVDS
Output Channel
DIFFOUT_B17n
DIFFOUT_B17p
DIFFOUT_B18n
DIFFOUT_B18p
DIFFOUT_B19n
DIFFOUT_B19p
DIFFOUT_B20n
DIFFOUT_B20p
DIFFOUT_B21n
DIFFOUT_B21p
DIFFOUT_B22n
DIFFOUT_B22p
DIFFOUT_B23n
DIFFOUT_B23p
DIFFOUT_B24n
DIFFOUT_B24p
DIFFOUT_B25n
DIFFOUT_B25p
DIFFOUT_B26n
DIFFOUT_B26p
DIFFOUT_B27n
DIFFOUT_B27p
DIFFOUT_B28n
DIFFOUT_B28p
DIFFOUT_B29n
DIFFOUT_B29p
DIFFOUT_B30n
DIFFOUT_B30p
DIFFOUT_B31n
DIFFOUT_B31p
DIFFOUT_B32n
DIFFOUT_B32p
DIFFOUT_B33n
DIFFOUT_B33p
DIFFOUT_B34n
DIFFOUT_B34p
DIFFOUT_B35n
DIFFOUT_B35p
DIFFOUT_B36n
DIFFOUT_B36p
DIFFOUT_B37n
DIFFOUT_B37p
DIFFOUT_B38n
DIFFOUT_B38p
DIFFOUT_B39n
DIFFOUT_B39p
DIFFOUT_B40n
DIFFOUT_B40p
DIFFOUT_B41n
DIFFOUT_B41p
DIFFOUT_B42n
DIFFOUT_B42p
DIFFOUT_B43n
DIFFOUT_B43p
DIFFOUT_B44n
DIFFOUT_B44p
DIFFOUT_B45n
F1932
AT31
AU31
AT30
AR30
AM30
AM31
AN31
AN30
AL32
AN29
AM29
AL29
AK29
AK30
AL28
AK28
BD30
BD29
BC29
BB30
BD28
BC28
BD27
BD26
BC26
BB26
BD25
BC25
AY29
AY28
BA30
BA29
AW29
AW30
BB28
BA28
AY26
AW26
BA27
BA26
AT29
AR29
AV29
AU29
AU28
AV28
AW28
AV27
AU27
AT26
AV26
AU26
AN28
AR27
AR28
AP28
AM28
Dynamic
OCT Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4
for F1932
DQ6B
DQ6B
DQ6B
DQ6B
DQ7B
DQ7B
DQSn7B
DQS7B
DQ7B
DQ7B
DQSn8B
DQS8B
DQ8B
DQ8B
DQ8B
DQ8B
DQ9B
DQ9B
DQSn9B
DQS9B
DQ9B
DQ9B
DQSn10B
DQS10B
DQ10B
DQ10B
DQ10B
DQ10B
DQ11B
DQ11B
DQSn11B
DQS11B
DQ11B
DQ11B
DQSn12B
DQS12B
DQ12B
DQ12B
DQ12B
DQ12B
DQ13B
DQ13B
DQSn13B
DQS13B
DQ13B
DQ13B
DQSn14B
DQS14B
DQ14B
DQ14B
DQ14B
DQ14B
DQ15B
DQ15B
DQSn15B
DQS15B
DQ15B
DQS for X8/X9 for
F1932
DQ3B
DQ3B
DQ3B
DQ3B
DQ4B
DQ4B
DQ4B
DQ4B/CQn4B
DQ4B
DQ4B
DQSn4B/DQ4B
DQS4B/CQ4B
DQ4B
DQ4B
DQ4B
DQ4B
DQ9B
DQ9B
DQ9B
DQ9B/CQn9B
DQ9B
DQ9B
DQSn9B/DQ9B
DQS9B/CQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ10B
DQ10B
DQ10B
DQ10B/CQn10B
DQ10B
DQ10B
DQSn10B/DQ10B
DQS10B/CQ10B
DQ10B
DQ10B
DQ10B
DQ10B
DQ11B
DQ11B
DQ11B
DQ11B/CQn11B
DQ11B
DQ11B
DQSn11B/DQ11B
DQS11B/CQ11B
DQ11B
DQ11B
DQ11B
DQ11B
DQ12B
DQ12B
DQ12B
DQ12B/CQn12B
DQ12B
DQS for X16/ X18 for
F1932
DQ2B
DQ2B
DQ2B
DQ2B
DQ2B
DQ2B
DQSn2B/DQ2B
DQS2B/CQ2B
DQ2B
DQ2B
DQ2B
DQ2B
DQ2B
DQ2B
DQ2B
DQ2B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B/CQn9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQSn9B/DQ9B
DQS9B/CQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ10B
DQ10B
DQ10B
DQ10B
DQ10B
DQ10B
DQ10B
DQ10B/CQn10B
DQ10B
DQ10B
DQ10B
DQ10B
DQ10B
DQ10B
DQSn10B/DQ10B
DQS10B/CQ10B
DQ10B
DQS for X32/ X36 for
F1932
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ1B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B/CQn9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQSn9B/DQ9B
DQS9B/CQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
Page 35 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
3B
3B
3B
3B
3B
3B
3B
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
3C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
VREF
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3BN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB3CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_B23n
DIFFIO_RX_B23p
DIFFIO_RX_B24n
DIFFIO_RX_B24p
RDN3C
RUP3C
DIFFIO_RX_B25n
DIFFIO_RX_B25p
DIFFIO_RX_B26n
DIFFIO_RX_B26p
DIFFIO_RX_B27n
DIFFIO_RX_B27p
DIFFIO_RX_B28n
DIFFIO_RX_B28p
DIFFIO_RX_B29n
DIFFIO_RX_B29p
PLL_B1_CLKOUT4
PLL_B1_CLKOUT3
DIFFIO_RX_B30n
DIFFIO_RX_B30p
PLL_B1_CLKOUT0n
PLL_B1_CLKOUT0p
PLL_B1_FBn/CLKOUT2
PLL_B1_FBp/CLKOUT1
CLK5n
CLK5p
CLK4n
CLK4p
CLK6p
CLK6n
CLK7p
CLK7n
PLL_B2_FBp/CLKOUT1
PLL_B2_FBn/CLKOUT2
PLL_B2_CLKOUT0p
PLL_B2_CLKOUT0n
DIFFIO_RX_B31n
DIFFIO_RX_B31p
DIFFIO_RX_B32n
DIFFIO_RX_B32p
DIFFIO_RX_B33p
DIFFIO_RX_B33n
DIFFIO_RX_B34p
DIFFIO_RX_B34n
DIFFIO_RX_B35p
DIFFIO_RX_B35n
PLL_B2_CLKOUT3
PLL_B2_CLKOUT4
DIFFIO_RX_B36p
DIFFIO_RX_B36n
DIFFIO_RX_B37p
DIFFIO_RX_B37n
Pin List F1932
Emulated LVDS
Output Channel
DIFFOUT_B45p
DIFFOUT_B46n
DIFFOUT_B46p
DIFFOUT_B47n
DIFFOUT_B47p
DIFFOUT_B48n
DIFFOUT_B48p
DIFFOUT_B49n
DIFFOUT_B49p
DIFFOUT_B50n
DIFFOUT_B50p
DIFFOUT_B51n
DIFFOUT_B51p
DIFFOUT_B52n
DIFFOUT_B52p
DIFFOUT_B53n
DIFFOUT_B53p
DIFFOUT_B54n
DIFFOUT_B54p
DIFFOUT_B55n
DIFFOUT_B55p
DIFFOUT_B56n
DIFFOUT_B56p
DIFFOUT_B57n
DIFFOUT_B57p
DIFFOUT_B58n
DIFFOUT_B58p
DIFFOUT_B59n
DIFFOUT_B59p
DIFFOUT_B60n
DIFFOUT_B60p
DIFFOUT_B61n
DIFFOUT_B61p
DIFFOUT_B62n
DIFFOUT_B62p
DIFFOUT_B63n
DIFFOUT_B63p
DIFFOUT_B64n
DIFFOUT_B64p
DIFFOUT_B65p
DIFFOUT_B65n
DIFFOUT_B66p
DIFFOUT_B66n
DIFFOUT_B67p
DIFFOUT_B67n
DIFFOUT_B68p
DIFFOUT_B68n
DIFFOUT_B69p
DIFFOUT_B69n
DIFFOUT_B70p
DIFFOUT_B70n
DIFFOUT_B71p
DIFFOUT_B71n
DIFFOUT_B72p
DIFFOUT_B72n
DIFFOUT_B73p
DIFFOUT_B73n
F1932
AR26
AK27
AK26
AM27
AL26
AN26
AM26
BB25
AW25
BA25
AY25
BA24
AW24
BD24
BD23
BA23
AY23
BC23
BB23
AW23
AV23
AV25
AV24
AT23
AU23
AR25
AP25
AM25
AN24
AT25
AT24
AM24
AL23
AN23
AM23
AK23
AJ24
AL25
AK24
AK21
AL22
AJ22
AK22
AM21
AM22
AU22
AV22
AT20
AU20
AT21
AR20
AN20
AP20
BA22
BB22
BD21
BD22
Dynamic
OCT Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4
for F1932
DQ15B
DQSn16B
DQS16B
DQ16B
DQ16B
DQ16B
DQ16B
DQ17B
DQ17B
DQSn17B
DQS17B
DQ17B
DQ17B
DQSn18B
DQS18B
DQ18B
DQ18B
DQ18B
DQ18B
DQ19B
DQ19B
DQSn19B
DQS19B
DQ19B
DQ19B
DQS for X8/X9 for
F1932
DQ12B
DQSn12B/DQ12B
DQS12B/CQ12B
DQ12B
DQ12B
DQ12B
DQ12B
DQ17B
DQ17B
DQ17B
DQ17B/CQn17B
DQ17B
DQ17B
DQSn17B/DQ17B
DQS17B/CQ17B
DQ17B
DQ17B
DQ17B
DQ17B
DQS for X16/ X18 for
F1932
DQ10B
DQ10B
DQ10B
DQ10B
DQ10B
DQ10B
DQ10B
DQS for X32/ X36 for
F1932
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ9B
DQ20B
DQ20B
DQS20B
DQSn20B
Page 36 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4C
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
4B
VREF
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4CN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_B38p
DIFFIO_RX_B38n
DIFFIO_RX_B39p
DIFFIO_RX_B39n
DIFFIO_RX_B40p
DIFFIO_RX_B40n
DIFFIO_RX_B41p
DIFFIO_RX_B41n
DIFFIO_RX_B42p
DIFFIO_RX_B42n
DIFFIO_RX_B43p
DIFFIO_RX_B43n
DIFFIO_RX_B44p
DIFFIO_RX_B44n
DIFFIO_RX_B45p
DIFFIO_RX_B45n
DIFFIO_RX_B46p
DIFFIO_RX_B46n
DIFFIO_RX_B47p
DIFFIO_RX_B47n
DIFFIO_RX_B48p
DIFFIO_RX_B48n
DIFFIO_RX_B49p
DIFFIO_RX_B49n
DIFFIO_RX_B50p
DIFFIO_RX_B50n
DIFFIO_RX_B51p
DIFFIO_RX_B51n
Pin List F1932
Emulated LVDS
Output Channel
DIFFOUT_B74p
DIFFOUT_B74n
DIFFOUT_B75p
DIFFOUT_B75n
DIFFOUT_B76p
DIFFOUT_B76n
DIFFOUT_B77p
DIFFOUT_B77n
DIFFOUT_B78p
DIFFOUT_B78n
DIFFOUT_B79p
DIFFOUT_B79n
DIFFOUT_B80p
DIFFOUT_B80n
DIFFOUT_B81p
DIFFOUT_B81n
DIFFOUT_B82p
DIFFOUT_B82n
DIFFOUT_B83p
DIFFOUT_B83n
DIFFOUT_B84p
DIFFOUT_B84n
DIFFOUT_B85p
DIFFOUT_B85n
DIFFOUT_B86p
DIFFOUT_B86n
DIFFOUT_B87p
DIFFOUT_B87n
DIFFOUT_B88p
DIFFOUT_B88n
DIFFOUT_B89p
DIFFOUT_B89n
DIFFOUT_B90p
DIFFOUT_B90n
DIFFOUT_B91p
DIFFOUT_B91n
DIFFOUT_B92p
DIFFOUT_B92n
DIFFOUT_B93p
DIFFOUT_B93n
DIFFOUT_B94p
DIFFOUT_B94n
DIFFOUT_B95p
DIFFOUT_B95n
DIFFOUT_B96p
DIFFOUT_B96n
DIFFOUT_B97p
DIFFOUT_B97n
DIFFOUT_B98p
DIFFOUT_B98n
DIFFOUT_B99p
DIFFOUT_B99n
DIFFOUT_B100p
DIFFOUT_B100n
DIFFOUT_B101p
DIFFOUT_B101n
DIFFOUT_B102p
F1932
BB21
BC22
BC20
BD20
BA20
BB20
BC19
BD19
AY22
AW22
AW20
AY20
AV20
AW21
AN19
AP19
AM18
AN18
AN17
AP17
AK20
AL20
AM19
AM20
AL19
AJ20
AV18
AV19
AT19
AU19
AR19
AT18
AT17
AU17
AU16
AV16
AR16
AT16
BA18
BA19
AW19
AY19
AW17
AW18
BA15
BA16
AY16
AY17
AW15
AW16
BB18
BC17
BB17
BA17
BD17
BD18
BB15
Dynamic
OCT Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4
for F1932
DQ20B
DQ20B
DQ21B
DQ21B
DQ21B
DQ21B
DQS21B
DQSn21B
DQ22B
DQ22B
DQS22B
DQSn22B
DQ22B
DQ22B
DQ23B
DQ23B
DQ23B
DQ23B
DQS23B
DQSn23B
DQ24B
DQ24B
DQS24B
DQSn24B
DQ24B
DQ24B
DQ25B
DQ25B
DQ25B
DQ25B
DQS25B
DQSn25B
DQ26B
DQ26B
DQS26B
DQSn26B
DQ26B
DQ26B
DQ27B
DQ27B
DQ27B
DQ27B
DQS27B
DQSn27B
DQ28B
DQ28B
DQS28B
DQSn28B
DQ28B
DQ28B
DQ29B
DQ29B
DQ29B
DQ29B
DQS29B
DQSn29B
DQ30B
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
DQ22B
DQ22B
DQ22B
DQ22B
DQS22B/CQ22B
DQSn22B/DQ22B
DQ22B
DQ22B
DQ22B/CQn22B
DQ22B
DQ22B
DQ22B
DQ27B
DQ27B
DQ27B
DQ27B
DQS27B/CQ27B
DQSn27B/DQ27B
DQ27B
DQ27B
DQ27B/CQn27B
DQ27B
DQ27B
DQ27B
DQ28B
DQ28B
DQ28B
DQ28B
DQS28B/CQ28B
DQSn28B/DQ28B
DQ28B
DQ28B
DQ28B/CQn28B
DQ28B
DQ28B
DQ28B
DQ29B
DQ29B
DQ29B
DQ29B
DQS29B/CQ29B
DQSn29B/DQ29B
DQ29B
DQ29B
DQ29B/CQn29B
DQ29B
DQ29B
DQ29B
DQ30B
DQ30B
DQ30B
DQ30B
DQS30B/CQ30B
DQSn30B/DQ30B
DQ30B
DQ29B
DQ29B
DQ29B
DQ29B
DQ29B
DQ29B
DQ29B
DQ29B
DQS29B/CQ29B
DQSn29B/DQ29B
DQ29B
DQ29B
DQ29B
DQ29B
DQ29B
DQ29B
DQ29B/CQn29B
DQ29B
DQ29B
DQ29B
DQ29B
DQ29B
DQ29B
DQ29B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQS30B/CQ30B
DQSn30B/DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B/CQn30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQS30B/CQ30B
DQSn30B/DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B/CQn30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
Page 37 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
4B
4B
4B
4B
4B
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
4A
VREF
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4BN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
VREFB4AN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
nIO_PULLUP
nCEO
DCLK
nCSO
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_B52p
DIFFIO_RX_B52n
DIFFIO_RX_B53p
DIFFIO_RX_B53n
DIFFIO_RX_B54p
DIFFIO_RX_B54n
DIFFIO_RX_B55p
DIFFIO_RX_B55n
DIFFIO_RX_B56p
DIFFIO_RX_B56n
DIFFIO_RX_B57p
DIFFIO_RX_B57n
DIFFIO_RX_B58p
DIFFIO_RX_B58n
DIFFIO_RX_B59p
DIFFIO_RX_B59n
DIFFIO_RX_B60p
DIFFIO_RX_B60n
DIFFIO_RX_B61p
DIFFIO_RX_B61n
DIFFIO_RX_B62p
DIFFIO_RX_B62n
DIFFIO_RX_B63p
DIFFIO_RX_B63n
RUP4A
RDN4A
DIFFIO_RX_B64p
DIFFIO_RX_B64n
nIO_PULLUP
nCEO
DCLK
nCSO
Pin List F1932
Emulated LVDS
Output Channel
DIFFOUT_B102n
DIFFOUT_B103p
DIFFOUT_B103n
DIFFOUT_B104p
DIFFOUT_B104n
DIFFOUT_B105p
DIFFOUT_B105n
DIFFOUT_B106p
DIFFOUT_B106n
DIFFOUT_B107p
DIFFOUT_B107n
DIFFOUT_B108p
DIFFOUT_B108n
DIFFOUT_B109p
DIFFOUT_B109n
DIFFOUT_B110p
DIFFOUT_B110n
DIFFOUT_B111p
DIFFOUT_B111n
DIFFOUT_B112p
DIFFOUT_B112n
DIFFOUT_B113p
DIFFOUT_B113n
DIFFOUT_B114p
DIFFOUT_B114n
DIFFOUT_B115p
DIFFOUT_B115n
DIFFOUT_B116p
DIFFOUT_B116n
DIFFOUT_B117p
DIFFOUT_B117n
DIFFOUT_B118p
DIFFOUT_B118n
DIFFOUT_B119p
DIFFOUT_B119n
DIFFOUT_B120p
DIFFOUT_B120n
DIFFOUT_B121p
DIFFOUT_B121n
DIFFOUT_B122p
DIFFOUT_B122n
DIFFOUT_B123p
DIFFOUT_B123n
DIFFOUT_B124p
DIFFOUT_B124n
DIFFOUT_B125p
DIFFOUT_B125n
DIFFOUT_B126p
DIFFOUT_B126n
DIFFOUT_B127p
DIFFOUT_B127n
DIFFOUT_B128p
DIFFOUT_B128n
F1932
BC16
BD15
BD16
BC14
BD14
AJ18
AK18
AM16
AM17
AK17
AL17
AK16
AJ16
AM14
AM15
AL14
AK15
AU14
AV15
AT14
AU13
AT12
AT13
AR14
AR13
AP16
AR15
AN15
AN14
AY14
BA14
AV14
AW14
AY13
BA13
AV13
BA12
AW12
AY11
AV12
BA11
BB14
BC13
BB12
BB13
BD12
BD13
BD10
BD11
BC10
BC11
BA10
BB10
AV11
AW7
AY9
BA9
Dynamic
OCT Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
DQS for X4
for F1932
DQ30B
DQS30B
DQSn30B
DQ30B
DQ30B
DQ31B
DQ31B
DQ31B
DQ31B
DQS31B
DQSn31B
DQ32B
DQ32B
DQS32B
DQSn32B
DQ32B
DQ32B
DQ33B
DQ33B
DQ33B
DQ33B
DQS33B
DQSn33B
DQ34B
DQ34B
DQS34B
DQSn34B
DQ34B
DQ34B
DQ35B
DQ35B
DQ35B
DQ35B
DQS35B
DQSn35B
DQ36B
DQ36B
DQS36B
DQSn36B
DQ36B
DQ36B
DQ37B
DQ37B
DQ37B
DQ37B
DQS37B
DQSn37B
DQ38B
DQ38B
DQS38B
DQSn38B
DQ38B
DQ38B
DQS for X8/X9 for
F1932
DQ30B
DQ30B/CQn30B
DQ30B
DQ30B
DQ30B
DQ35B
DQ35B
DQ35B
DQ35B
DQS35B/CQ35B
DQSn35B/DQ35B
DQ35B
DQ35B
DQ35B/CQn35B
DQ35B
DQ35B
DQ35B
DQ36B
DQ36B
DQ36B
DQ36B
DQS36B/CQ36B
DQSn36B/DQ36B
DQ36B
DQ36B
DQ36B/CQn36B
DQ36B
DQ36B
DQ36B
DQ37B
DQ37B
DQ37B
DQ37B
DQS37B/CQ37B
DQSn37B/DQ37B
DQ37B
DQ37B
DQ37B/CQn37B
DQ37B
DQ37B
DQ37B
DQ38B
DQ38B
DQ38B
DQ38B
DQS38B/CQ38B
DQSn38B/DQ38B
DQ38B
DQ38B
DQ38B/CQn38B
DQ38B
DQ38B
DQ38B
DQS for X16/ X18 for
F1932
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ37B
DQ37B
DQ37B
DQ37B
DQ37B
DQ37B
DQ37B
DQ37B
DQS37B/CQ37B
DQSn37B/DQ37B
DQ37B
DQ37B
DQ37B
DQ37B
DQ37B
DQ37B
DQ37B/CQn37B
DQ37B
DQ37B
DQ37B
DQ37B
DQ37B
DQ37B
DQ37B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQS38B/CQ38B
DQSn38B/DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B/CQn38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQS for X32/ X36 for
F1932
DQ30B
DQ30B
DQ30B
DQ30B
DQ30B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQS38B/CQ38B
DQSn38B/DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B/CQn38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
DQ38B
Page 38 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5A
5B
5B
5B
5B
5B
5B
5B
5B
5B
5B
5B
5B
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5AN0
VREFB5BN0
VREFB5BN0
VREFB5BN0
VREFB5BN0
VREFB5BN0
VREFB5BN0
VREFB5BN0
VREFB5BN0
VREFB5BN0
VREFB5BN0
VREFB5BN0
VREFB5BN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
ASDO
PLL_R4_CLKn
PLL_R4_CLKp
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
PLL_R4_CLKn
PLL_R4_CLKp
PLL_R4_CLKOUT0n
PLL_R4_FB_CLKOUT0p
RDN5A
RUP5A
Configuration
Function
ASDO
Dedicated Tx/Rx
Channel
Emulated LVDS
Output Channel
DIFFIO_TX_R1n
DIFFIO_TX_R1p
DIFFIO_RX_R1n
DIFFIO_RX_R1p
DIFFIO_TX_R2n
DIFFIO_TX_R2p
DIFFIO_RX_R2n
DIFFIO_RX_R2p
DIFFIO_TX_R3n
DIFFIO_TX_R3p
DIFFIO_RX_R3n
DIFFIO_RX_R3p
DIFFIO_TX_R4n
DIFFIO_TX_R4p
DIFFIO_RX_R4n
DIFFIO_RX_R4p
DIFFIO_TX_R5n
DIFFIO_TX_R5p
DIFFIO_RX_R5n
DIFFIO_RX_R5p
DIFFIO_TX_R6n
DIFFIO_TX_R6p
DIFFIO_RX_R6n
DIFFIO_RX_R6p
DIFFIO_TX_R7n
DIFFIO_TX_R7p
DIFFIO_RX_R7p
DIFFIO_TX_R8n
DIFFIO_TX_R8p
DIFFIO_RX_R8n
DIFFIO_RX_R8p
DIFFIO_TX_R9p
DIFFIO_TX_R10n
DIFFIO_TX_R10p
DIFFIO_RX_R10p
DIFFIO_TX_R11n
DIFFIO_TX_R11p
DIFFIO_RX_R11n
DIFFIO_RX_R11p
DIFFIO_TX_R12n
DIFFIO_TX_R12p
DIFFIO_RX_R12p
DIFFIO_TX_R13n
DIFFIO_TX_R13p
DIFFIO_TX_R14n
DIFFIO_TX_R14p
DIFFIO_RX_R14p
DIFFIO_TX_R15p
DIFFIO_RX_R15n
DIFFIO_RX_R15p
DIFFIO_TX_R16p
DIFFIO_RX_R16n
DIFFIO_RX_R16p
DIFFIO_RX_R17n
DIFFOUT_R1n
DIFFOUT_R1p
DIFFOUT_R2n
DIFFOUT_R2p
DIFFOUT_R3n
DIFFOUT_R3p
DIFFOUT_R4n
DIFFOUT_R4p
DIFFOUT_R5n
DIFFOUT_R5p
DIFFOUT_R6n
DIFFOUT_R6p
DIFFOUT_R7n
DIFFOUT_R7p
DIFFOUT_R8n
DIFFOUT_R8p
DIFFOUT_R9n
DIFFOUT_R9p
DIFFOUT_R10n
DIFFOUT_R10p
DIFFOUT_R11n
DIFFOUT_R11p
DIFFOUT_R12n
DIFFOUT_R12p
DIFFOUT_R13n
DIFFOUT_R13p
DIFFOUT_R14p
DIFFOUT_R15n
DIFFOUT_R15p
DIFFOUT_R16n
DIFFOUT_R16p
DIFFOUT_R17p
DIFFOUT_R19n
DIFFOUT_R19p
DIFFOUT_R20p
DIFFOUT_R21n
DIFFOUT_R21p
DIFFOUT_R22n
DIFFOUT_R22p
DIFFOUT_R23n
DIFFOUT_R23p
DIFFOUT_R24p
DIFFOUT_R25n
DIFFOUT_R25p
DIFFOUT_R27n
DIFFOUT_R27p
DIFFOUT_R28p
DIFFOUT_R29p
DIFFOUT_R30n
DIFFOUT_R30p
DIFFOUT_R31p
DIFFOUT_R32n
DIFFOUT_R32p
DIFFOUT_R34n
Pin List F1932
F1932
AW10
AY5
AY6
AR10
AP10
AY7
AY8
AR8
AP9
AV7
AV8
AK14
AJ14
AV10
AU10
AU11
AT11
AW8
AW9
AN11
AM11
AU8
AU9
AN12
AM12
AR7
AT8
AH14
AG15
AV6
AR11
AP11
AT6
AT7
AL13
AT9
AT10
AR6
AN8
AN9
AP6
AN7
AL10
AL11
AN6
AF15
AE16
AG13
AG14
AL6
AJ13
AL8
AL9
AF13
AM6
AM7
AK7
Dynamic
OCT Support
No
No
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4
for F1932
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
DQ1R
DQ1R
DQSn1R
DQS1R
DQ1R
DQ1R
DQSn2R
DQS2R
DQ2R
DQ2R
DQ2R
DQ2R
DQ3R
DQ3R
DQSn3R
DQS3R
DQ3R
DQ3R
DQSn4R
DQS4R
DQ4R
DQ4R
DQ4R
DQ5R
DQ5R
DQSn5R
DQS5R
DQ5R
DQ6R
DQ6R
DQ6R
DQ7R
DQ7R
DQSn7R
DQS7R
DQ7R
DQ7R
DQ1R
DQ1R
DQ1R
DQ1R/CQn1R
DQ1R
DQ1R
DQSn1R/DQ1R
DQS1R/CQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ2R
DQ2R
DQ2R
DQ2R/CQn2R
DQ2R
DQ2R
DQSn2R/DQ2R
DQS2R/CQ2R
DQ2R
DQ2R
DQ2R
DQ3R
DQ3R
DQ3R
DQ3R/CQn3R
DQ3R
DQ3R
DQ3R
DQ3R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R/CQn1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQSn1R/DQ1R
DQS1R/CQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ1R
DQ8R
DQ8R
DQ8R
DQ8R
DQS9R
DQ9R
DQ9R
DQ9R
DQ10R
DQSn10R
DQS10R
DQ8R
DQ8R
DQ8R
DQ8R
DQS8R/CQ8R
DQ8R
DQ8R
DQ8R
Page 39 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
5C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6C
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
VREF
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB5CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6CN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
CLK8n
CLK8p
CLK10p
CLK10n
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
CLK9p
CLK8n
CLK8p
CLK10p
CLK10n
CLK11p
PLL_R2_FB_CLKOUT0p
PLL_R2_CLKOUT0n
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_R19n
DIFFIO_RX_R19p
DIFFIO_TX_R20n
DIFFIO_TX_R20p
DIFFIO_RX_R20p
DIFFIO_RX_R21p
DIFFIO_TX_R22n
DIFFIO_TX_R22p
DIFFIO_RX_R22n
DIFFIO_RX_R22p
DIFFIO_RX_R23n
DIFFIO_RX_R24n
DIFFIO_RX_R24p
DIFFIO_RX_R25n
DIFFIO_TX_R26n
DIFFIO_RX_R26p
DIFFIO_RX_R28p
Emulated LVDS
Output Channel
DIFFOUT_R38n
DIFFOUT_R38p
DIFFOUT_R39n
DIFFOUT_R39p
DIFFOUT_R40p
DIFFOUT_R42p
DIFFOUT_R43n
DIFFOUT_R43p
DIFFOUT_R44n
DIFFOUT_R44p
DIFFOUT_R46n
DIFFOUT_R48n
DIFFOUT_R48p
DIFFOUT_R50n
DIFFOUT_R51n
DIFFOUT_R52p
DIFFOUT_R56p
DIFFIO_RX_R29p
DIFFIO_TX_R29p
DIFFIO_TX_R29n
DIFFIO_RX_R30n
DIFFIO_RX_R31p
DIFFIO_TX_R31p
DIFFIO_TX_R31n
DIFFIO_RX_R32p
DIFFIO_RX_R32n
DIFFIO_RX_R33p
DIFFIO_RX_R34p
DIFFIO_RX_R34n
DIFFIO_RX_R35p
DIFFIO_RX_R37p
DIFFIO_RX_R37n
DIFFIO_TX_R37p
DIFFIO_TX_R37n
DIFFIO_RX_R38p
DIFFIO_TX_R38p
DIFFIO_TX_R38n
DIFFIO_RX_R45p
DIFFIO_TX_R45p
DIFFIO_TX_R45n
DIFFIO_RX_R46p
DIFFIO_RX_R46n
DIFFIO_TX_R46p
DIFFIO_TX_R46n
DIFFIO_RX_R47p
DIFFIO_RX_R47n
DIFFIO_RX_R48p
DIFFIO_RX_R48n
DIFFIO_TX_R48p
DIFFIO_TX_R48n
DIFFIO_RX_R49p
DIFFIO_TX_R49p
DIFFIO_RX_R50p
DIFFOUT_R57p
DIFFOUT_R58p
DIFFOUT_R58n
DIFFOUT_R59n
DIFFOUT_R61p
DIFFOUT_R62p
DIFFOUT_R62n
DIFFOUT_R63p
DIFFOUT_R63n
DIFFOUT_R65p
DIFFOUT_R67p
DIFFOUT_R67n
DIFFOUT_R69p
DIFFOUT_R73p
DIFFOUT_R73n
DIFFOUT_R74p
DIFFOUT_R74n
DIFFOUT_R75p
DIFFOUT_R76p
DIFFOUT_R76n
DIFFOUT_R89p
DIFFOUT_R90p
DIFFOUT_R90n
DIFFOUT_R91p
DIFFOUT_R91n
DIFFOUT_R92p
DIFFOUT_R92n
DIFFOUT_R93p
DIFFOUT_R93n
DIFFOUT_R95p
DIFFOUT_R95n
DIFFOUT_R96p
DIFFOUT_R96n
DIFFOUT_R97p
DIFFOUT_R98p
DIFFOUT_R99p
Pin List F1932
F1932
AK6
AJ7
AD15
AC15
AH6
AJ6
AE14
AD14
AG6
AF6
AG7
AA6
Y6
AD7
AA7
AE6
AB6
AD5
AD6
W6
W5
V7
Y14
AA14
U7
U6
Y15
AA15
N6
P6
T6
P7
R6
L6
L7
M6
W14
V13
K6
M8
N8
J6
U14
U13
J8
J7
V15
V14
L9
K8
H8
H7
M12
M11
H6
R13
F8
Dynamic
OCT Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
No
No
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4
for F1932
DQSn12R
DQS12R
DQ12R
DQ12R
DQS13R
DQ13R
DQ14R
DQ14R
DQSn14R
DQS14R
DQSn15R
DQ15R
DQ15R
DQSn16R
DQ16R
DQS17R
DQS for X8/X9 for
F1932
DQ12R
DQ12R/CQn12R
DQ12R
DQ12R
DQS12R/CQ12R
DQ12R
DQ13R
DQ13R
DQ13R
DQ13R/CQn13R
DQSn13R/DQ13R
DQ13R
DQ13R
DQ14R
DQ14R
DQS14R/CQ14R
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
DQ12R
DQ12R
DQ12R
DQ12R
DQ12R/CQn12R
DQ12R
DQ12R
DQ12R
DQSn12R/DQ12R
DQS12R/CQ12R
DQ12R
DQ12R
DQ12R
DQ18R
DQS18R
DQ19R
DQ19R
DQS19R
DQSn19R
DQ20R
DQS20R
DQSn20R
DQS21R
DQS22R
DQSn22R
DQ23R
DQ23R
DQS23R
DQ23R
DQ23R
DQ21R
DQS21R/CQ21R
DQ21R
DQ21R
DQ21R/CQn21R
DQ21R
DQ22R
DQS22R/CQ22R
DQSn22R/DQ22R
DQ22R/CQn22R
DQS23R/CQ23R
DQSn23R/DQ23R
DQ23R
DQ23R
DQ23R/CQn23R
DQ23R
DQ23R
DQ23R
DQ23R
DQ23R
DQS23R/CQ23R
DQ23R/CQn23R
DQ23R
DQ23R
DQ23R
DQ23R
DQ23R
DQ23R
DQ28R
DQ28R
DQS28R
DQSn28R
DQ28R
DQ28R
DQ29R
DQ29R
DQS29R
DQSn29R
DQ30R
DQ30R
DQS30R
DQ30R
DQ31R
DQ32R
DQ32R
DQS32R/CQ32R
DQSn32R/DQ32R
DQ32R
DQ32R
DQ32R/CQn32R
DQ32R
DQ33R
DQ34R
Page 40 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
6A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
VREF
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB6AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
MSEL2
MSEL1
MSEL0
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
RUP6A
RDN6A
PLL_R1_FB_CLKOUT0p
PLL_R1_CLKOUT0n
Dedicated Tx/Rx
Channel
DIFFIO_RX_R50n
DIFFIO_TX_R50p
DIFFIO_RX_R51p
DIFFIO_TX_R51p
DIFFIO_TX_R51n
DIFFIO_RX_R52p
DIFFIO_RX_R52n
DIFFIO_TX_R52p
DIFFIO_TX_R52n
DIFFIO_RX_R53p
DIFFIO_RX_R53n
DIFFIO_TX_R53p
DIFFIO_TX_R53n
DIFFIO_RX_R54p
DIFFIO_RX_R54n
DIFFIO_TX_R54p
DIFFIO_TX_R54n
DIFFIO_TX_R55p
DIFFIO_TX_R55n
DIFFIO_RX_R56p
DIFFIO_RX_R56n
DIFFIO_TX_R56p
DIFFIO_TX_R56n
Emulated LVDS
Output Channel
DIFFOUT_R99n
DIFFOUT_R100p
DIFFOUT_R101p
DIFFOUT_R102p
DIFFOUT_R102n
DIFFOUT_R103p
DIFFOUT_R103n
DIFFOUT_R104p
DIFFOUT_R104n
DIFFOUT_R105p
DIFFOUT_R105n
DIFFOUT_R106p
DIFFOUT_R106n
DIFFOUT_R107p
DIFFOUT_R107n
DIFFOUT_R108p
DIFFOUT_R108n
DIFFOUT_R110p
DIFFOUT_R110n
DIFFOUT_R111p
DIFFOUT_R111n
DIFFOUT_R112p
DIFFOUT_R112n
MSEL2
MSEL1
MSEL0
RDN7A
RUP7A
DIFFIO_RX_T1n
DIFFIO_RX_T1p
DIFFIO_RX_T2n
DIFFIO_RX_T2p
DIFFIO_RX_T3n
DIFFIO_RX_T3p
DIFFIO_RX_T4n
DIFFIO_RX_T4p
DIFFIO_RX_T5n
DIFFIO_RX_T5p
DIFFIO_RX_T6n
DIFFIO_RX_T6p
DIFFIO_RX_T7n
DIFFIO_RX_T7p
DIFFIO_RX_T8n
Pin List F1932
DIFFOUT_T1n
DIFFOUT_T1p
DIFFOUT_T2n
DIFFOUT_T2p
DIFFOUT_T3n
DIFFOUT_T3p
DIFFOUT_T4n
DIFFOUT_T4p
DIFFOUT_T5n
DIFFOUT_T5p
DIFFOUT_T6n
DIFFOUT_T6p
DIFFOUT_T7n
DIFFOUT_T7p
DIFFOUT_T8n
DIFFOUT_T8p
DIFFOUT_T9n
DIFFOUT_T9p
DIFFOUT_T10n
DIFFOUT_T10p
DIFFOUT_T11n
DIFFOUT_T11p
DIFFOUT_T12n
DIFFOUT_T12p
DIFFOUT_T13n
DIFFOUT_T13p
DIFFOUT_T14n
DIFFOUT_T14p
DIFFOUT_T15n
DIFFOUT_T15p
DIFFOUT_T16n
F1932
F7
N12
G6
M10
N10
H9
J9
L10
M9
G10
H10
R14
P13
F9
G8
T15
U15
H11
J11
F6
F5
K11
L11
F10
E9
A9
B10
C10
A11
A12
C12
B11
A13
B13
B14
C13
C14
D14
E11
F11
D10
D11
D12
F12
E14
F14
F13
E13
G14
G15
L14
K13
J12
J13
H13
G12
J15
Dynamic
OCT Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4
for F1932
DQ31R
DQ31R
DQS31R
DQ32R
DQ32R
DQS32R
DQSn32R
DQ32R
DQ32R
DQ33R
DQ33R
DQ33R
DQ33R
DQS33R
DQSn33R
DQ34R
DQ34R
DQ34R
DQ34R
DQS for X8/X9 for
F1932
DQ33R
DQ33R
DQS33R/CQ33R
DQ33R
DQ33R
DQ33R/CQn33R
DQ33R
DQ33R
DQ33R
DQ34R
DQ34R
DQ34R
DQ34R
DQS34R/CQ34R
DQSn34R/DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQS34R/CQ34R
DQSn34R/DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R/CQn34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ34R
DQ1T
DQ1T
DQSn1T
DQS1T
DQ1T
DQ1T
DQSn2T
DQS2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ3T
DQ3T
DQSn3T
DQS3T
DQ3T
DQ3T
DQSn4T
DQS4T
DQ4T
DQ4T
DQ4T
DQ4T
DQ5T
DQ5T
DQSn5T
DQS5T
DQ5T
DQ5T
DQSn6T
DQ1T
DQ1T
DQ1T
DQ1T/CQn1T
DQ1T
DQ1T
DQSn1T/DQ1T
DQS1T/CQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ2T
DQ2T
DQ2T
DQ2T/CQn2T
DQ2T
DQ2T
DQSn2T/DQ2T
DQS2T/CQ2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ3T
DQ3T
DQ3T
DQ3T/CQn3T
DQ3T
DQ3T
DQSn3T/DQ3T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T/CQn1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQSn1T/DQ1T
DQS1T/CQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T/CQn1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQSn1T/DQ1T
DQS1T/CQ1T
DQ1T
DQ1T
DQ1T
Page 41 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7A
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
7B
VREF
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7AN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_T8p
DIFFIO_RX_T9n
DIFFIO_RX_T9p
DIFFIO_RX_T10n
DIFFIO_RX_T10p
DIFFIO_RX_T11n
DIFFIO_RX_T11p
DIFFIO_RX_T12n
DIFFIO_RX_T12p
DIFFIO_RX_T13n
DIFFIO_RX_T13p
DIFFIO_RX_T14n
DIFFIO_RX_T14p
DIFFIO_RX_T15n
DIFFIO_RX_T15p
DIFFIO_RX_T16n
DIFFIO_RX_T16p
DIFFIO_RX_T17n
DIFFIO_RX_T17p
DIFFIO_RX_T18n
DIFFIO_RX_T18p
DIFFIO_RX_T19n
DIFFIO_RX_T19p
DIFFIO_RX_T20n
DIFFIO_RX_T20p
DIFFIO_RX_T21n
DIFFIO_RX_T21p
DIFFIO_RX_T22n
DIFFIO_RX_T22p
Pin List F1932
Emulated LVDS
Output Channel
DIFFOUT_T16p
DIFFOUT_T17n
DIFFOUT_T17p
DIFFOUT_T18n
DIFFOUT_T18p
DIFFOUT_T19n
DIFFOUT_T19p
DIFFOUT_T20n
DIFFOUT_T20p
DIFFOUT_T21n
DIFFOUT_T21p
DIFFOUT_T22n
DIFFOUT_T22p
DIFFOUT_T23n
DIFFOUT_T23p
DIFFOUT_T24n
DIFFOUT_T24p
DIFFOUT_T25n
DIFFOUT_T25p
DIFFOUT_T26n
DIFFOUT_T26p
DIFFOUT_T27n
DIFFOUT_T27p
DIFFOUT_T28n
DIFFOUT_T28p
DIFFOUT_T29n
DIFFOUT_T29p
DIFFOUT_T30n
DIFFOUT_T30p
DIFFOUT_T31n
DIFFOUT_T31p
DIFFOUT_T32n
DIFFOUT_T32p
DIFFOUT_T33n
DIFFOUT_T33p
DIFFOUT_T34n
DIFFOUT_T34p
DIFFOUT_T35n
DIFFOUT_T35p
DIFFOUT_T36n
DIFFOUT_T36p
DIFFOUT_T37n
DIFFOUT_T37p
DIFFOUT_T38n
DIFFOUT_T38p
DIFFOUT_T39n
DIFFOUT_T39p
DIFFOUT_T40n
DIFFOUT_T40p
DIFFOUT_T41n
DIFFOUT_T41p
DIFFOUT_T42n
DIFFOUT_T42p
DIFFOUT_T43n
DIFFOUT_T43p
DIFFOUT_T44n
DIFFOUT_T44p
F1932
K15
H14
J14
L16
M16
N16
N15
M14
N14
R15
P14
P16
R16
N17
P17
R17
T17
A15
A14
A16
B16
A17
B17
A18
A19
B19
A20
C18
C19
F16
F15
C15
D15
D16
E16
D17
E17
D18
C17
D19
E19
H17
H16
J16
K16
F17
G17
G18
H19
J19
J18
F19
G19
K18
M17
K17
L17
Dynamic
OCT Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4
for F1932
DQS6T
DQ6T
DQ6T
DQ6T
DQ6T
DQ7T
DQ7T
DQSn7T
DQS7T
DQ7T
DQ7T
DQSn8T
DQS8T
DQ8T
DQ8T
DQ8T
DQ8T
DQ9T
DQ9T
DQSn9T
DQS9T
DQ9T
DQ9T
DQSn10T
DQS10T
DQ10T
DQ10T
DQ10T
DQ10T
DQ11T
DQ11T
DQSn11T
DQS11T
DQ11T
DQ11T
DQSn12T
DQS12T
DQ12T
DQ12T
DQ12T
DQ12T
DQ13T
DQ13T
DQSn13T
DQS13T
DQ13T
DQ13T
DQSn14T
DQS14T
DQ14T
DQ14T
DQ14T
DQ14T
DQ15T
DQ15T
DQSn15T
DQS15T
DQS for X8/X9 for
F1932
DQS3T/CQ3T
DQ3T
DQ3T
DQ3T
DQ3T
DQ4T
DQ4T
DQ4T
DQ4T/CQn4T
DQ4T
DQ4T
DQSn4T/DQ4T
DQS4T/CQ4T
DQ4T
DQ4T
DQ4T
DQ4T
DQ9T
DQ9T
DQ9T
DQ9T/CQn9T
DQ9T
DQ9T
DQSn9T/DQ9T
DQS9T/CQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ10T
DQ10T
DQ10T
DQ10T/CQn10T
DQ10T
DQ10T
DQSn10T/DQ10T
DQS10T/CQ10T
DQ10T
DQ10T
DQ10T
DQ10T
DQ11T
DQ11T
DQ11T
DQ11T/CQn11T
DQ11T
DQ11T
DQSn11T/DQ11T
DQS11T/CQ11T
DQ11T
DQ11T
DQ11T
DQ11T
DQ12T
DQ12T
DQ12T
DQ12T/CQn12T
DQS for X16/ X18 for
F1932
DQ2T/CQn2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ2T
DQSn2T/DQ2T
DQS2T/CQ2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ2T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T/CQn9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQSn9T/DQ9T
DQS9T/CQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ10T
DQ10T
DQ10T
DQ10T
DQ10T
DQ10T
DQ10T
DQ10T/CQn10T
DQ10T
DQ10T
DQ10T
DQ10T
DQ10T
DQ10T
DQSn10T/DQ10T
DQS10T/CQ10T
DQS for X32/ X36 for
F1932
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ1T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T/CQn9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQSn9T/DQ9T
DQS9T/CQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
Page 42 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
7B
7B
7B
7B
7B
7B
7B
7B
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
7C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
VREF
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7BN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB7CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_T23n
DIFFIO_RX_T23p
DIFFIO_RX_T24n
DIFFIO_RX_T24p
DIFFIO_RX_T25n
DIFFIO_RX_T25p
DIFFIO_RX_T26n
DIFFIO_RX_T26p
DIFFIO_RX_T27n
DIFFIO_RX_T27p
DIFFIO_RX_T28n
DIFFIO_RX_T28p
DIFFIO_RX_T29n
DIFFIO_RX_T29p
PLL_T2_CLKOUT4
PLL_T2_CLKOUT3
DIFFIO_RX_T30n
DIFFIO_RX_T30p
PLL_T2_CLKOUT0n
PLL_T2_CLKOUT0p
PLL_T2_FBn/CLKOUT2
PLL_T2_FBp/CLKOUT1
CLK13n
CLK13p
CLK12n
CLK12p
CLK14p
CLK14n
CLK15p
CLK15n
PLL_T1_FBp/CLKOUT1
PLL_T1_FBn/CLKOUT2
PLL_T1_CLKOUT0p
PLL_T1_CLKOUT0n
DIFFIO_RX_T31n
DIFFIO_RX_T31p
DIFFIO_RX_T32n
DIFFIO_RX_T32p
DIFFIO_RX_T33p
DIFFIO_RX_T33n
DIFFIO_RX_T34p
DIFFIO_RX_T34n
DIFFIO_RX_T35p
DIFFIO_RX_T35n
PLL_T1_CLKOUT3
PLL_T1_CLKOUT4
DIFFIO_RX_T36p
DIFFIO_RX_T36n
DIFFIO_RX_T37p
Pin List F1932
Emulated LVDS
Output Channel
DIFFOUT_T45n
DIFFOUT_T45p
DIFFOUT_T46n
DIFFOUT_T46p
DIFFOUT_T47n
DIFFOUT_T47p
DIFFOUT_T48n
DIFFOUT_T48p
DIFFOUT_T49n
DIFFOUT_T49p
DIFFOUT_T50n
DIFFOUT_T50p
DIFFOUT_T51n
DIFFOUT_T51p
DIFFOUT_T52n
DIFFOUT_T52p
DIFFOUT_T53n
DIFFOUT_T53p
DIFFOUT_T54n
DIFFOUT_T54p
DIFFOUT_T55n
DIFFOUT_T55p
DIFFOUT_T56n
DIFFOUT_T56p
DIFFOUT_T57n
DIFFOUT_T57p
DIFFOUT_T58n
DIFFOUT_T58p
DIFFOUT_T59n
DIFFOUT_T59p
DIFFOUT_T60n
DIFFOUT_T60p
DIFFOUT_T61n
DIFFOUT_T61p
DIFFOUT_T62n
DIFFOUT_T62p
DIFFOUT_T63n
DIFFOUT_T63p
DIFFOUT_T64n
DIFFOUT_T64p
DIFFOUT_T65p
DIFFOUT_T65n
DIFFOUT_T66p
DIFFOUT_T66n
DIFFOUT_T67p
DIFFOUT_T67n
DIFFOUT_T68p
DIFFOUT_T68n
DIFFOUT_T69p
DIFFOUT_T69n
DIFFOUT_T70p
DIFFOUT_T70n
DIFFOUT_T71p
DIFFOUT_T71n
DIFFOUT_T72p
DIFFOUT_T72n
DIFFOUT_T73p
F1932
K19
N18
M19
N19
R19
T19
P19
R18
B22
A21
B20
C20
D22
C22
D20
D21
F22
E22
E20
F21
G21
F20
G20
H20
H22
J22
R21
T21
P20
N20
P22
R22
N22
N21
K20
L20
M21
M22
J20
J21
R23
P23
N24
N23
J24
H23
T23
R24
G25
G24
M25
L25
K25
J25
G23
F23
E25
Dynamic
OCT Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
Yes
Yes
Yes
Yes
Yes
DQS for X4
for F1932
DQ15T
DQ15T
DQSn16T
DQS16T
DQ16T
DQ16T
DQ16T
DQ16T
DQ17T
DQ17T
DQSn17T
DQS17T
DQ17T
DQ17T
DQSn18T
DQS18T
DQ18T
DQ18T
DQ18T
DQ18T
DQ19T
DQ19T
DQSn19T
DQS19T
DQ19T
DQ19T
DQS for X8/X9 for
F1932
DQ12T
DQ12T
DQSn12T/DQ12T
DQS12T/CQ12T
DQ12T
DQ12T
DQ12T
DQ12T
DQ17T
DQ17T
DQ17T
DQ17T/CQn17T
DQ17T
DQ17T
DQSn17T/DQ17T
DQS17T/CQ17T
DQ17T
DQ17T
DQ17T
DQ17T
DQS for X16/ X18 for
F1932
DQ10T
DQ10T
DQ10T
DQ10T
DQ10T
DQ10T
DQ10T
DQ10T
DQS for X32/ X36 for
F1932
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ9T
DQ20T
DQ20T
DQS20T
Page 43 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8C
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
8B
VREF
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8CN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_T37n
DIFFIO_RX_T38p
DIFFIO_RX_T38n
DIFFIO_RX_T39p
DIFFIO_RX_T39n
RUP8C
RDN8C
DIFFIO_RX_T40p
DIFFIO_RX_T40n
DIFFIO_RX_T41p
DIFFIO_RX_T41n
DIFFIO_RX_T42p
DIFFIO_RX_T42n
DIFFIO_RX_T43p
DIFFIO_RX_T43n
DIFFIO_RX_T44p
DIFFIO_RX_T44n
DIFFIO_RX_T45p
DIFFIO_RX_T45n
DIFFIO_RX_T46p
DIFFIO_RX_T46n
DIFFIO_RX_T47p
DIFFIO_RX_T47n
DIFFIO_RX_T48p
DIFFIO_RX_T48n
DIFFIO_RX_T49p
DIFFIO_RX_T49n
DIFFIO_RX_T50p
DIFFIO_RX_T50n
DIFFIO_RX_T51p
DIFFIO_RX_T51n
Pin List F1932
Emulated LVDS
Output Channel
DIFFOUT_T73n
DIFFOUT_T74p
DIFFOUT_T74n
DIFFOUT_T75p
DIFFOUT_T75n
DIFFOUT_T76p
DIFFOUT_T76n
DIFFOUT_T77p
DIFFOUT_T77n
DIFFOUT_T78p
DIFFOUT_T78n
DIFFOUT_T79p
DIFFOUT_T79n
DIFFOUT_T80p
DIFFOUT_T80n
DIFFOUT_T81p
DIFFOUT_T81n
DIFFOUT_T82p
DIFFOUT_T82n
DIFFOUT_T83p
DIFFOUT_T83n
DIFFOUT_T84p
DIFFOUT_T84n
DIFFOUT_T85p
DIFFOUT_T85n
DIFFOUT_T86p
DIFFOUT_T86n
DIFFOUT_T87p
DIFFOUT_T87n
DIFFOUT_T88p
DIFFOUT_T88n
DIFFOUT_T89p
DIFFOUT_T89n
DIFFOUT_T90p
DIFFOUT_T90n
DIFFOUT_T91p
DIFFOUT_T91n
DIFFOUT_T92p
DIFFOUT_T92n
DIFFOUT_T93p
DIFFOUT_T93n
DIFFOUT_T94p
DIFFOUT_T94n
DIFFOUT_T95p
DIFFOUT_T95n
DIFFOUT_T96p
DIFFOUT_T96n
DIFFOUT_T97p
DIFFOUT_T97n
DIFFOUT_T98p
DIFFOUT_T98n
DIFFOUT_T99p
DIFFOUT_T99n
DIFFOUT_T100p
DIFFOUT_T100n
DIFFOUT_T101p
DIFFOUT_T101n
F1932
D25
F24
F25
D24
D23
A22
A23
C23
B23
A24
C24
B25
A26
C25
A25
P25
N25
R25
T25
P26
N26
K26
N27
M28
M27
L26
M26
H26
G26
J26
J27
H28
G28
F29
G29
J29
H29
J28
K28
D27
D26
F26
E26
F28
F27
D28
E28
D29
C29
E29
D30
C26
B26
A27
A28
C28
B28
Dynamic
OCT Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
DQS for X4
for F1932
DQSn20T
DQ20T
DQ20T
DQ21T
DQ21T
DQ21T
DQ21T
DQS21T
DQSn21T
DQ22T
DQ22T
DQS22T
DQSn22T
DQ22T
DQ22T
DQ23T
DQ23T
DQ23T
DQ23T
DQS23T
DQSn23T
DQ24T
DQ24T
DQS24T
DQSn24T
DQ24T
DQ24T
DQ25T
DQ25T
DQ25T
DQ25T
DQS25T
DQSn25T
DQ26T
DQ26T
DQS26T
DQSn26T
DQ26T
DQ26T
DQ27T
DQ27T
DQ27T
DQ27T
DQS27T
DQSn27T
DQ28T
DQ28T
DQS28T
DQSn28T
DQ28T
DQ28T
DQ29T
DQ29T
DQ29T
DQ29T
DQS29T
DQSn29T
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
DQ22T
DQ22T
DQ22T
DQ22T
DQS22T/CQ22T
DQSn22T/DQ22T
DQ22T
DQ22T
DQ22T/CQn22T
DQ22T
DQ22T
DQ22T
DQ27T
DQ27T
DQ27T
DQ27T
DQS27T/CQ27T
DQSn27T/DQ27T
DQ27T
DQ27T
DQ27T/CQn27T
DQ27T
DQ27T
DQ27T
DQ28T
DQ28T
DQ28T
DQ28T
DQS28T/CQ28T
DQSn28T/DQ28T
DQ28T
DQ28T
DQ28T/CQn28T
DQ28T
DQ28T
DQ28T
DQ29T
DQ29T
DQ29T
DQ29T
DQS29T/CQ29T
DQSn29T/DQ29T
DQ29T
DQ29T
DQ29T/CQn29T
DQ29T
DQ29T
DQ29T
DQ30T
DQ30T
DQ30T
DQ30T
DQS30T/CQ30T
DQSn30T/DQ30T
DQ29T
DQ29T
DQ29T
DQ29T
DQ29T
DQ29T
DQ29T
DQ29T
DQS29T/CQ29T
DQSn29T/DQ29T
DQ29T
DQ29T
DQ29T
DQ29T
DQ29T
DQ29T
DQ29T/CQn29T
DQ29T
DQ29T
DQ29T
DQ29T
DQ29T
DQ29T
DQ29T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQS30T/CQ30T
DQSn30T/DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T/CQn30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQS30T/CQ30T
DQSn30T/DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T/CQn30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
Page 44 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
8B
8B
8B
8B
8B
8B
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
8A
QL3
QL3
QL3
VREF
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8BN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
VREFB8AN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
IO
GXB_TX_L15p
GXB_TX_L15n
GXB_RX_L15p
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
DIFFIO_RX_T52p
DIFFIO_RX_T52n
DIFFIO_RX_T53p
DIFFIO_RX_T53n
DIFFIO_RX_T54p
DIFFIO_RX_T54n
DIFFIO_RX_T55p
DIFFIO_RX_T55n
DIFFIO_RX_T56p
DIFFIO_RX_T56n
DIFFIO_RX_T57p
DIFFIO_RX_T57n
DIFFIO_RX_T58p
DIFFIO_RX_T58n
DIFFIO_RX_T59p
DIFFIO_RX_T59n
DIFFIO_RX_T60p
DIFFIO_RX_T60n
DIFFIO_RX_T61p
DIFFIO_RX_T61n
DIFFIO_RX_T62p
DIFFIO_RX_T62n
DIFFIO_RX_T63p
DIFFIO_RX_T63n
RUP8A
RDN8A
DIFFIO_RX_T64p
DIFFIO_RX_T64n
Pin List F1932
Emulated LVDS
Output Channel
DIFFOUT_T102p
DIFFOUT_T102n
DIFFOUT_T103p
DIFFOUT_T103n
DIFFOUT_T104p
DIFFOUT_T104n
DIFFOUT_T105p
DIFFOUT_T105n
DIFFOUT_T106p
DIFFOUT_T106n
DIFFOUT_T107p
DIFFOUT_T107n
DIFFOUT_T108p
DIFFOUT_T108n
DIFFOUT_T109p
DIFFOUT_T109n
DIFFOUT_T110p
DIFFOUT_T110n
DIFFOUT_T111p
DIFFOUT_T111n
DIFFOUT_T112p
DIFFOUT_T112n
DIFFOUT_T113p
DIFFOUT_T113n
DIFFOUT_T114p
DIFFOUT_T114n
DIFFOUT_T115p
DIFFOUT_T115n
DIFFOUT_T116p
DIFFOUT_T116n
DIFFOUT_T117p
DIFFOUT_T117n
DIFFOUT_T118p
DIFFOUT_T118n
DIFFOUT_T119p
DIFFOUT_T119n
DIFFOUT_T120p
DIFFOUT_T120n
DIFFOUT_T121p
DIFFOUT_T121n
DIFFOUT_T122p
DIFFOUT_T122n
DIFFOUT_T123p
DIFFOUT_T123n
DIFFOUT_T124p
DIFFOUT_T124n
DIFFOUT_T125p
DIFFOUT_T125n
DIFFOUT_T126p
DIFFOUT_T126n
DIFFOUT_T127p
DIFFOUT_T127n
DIFFOUT_T128p
DIFFOUT_T128n
F1932
A29
B29
A31
A30
C30
B31
T27
R27
N28
P28
R28
P29
N29
N30
N31
M30
L29
M29
J30
H31
K29
K30
G31
G30
J32
H32
L32
K31
J33
K32
F31
E31
D31
C31
F32
E32
E35
G33
F34
E34
F35
F33
D33
C33
D32
C32
B32
A32
A34
B34
C34
B35
C35
D35
D37
C37
B38
Dynamic
OCT Support
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
DQS for X4
for F1932
DQ30T
DQ30T
DQS30T
DQSn30T
DQ30T
DQ30T
DQ31T
DQ31T
DQ31T
DQ31T
DQS31T
DQSn31T
DQ32T
DQ32T
DQS32T
DQSn32T
DQ32T
DQ32T
DQ33T
DQ33T
DQ33T
DQ33T
DQS33T
DQSn33T
DQ34T
DQ34T
DQS34T
DQSn34T
DQ34T
DQ34T
DQ35T
DQ35T
DQ35T
DQ35T
DQS35T
DQSn35T
DQ36T
DQ36T
DQS36T
DQSn36T
DQ36T
DQ36T
DQ37T
DQ37T
DQ37T
DQ37T
DQS37T
DQSn37T
DQ38T
DQ38T
DQS38T
DQSn38T
DQ38T
DQ38T
DQS for X8/X9 for
F1932
DQ30T
DQ30T
DQ30T/CQn30T
DQ30T
DQ30T
DQ30T
DQ35T
DQ35T
DQ35T
DQ35T
DQS35T/CQ35T
DQSn35T/DQ35T
DQ35T
DQ35T
DQ35T/CQn35T
DQ35T
DQ35T
DQ35T
DQ36T
DQ36T
DQ36T
DQ36T
DQS36T/CQ36T
DQSn36T/DQ36T
DQ36T
DQ36T
DQ36T/CQn36T
DQ36T
DQ36T
DQ36T
DQ37T
DQ37T
DQ37T
DQ37T
DQS37T/CQ37T
DQSn37T/DQ37T
DQ37T
DQ37T
DQ37T/CQn37T
DQ37T
DQ37T
DQ37T
DQ38T
DQ38T
DQ38T
DQ38T
DQS38T/CQ38T
DQSn38T/DQ38T
DQ38T
DQ38T
DQ38T/CQn38T
DQ38T
DQ38T
DQ38T
DQS for X16/ X18 for
F1932
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ37T
DQ37T
DQ37T
DQ37T
DQ37T
DQ37T
DQ37T
DQ37T
DQS37T/CQ37T
DQSn37T/DQ37T
DQ37T
DQ37T
DQ37T
DQ37T
DQ37T
DQ37T
DQ37T/CQn37T
DQ37T
DQ37T
DQ37T
DQ37T
DQ37T
DQ37T
DQ37T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQS38T/CQ38T
DQSn38T/DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T/CQn38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQS for X32/ X36 for
F1932
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ30T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQS38T/CQ38T
DQSn38T/DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T/CQn38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
DQ38T
Page 45 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL3
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL2
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
GXB_RX_L15n
GXB_TX_L14p
GXB_TX_L14n
GXB_RX_L14p
GXB_RX_L14n
GXB_CMUTX_L7p
GXB_CMUTX_L7n
REFCLK_L7p,GXB_CMURX_L7p
REFCLK_L7n,GXB_CMURX_L7n
GXB_CMUTX_L6p
GXB_CMUTX_L6n
REFCLK_L6p,GXB_CMURX_L6p
REFCLK_L6n,GXB_CMURX_L6n
GXB_TX_L13p
GXB_TX_L13n
GXB_RX_L13p
GXB_RX_L13n
GXB_TX_L12p
GXB_TX_L12n
GXB_RX_L12p
GXB_RX_L12n
GXB_TX_L11p
GXB_TX_L11n
GXB_RX_L11p
GXB_RX_L11n
GXB_TX_L10p
GXB_TX_L10n
GXB_RX_L10p
GXB_RX_L10n
GXB_CMUTX_L5p
GXB_CMUTX_L5n
REFCLK_L5p,GXB_CMURX_L5p
REFCLK_L5n,GXB_CMURX_L5n
GXB_CMUTX_L4p
GXB_CMUTX_L4n
REFCLK_L4p,GXB_CMURX_L4p
REFCLK_L4n,GXB_CMURX_L4n
GXB_TX_L9p
GXB_TX_L9n
GXB_RX_L9p
GXB_RX_L9n
GXB_TX_L8p
GXB_TX_L8n
GXB_RX_L8p
GXB_RX_L8n
GXB_TX_L7p
GXB_TX_L7n
GXB_RX_L7p
GXB_RX_L7n
GXB_TX_L6p
GXB_TX_L6n
GXB_RX_L6p
GXB_RX_L6n
GXB_CMUTX_L3p
GXB_CMUTX_L3n
REFCLK_L3p,GXB_CMURX_L3p
REFCLK_L3n,GXB_CMURX_L3n
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
A38
D39
C39
B40
A40
B42
A42
D43
D44
E41
E42
F43
F44
G41
G42
H43
H44
J41
J42
K43
K44
L41
L42
M43
M44
N41
N42
P43
P44
R41
R42
T43
T44
U41
U42
V43
V44
W41
W42
Y43
Y44
AA41
AA42
AB43
AB44
AC41
AC42
AD43
AD44
AE41
AE42
AF43
AF44
AG41
AG42
AH43
AH44
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 46 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL1
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QL0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
QR0
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
GXB_CMUTX_L2p
GXB_CMUTX_L2n
REFCLK_L2p,GXB_CMURX_L2p
REFCLK_L2n,GXB_CMURX_L2n
GXB_TX_L5p
GXB_TX_L5n
GXB_RX_L5p
GXB_RX_L5n
GXB_TX_L4p
GXB_TX_L4n
GXB_RX_L4p
GXB_RX_L4n
GXB_TX_L3p
GXB_TX_L3n
GXB_RX_L3p
GXB_RX_L3n
GXB_TX_L2p
GXB_TX_L2n
GXB_RX_L2p
GXB_RX_L2n
GXB_CMUTX_L1p
GXB_CMUTX_L1n
REFCLK_L1p,GXB_CMURX_L1p
REFCLK_L1n,GXB_CMURX_L1n
GXB_CMUTX_L0p
GXB_CMUTX_L0n
REFCLK_L0p,GXB_CMURX_L0p
REFCLK_L0n,GXB_CMURX_L0n
GXB_TX_L1p
GXB_TX_L1n
GXB_RX_L1p
GXB_RX_L1n
GXB_TX_L0p
GXB_TX_L0n
GXB_RX_L0p
GXB_RX_L0n
GXB_RX_R0n
GXB_RX_R0p
GXB_TX_R0n
GXB_TX_R0p
GXB_RX_R1n
GXB_RX_R1p
GXB_TX_R1n
GXB_TX_R1p
REFCLK_R0n,GXB_CMURX_R0n
REFCLK_R0p,GXB_CMURX_R0p
GXB_CMUTX_R0n
GXB_CMUTX_R0p
REFCLK_R1n,GXB_CMURX_R1n
REFCLK_R1p,GXB_CMURX_R1p
GXB_CMUTX_R1n
GXB_CMUTX_R1p
GXB_RX_R2n
GXB_RX_R2p
GXB_TX_R2n
GXB_TX_R2p
GXB_RX_R3n
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
AJ41
AJ42
AK43
AK44
AL41
AL42
AM43
AM44
AN41
AN42
AP43
AP44
AR41
AR42
AT43
AT44
AU41
AU42
AV43
AV44
AW41
AW42
AY43
AY44
BB43
BB44
BC41
BD41
BA40
BB40
BC39
BD39
BA38
BB38
BC37
BD37
BD8
BC8
BB7
BA7
BD6
BC6
BB5
BA5
BB1
BB2
BD4
BC4
AY1
AY2
AW3
AW4
AV1
AV2
AU3
AU4
AT1
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 47 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
QR0
QR0
QR0
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR1
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR2
QR3
QR3
QR3
QR3
QR3
QR3
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
GXB_RX_R3p
GXB_TX_R3n
GXB_TX_R3p
GXB_RX_R4n
GXB_RX_R4p
GXB_TX_R4n
GXB_TX_R4p
GXB_RX_R5n
GXB_RX_R5p
GXB_TX_R5n
GXB_TX_R5p
REFCLK_R2n,GXB_CMURX_R2n
REFCLK_R2p,GXB_CMURX_R2p
GXB_CMUTX_R2n
GXB_CMUTX_R2p
REFCLK_R3n,GXB_CMURX_R3n
REFCLK_R3p,GXB_CMURX_R3p
GXB_CMUTX_R3n
GXB_CMUTX_R3p
GXB_RX_R6n
GXB_RX_R6p
GXB_TX_R6n
GXB_TX_R6p
GXB_RX_R7n
GXB_RX_R7p
GXB_TX_R7n
GXB_TX_R7p
GXB_RX_R8n
GXB_RX_R8p
GXB_TX_R8n
GXB_TX_R8p
GXB_RX_R9n
GXB_RX_R9p
GXB_TX_R9n
GXB_TX_R9p
REFCLK_R4n,GXB_CMURX_R4n
REFCLK_R4p,GXB_CMURX_R4p
GXB_CMUTX_R4n
GXB_CMUTX_R4p
REFCLK_R5n,GXB_CMURX_R5n
REFCLK_R5p,GXB_CMURX_R5p
GXB_CMUTX_R5n
GXB_CMUTX_R5p
GXB_RX_R10n
GXB_RX_R10p
GXB_TX_R10n
GXB_TX_R10p
GXB_RX_R11n
GXB_RX_R11p
GXB_TX_R11n
GXB_TX_R11p
GXB_RX_R12n
GXB_RX_R12p
GXB_TX_R12n
GXB_TX_R12p
GXB_RX_R13n
GXB_RX_R13p
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
AT2
AR3
AR4
AP1
AP2
AN3
AN4
AM1
AM2
AL3
AL4
AK1
AK2
AJ3
AJ4
AH1
AH2
AG3
AG4
AF1
AF2
AE3
AE4
AD1
AD2
AC3
AC4
AB1
AB2
AA3
AA4
Y1
Y2
W3
W4
V1
V2
U3
U4
T1
T2
R3
R4
P1
P2
N3
N4
M1
M2
L3
L4
K1
K2
J3
J4
H1
H2
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 48 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
QR3
QR3
QR3
QR3
QR3
QR3
QR3
QR3
QR3
QR3
QR3
QR3
QR3
QR3
QR3
QR3
QR3
QR3
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
GXB_TX_R13n
GXB_TX_R13p
REFCLK_R6n,GXB_CMURX_R6n
REFCLK_R6p,GXB_CMURX_R6p
GXB_CMUTX_R6n
GXB_CMUTX_R6p
REFCLK_R7n,GXB_CMURX_R7n
REFCLK_R7p,GXB_CMURX_R7p
GXB_CMUTX_R7n
GXB_CMUTX_R7p
GXB_RX_R14n
GXB_RX_R14p
GXB_TX_R14n
GXB_TX_R14p
GXB_RX_R15n
GXB_RX_R15p
GXB_TX_R15n
GXB_TX_R15p
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
G3
G4
F1
F2
E3
E4
D1
D2
A3
B3
A5
B5
C6
D6
A7
B7
C8
D8
AY10
AB23
BC12
BC15
BC18
BC21
BC24
BC27
BC30
BC33
AY12
AY15
AY18
AY21
AY24
AY27
AY30
AY33
AV9
AV36
AU7
AU12
AU15
AU18
AU21
AU24
AU30
AU33
AU38
AT27
AR9
AR36
AP7
AP12
AP15
AP18
AP21
AP24
AP27
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 49 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
AP30
AP33
AP38
AM9
AM36
AL7
AL12
AL15
AL18
AL21
AL24
AL27
AL30
AL33
AL38
AJ15
AH7
AH13
AH17
AH19
AH21
AH23
AH25
AH27
AH29
AH32
AH38
AG16
AG18
AG20
AG22
AG24
AG26
AG28
AF17
AF19
AF21
AF23
AF25
AF27
AF31
AE7
AE13
AE15
AE18
AE20
AE22
AE24
AE26
AE28
AE32
AE38
AD17
AD19
AD21
AD23
AD25
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 50 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
AD27
AC18
AC20
AC24
AC26
AC28
AC30
AB7
AB13
AB15
AB17
AB19
AB21
AB25
AB27
AB32
AB35
AB38
AA18
AA20
AA22
AA24
AA26
AA28
Y17
Y19
Y21
Y23
Y25
Y27
Y30
W7
W13
W15
W18
W20
W22
W24
W26
W28
W32
W39
V17
V19
V21
V23
V25
V27
V29
U16
U18
U20
U22
U24
U26
U28
T7
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 51 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
T13
T29
T32
T38
P12
P15
P18
P21
P24
P27
P30
P33
N7
N9
N36
N38
L12
L15
L18
L21
L24
L27
L30
L33
K7
K9
K36
K38
H12
H15
H18
H21
H24
H27
H30
H33
G7
G9
G36
G38
E12
E15
E18
E21
E24
E27
E30
E33
B12
B15
B18
B21
B24
B27
B30
B33
A43
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 52 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
A41
A39
A37
B43
B41
B39
B37
C44
C43
C42
C41
C40
C38
C36
D42
D41
BD36
BD38
BD40
BD42
BC36
BC38
BC40
BC42
BC43
BC44
BB36
BB37
BB39
BB41
BB42
BA37
BA39
BA41
BA42
BA43
BA44
AY41
AY42
AW43
AW44
AV41
AV42
AU43
AU44
AT41
AT42
AR43
AR44
AP41
AP42
AN43
AN44
AM41
AM42
AL43
AL44
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 53 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
AK41
AK42
AJ35
AJ43
AJ44
AH41
AH42
AG34
AG36
AG43
AG44
AF41
AF42
AE35
AE43
AE44
AD41
AD42
AC34
AC36
AC43
AC44
AB41
AB42
AA35
AA43
AA44
Y41
Y42
W34
W36
W43
W44
V41
V42
U35
U43
U44
T41
T42
R34
R36
R43
R44
P41
P42
N43
N44
M41
M42
L43
L44
K41
K42
J43
J44
H41
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 54 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
H42
G43
G44
F41
F42
E43
E44
D36
D38
D40
A8
A6
A4
A2
B8
B6
B4
B2
C9
C7
C5
C4
C3
C2
C1
D9
D7
BD3
BD5
BD7
BD9
BC1
BC2
BC3
BC5
BC7
BC9
BB3
BB4
BB6
BB8
BB9
BA1
BA2
BA3
BA4
BA6
BA8
AY3
AY4
AW1
AW2
AV3
AV4
AU1
AU2
AT3
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 55 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
AT4
AR1
AR2
AP3
AP4
AN1
AN2
AM3
AM4
AL1
AL2
AK3
AK4
AJ1
AJ2
AJ10
AH3
AH4
AG1
AG2
AG9
AG11
AF3
AF4
AE1
AE2
AE10
AD3
AD4
AC1
AC2
AC9
AC11
AB3
AB4
AA1
AA2
AA10
Y3
Y4
W1
W2
W9
W11
V3
V4
U1
U2
U10
T3
T4
R1
R2
R9
R11
P3
P4
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 56 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
N1
N2
M3
M4
L1
L2
K3
K4
J1
J2
H3
H4
G1
G2
F3
F4
E1
E2
D3
D4
D5
AB22
AJ23
AH18
AH20
AH22
AH24
AH26
AH28
AG17
AG19
AG21
AG23
AG25
AG27
AF18
AF20
AF22
AF24
AF26
AF28
AE17
AE19
AE21
AE23
AE25
AE27
AD18
AD20
AD22
AD24
AD26
AD28
AC17
AC19
AC21
AC23
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 57 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCCPT
VCCPT
VCCPT
VCCPT
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
AC25
AC27
AB18
AB20
AB24
AB26
AB28
AA17
AA19
AA21
AA23
AA25
AA27
Y18
Y20
Y22
Y24
Y26
Y28
W17
W19
W21
W23
W25
W27
V16
V18
V20
V22
V24
V26
V28
U17
U19
U21
U23
U25
U27
U29
T22
T28
AJ34
AH34
AE34
Y34
U34
T34
AJ11
AH11
AE11
Y11
U11
T11
AC31
AC32
AT22
AC13
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 58 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
VCCPT
VCCPT
DNU
VCCPGM
VCCPGM
TEMPDIODEn
TEMPDIODEp
VCC_CLKIN3C
VCC_CLKIN4C
VCC_CLKIN7C
VCC_CLKIN8C
VCCBAT
VCCA_PLL_B1
VCCA_PLL_B2
VCCA_PLL_L1
VCCA_PLL_L2
VCCA_PLL_L3
VCCA_PLL_L4
VCCA_PLL_R1
VCCA_PLL_R2
VCCA_PLL_R3
VCCA_PLL_R4
VCCA_PLL_T1
VCCA_PLL_T2
VCCD_PLL_B1
VCCD_PLL_B2
VCCD_PLL_L1
VCCD_PLL_L2
VCCD_PLL_L3
VCCD_PLL_L4
VCCD_PLL_R1
VCCD_PLL_R2
VCCD_PLL_R3
VCCD_PLL_R4
VCCD_PLL_T1
VCCD_PLL_T2
VCCIO1A
VCCIO1A
VCCIO1A
VCCIO1A
VCCIO1A
VCCIO1C
VCCIO1C
VCCIO1C
VCCIO1C
VCCIO2A
VCCIO2A
VCCIO2A
VCCIO2A
VCCIO2A
VCCIO2B
VCCIO2B
VCCIO2C
VCCIO2C
VCCIO2C
VCCIO2C
VCCIO3A
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
AC14
J23
AC22
AM32
AM13
G11
B9
AR24
AR21
K21
K24
L13
AR23
AR22
M32
AA32
AD32
AP32
M13
AA13
AE12
AP13
K23
K22
AP23
AP22
N32
AB31
AD31
AN32
N13
AB14
AD13
AN13
L23
L22
U31
M34
L37
H35
H39
V33
V38
T37
N37
AV39
AT35
AR38
AN36
AM34
AL37
AH33
AJ38
AG37
AD37
AB34
BB34
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 59 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
VCCIO3A
VCCIO3A
VCCIO3A
VCCIO3A
VCCIO3B
VCCIO3B
VCCIO3B
VCCIO3B
VCCIO3B
VCCIO3C
VCCIO3C
VCCIO3C
VCCIO4A
VCCIO4A
VCCIO4A
VCCIO4A
VCCIO4A
VCCIO4B
VCCIO4B
VCCIO4B
VCCIO4B
VCCIO4B
VCCIO4C
VCCIO4C
VCCIO4C
VCCIO5A
VCCIO5A
VCCIO5A
VCCIO5A
VCCIO5A
VCCIO5B
VCCIO5B
VCCIO5C
VCCIO5C
VCCIO5C
VCCIO5C
VCCIO6A
VCCIO6A
VCCIO6A
VCCIO6A
VCCIO6A
VCCIO6C
VCCIO6C
VCCIO6C
VCCIO6C
VCCIO7A
VCCIO7A
VCCIO7A
VCCIO7A
VCCIO7A
VCCIO7B
VCCIO7B
VCCIO7B
VCCIO7B
VCCIO7B
VCCIO7C
VCCIO7C
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
AW32
AV30
AP29
AL31
BB27
BB29
AW27
AT28
AN27
BB24
AU25
AK25
BB11
AW13
AT15
AN16
AL16
BB16
BB19
AV17
AR18
AK19
BA21
AV21
AN21
AU6
AP8
AN10
AK13
AH15
AM8
AF14
AF8
AD8
AC7
Y7
T12
T14
N11
L8
J10
Y13
W8
T8
M7
K14
G13
E10
D13
C11
M18
J17
G16
F18
C16
R20
G22
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 60 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
1A
1C
2A
2B
2C
3A
3B
3C
4A
4B
4C
5A
5B
5C
6A
6C
7A
7B
7C
8A
8B
VREFB1AN0
VREFB1CN0
VREFB2AN0
VREFB2BN0
VREFB2CN0
VREFB3AN0
VREFB3BN0
VREFB3CN0
VREFB4AN0
VREFB4BN0
VREFB4CN0
VREFB5AN0
VREFB5BN0
VREFB5CN0
VREFB6AN0
VREFB6CN0
VREFB7AN0
VREFB7BN0
VREFB7CN0
VREFB8AN0
VREFB8BN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
VCCIO7C
VCCIO8A
VCCIO8A
VCCIO8A
VCCIO8A
VCCIO8A
VCCIO8B
VCCIO8B
VCCIO8B
VCCIO8B
VCCIO8B
VCCIO8C
VCCIO8C
VCCIO8C
VCCPD1A
VCCPD1C
VCCPD2A
VCCPD2B
VCCPD2C
VCCPD3A
VCCPD3B
VCCPD3C
VCCPD4A
VCCPD4B
VCCPD4C
VCCPD5A
VCCPD5B
VCCPD5C
VCCPD6A
VCCPD6C
VCCPD7A
VCCPD7B
VCCPD7C
VCCPD8A
VCCPD8B
VCCPD8C
VREFB1AN0
VREFB1CN0
VREFB2AN0
VREFB2BN0
VREFB2CN0
VREFB3AN0
VREFB3BN0
VREFB3CN0
VREFB4AN0
VREFB4BN0
VREFB4CN0
VREFB5AN0
VREFB5BN0
VREFB5CN0
VREFB6AN0
VREFB6CN0
VREFB7AN0
VREFB7BN0
VREFB7CN0
VREFB8AN0
VREFB8BN0
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
VREFB1AN0
VREFB1CN0
VREFB2AN0
VREFB2BN0
VREFB2CN0
VREFB3AN0
VREFB3BN0
VREFB3CN0
VREFB4AN0
VREFB4BN0
VREFB4CN0
VREFB5AN0
VREFB5BN0
VREFB5CN0
VREFB6AN0
VREFB6CN0
VREFB7AN0
VREFB7BN0
VREFB7CN0
VREFB8AN0
VREFB8BN0
Pin List F1932
Emulated LVDS
Output Channel
F1932
C21
M31
J31
G32
D34
A33
R26
K27
G27
F30
C27
M24
H25
E23
W29
AA29
AG29
AE29
AC29
AJ29
AJ27
AJ25
AJ17
AJ19
AJ21
AH16
AF16
AD16
Y16
AB16
T16
T18
T20
R29
T26
T24
R32
Y33
AG30
AK37
AE37
AP31
AP26
AN25
AP14
AR17
AN22
AM10
AG12
AF7
K10
R7
M15
L19
M20
L31
L28
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 61 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
8C
VREF
VREFB8CN0
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
VREFB8CN0
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
Optional Function(s)
VREFB8CN0
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
M23
A35
BA35
AW11
A10
AW39
AW40
AW6
AW5
AJ26
AJ28
AF29
AC16
AB29
AA16
Y29
W16
U39
AC39
V6
AC6
E38
H40
J40
F40
P34
G40
R33
P36
P35
T33
U33
M40
V34
W33
K40
L40
U36
V35
R37
V36
N40
U8
Y12
AA12
R5
V10
V9
W12
V11
L5
U12
V12
M5
N5
P8
R8
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 62 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
J5
P10
P9
H5
R12
P11
G5
E40
E39
U40
AC40
AB36
AA36
AF36
AE36
AA37
Y37
AA40
AF37
W37
AF34
AF35
AE40
AF33
AE33
AG33
AG40
AC37
AB37
AH37
AJ40
AK34
AK35
AL40
AJ36
AJ37
AK36
AN40
AJ33
AK33
AT40
AR40
AV40
AU40
AV5
AK12
AU5
AT5
AR5
AN5
AK9
AK10
AL5
AH12
AF12
AK11
AJ12
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 63 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Name/Function
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
VCCAUX
VCCAUX
VCCAUX
VCCAUX
VCCA_L
VCCA_L
VCCA_R
VCCA_R
VCCH_GXBL0
VCCH_GXBL1
VCCH_GXBL2
VCCH_GXBL3
VCCH_GXBR0
VCCH_GXBR1
VCCH_GXBR2
VCCH_GXBR3
VCCL_GXBL0
VCCL_GXBL0
VCCL_GXBL1
VCCL_GXBL1
VCCL_GXBL2
VCCL_GXBL2
VCCL_GXBL3
VCCL_GXBL3
VCCL_GXBR0
VCCL_GXBR0
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Pin List F1932
Emulated LVDS
Output Channel
F1932
AK8
AJ8
AJ9
AG5
AG8
AF9
AJ5
AF10
AF11
AH8
AE8
AE9
AB8
AB9
AC8
Y8
AE5
AB10
AB11
AC5
AA8
AA9
AA5
U9
V8
U5
K5
E8
E7
E6
E5
K33
AR33
AR12
K12
V40
AK40
V5
AK5
AH36
AD36
Y36
T36
AH9
AD9
Y9
T9
AG35
AH35
AC35
AD35
W35
Y35
R35
T35
AG10
AH10
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Page 64 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
WARNING: For ES1 silicon only
Bank
Number
VREF
Pin Name/Function
VCCL_GXBR1
VCCL_GXBR1
VCCL_GXBR2
VCCL_GXBR2
VCCL_GXBR3
VCCL_GXBR3
VCCR_L
VCCR_L
VCCR_L
VCCR_L
VCCR_R
VCCR_R
VCCR_R
VCCR_R
VCCT_L
VCCT_L
VCCT_L
VCCT_L
VCCT_R
VCCT_R
VCCT_R
VCCT_R
VCCHIP_L
VCCHIP_L
VCCHIP_L
VCCHIP_L
VCCHIP_L
VCCHIP_R
VCCHIP_R
VCCHIP_R
VCCHIP_R
VCCHIP_R
RREF_L0
RREF_L1
RREF_R0
RREF_R1
Optional Function(s)
Configuration
Function
Dedicated Tx/Rx
Channel
Emulated LVDS
Output Channel
F1932
AC10
AD10
W10
Y10
R10
T10
T40
AB40
AH40
AP40
T5
AB5
AH5
AP5
P40
Y40
AF40
AM40
P5
Y5
AF5
AM5
AA34
AB33
AC33
AD34
AD33
AA11
AB12
AC12
AD12
AD11
BD43
B44
BD2
B1
Dynamic
DQS for X4
OCT Support for F1932
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
DQS for X8/X9 for
F1932
DQS for X16/ X18 for DQS for X32/ X36 for
F1932
F1932
Notes:
(1) Pins with this symbol (*) can be used as clock pins when the transceiver blocks operate below 6.5Gbps speed.
(2) Pins with this symbol (**) can only be used in configuration mode. These pins can not be used as user I/O pins after configuration.
(3) Pins with this symbol (***) can only be used as single-ended I/O.
(4) Pin optional functions with this symbol (****) are only available in the F1932 package.
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin List F1932
Page 65 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (5)
Pin Name
Pin Type (1st and 2nd
Function)
CLK[1,3,8,10]p
CLK[1,3,8,10]n
CLK[4:7,9, 11:15]p
CLK[4:7,12:15]n
PLL_[L4,R4]_CLKp
PLL_[L4,R4]_CLKn
PLL_[L1, L2, L4]_CLKOUT0n
PLL_[R1, R2, R3, R4]_CLKOUT0n
PLL_[L1, L2, L4]_FB_CLKOUT0p
PLL_[R1, R2, R3, R4]_FB_CLKOUT0p
PLL_[T1,T2,B1,B2]_FBp/CLKOUT1
PLL_[T1,T2,B1,B2]_FBn/CLKOUT2
PLL_[T1,T2,B1,B2]_CLKOUT[3,4]
PLL_[T1,T2,B1,B2]_CLKOUT0p
PLL_[T1,T2,B1,B2]_CLKOUT0n
Clock, Input
Clock, Input
I/O, Clock
I/O, Clock
Clock, Input
Clock, Input
I/O, Clock
nIO_PULLUP
Input
TEMPDIODEp
TEMPDIODEn
MSEL[0:2]
nCE
nCONFIG
Input
Input
Input
Input
Input
CONF_DONE
Bidirectional
(open-drain)
nCEO
nSTATUS
Output
Bidirectional
(open-drain)
PORSEL
Input
TCK
TMS
TDI
TDO
TRST
Input
Input
Input
Output
Input
nCSO
ASDO
DCLK
I/O, Output
I/O, Output
Input (PS, FPP)
Output (AS)
I/O, Output
(open-drain)
I/O, Input
CRC_ERROR
DEV_CLRn
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Description
Clock and PLL Pins
Dedicated high speed clock input pins 1, 3, 8, and 10 that can also be used for data inputs. OCT Rd is not supported on these pins.
Dedicated negative clock input pins for differential clock input that can also be used for data inputs. OCT Rd is not supported on these pins.
These pins can be used as I/O pins or clock input pins. OCT Rd is not supported on these pins.
These pins can be used as I/O pins or negative clock input pins for differential clock inputs. OCT Rd is not supported on these pins.
Dedicated clock input pins to PLL L4 and R4 respectively.
Dedicated negative clock input pins for differential clock input to PLL L4 and R4 respectively.
Each left and right PLL supports 2 clock I/O pins, configured either as 2 single ended I/O or one differential I/O pair. When using both pins as single ended
I/Os, PLL_#_CLKOUT0n can be the clock output while the PLL_#_FB_CLKOUT0p is the external feedback input pin.
I/O, Clock
I/O, Clock
I/O, Clock
I/O, Clock
I/O, Clock
I/O, Clock
Dual purpose I/O pins that can be used as two single-ended outputs or one differential external feedback input pin.
These pins can be used as I/O pins or two single-ended clock output pins.
I/O pins that can be used as two single-ended clock output pins or one differential clock output pair.
Dedicated Configuration/JTAG Pins
Dedicated input that chooses whether the internal pull-ups on the user I/O pins and dual-purpose I/O pins (nCSO, ASDO, DATA[0:7], CLKUSR, INIT_DONE,
DEV_OE, DEV_CLRn) are on or off before and during configuration. A logic high turns off the weak pull-up, while a logic low turns them on.
Pin used in conjunction with the temperature sensing diode (bias-high input) inside the FPGA.
Pin used in conjunction with the temperature sensing diode (bias-low input) inside the FPGA.
Configuration input pins that set the FPGA device configuration scheme.
Dedicated active-low chip enable. When nCE is low, the device is enabled. When nCE is high, the device is disabled.
Dedicated configuration control input. Pulling this pin low during user-mode will cause the FPGA to lose its configuration data, enter a reset state, and tri-state
all I/O pins. Returning this pin to a logic high level will initiate reconfiguration.
This is a dedicated configuration done pin. As a status output, the CONF_DONE pin drives low before and during configuration. Once all configuration data is
received without error and the initialization cycle starts, CONF_DONE is released. As a status input, CONF_DONE goes high after all data is received. Then
the device initializes and enters user mode. It is not available as a user I/O pin.
Output that drives low when device configuration is complete.
This is a dedicated configuration status pin. The FPGA drives nSTATUS low immediately after power-up and releases it after POR time. As a status output,
the nSTATUS is pulled low if an error occurs during configuration. As a status input, the device enters an error state when nSTATUS is driven low by an
external source during configuration or initialization. It is not available as a user I/O pin.
Dedicated input which selects between a POR time of 12 ms or 100 ms. A logic high selects a POR time of 12 ms and a logic low selects POR time of 100
ms.
Dedicated JTAG input pin.
Dedicated JTAG input pin.
Dedicated JTAG input pin.
Dedicated JTAG output pin.
Dedicated active low JTAG input pin. TRST is used to asynchronously reset the JTAG boundary-scan circuit.
Optional/Dual-Purpose Configuration Pins
Dedicated output control signal from the FPGA to the serial configuration device in AS mode that enables the configuration device.
Control signal from the FPGA to the serial configuration device in AS mode used to read out configuration data.
Dedicated configuration clock pin. In PS and FPP configuration, DCLK is used to clock configuration data from an external source into the FPGA. In AS mode,
DCLK is an output from the FPGA that provides timing for the configuration interface.
Active high signal that indicates that the error detection circuit has detected errors in the configuration SRAM bits. This pin is optional and is used when the
CRC error detection circuit is enabled.
Optional pin that allows designers to override all clears on all device registers. When this pin is driven low, all registers are cleared; when this pin is driven
high (VCCPGM), all registers behave as programmed.
Pin Definitions
Page 66 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (5)
Pin Name
DEV_OE
Pin Type (1st and 2nd
Function)
I/O, Input
DATA0
I/O, Input
DATA[1:7]
I/O, Input
INIT_DONE
I/O, Output
(open-drain)
CLKUSR
I/O, Input
DIFFIO_RX[##]p,
DIFFIO_RX[##]n
I/O, RX channel
DIFFIO_TX[##]p,
DIFFIO_TX[##]n
I/O, TX channel
These are true LVDS transmitter channels on side I/O banks. Pins with a "p" suffix carry the positive signal for the differential channel. Pins with an "n" suffix
carry the negative signal for the differential channel. If not used for differential signaling, these pins are available as user I/O pins.
DIFFOUT_[##]p,
DIFFOUT_[##]n
I/O, TX channel
DQS[##][T,B],
DQS[##][L,R]
I/O,DQS
These are emulated LVDS output channels. On column I/O banks, there are true LVDS input buffers but no true LVDS output buffers. However, all column
user I/Os, including I/Os with true LVDS input buffers, can be configured as emulated LVDS output buffers. Pins with a "p" suffix carry the positive signal for
the differential channel. Pins with an "n" suffix carry the negative signal for the differential channel. If not used for differential signaling, these pins are
available as user I/O pins.
External Memory Interface Pins
Optional data strobe signal for use in external memory interfacing. These pins drive to dedicated DQS phase shift circuitry. The shifted DQS signal can also
drive to internal logic.
DQSn[##][T,B],
DQSn[##][L,R]
I/O,DQSn
Optional complementary data strobe signal for use in external memory interfacing. These pins drive to dedicated DQS phase shift circuitry.
DQ[##][T,B],
DQ[##][L,R]
I/O,DQ
CQ[##][T,B],
CQ[##][L,R]
DQS
Optional data signal for use in external memory interfacing. The order of the DQ bits within a designated DQ bus is not important; however, use caution when
making pin assignments if you plan on migrating to a different memory interface that has a different DQ bus width. Analyze the available DQ pins across all
pertinent DQS columns in the pin list.
Optional data strobe signal for use in QDRII SRAM. These are the pins for echo clocks.
CQn[##][T,B],
CQn[##][L,R]
DQS
Optional complementary data strobe signal for use in QDRII SRAM. These are the pins for echo clocks.
RUP[1:8]A,
RUP[3,8]C
RDN[1:8]A,
RDN[3,8]C
DNU
NC
I/O, Input
VCC
VCCD_PLL_[L,R][1:4],
VCCD_PLL_[T,B][1:2]
VCCPT
Power
Power
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
I/O, Input
Do Not Use
No Connect
Power
Pin Description
Optional pin that allows designers to override all tri-states on the device. When this pin is driven low, all I/O pins are tri-stated; when this pin is driven high
(VCCPGM), all I/O pins behave as defined in the design.
Dual-purpose configuration data input pin. The DATA0 pin can be used for bit-wide configuration or as an I/O pin after configuration is complete.
Dual-purpose configuration input data pins. The DATA[0:7] pins can be used for byte-wide configuration or as regular I/O pins. These pins can also be used
as user I/O pins after configuration.
This is a dual-purpose pin and can be used as an I/O pin when not enabled as INIT_DONE. When enabled, a transition from low to high at the pin indicates
when the device has entered user mode. If the INIT_DONE output is enabled, the INIT_DONE pin cannot be used as a user I/O pin after configuration.
Optional user-supplied clock input. Synchronizes the initialization of one or more devices. If this pin is not enabled for use as a user-supplied configuration
clock, it can be used as a user I/O pin.
Differential I/O Pins
These are true LVDS receiver channels on side and column I/O banks. Pins with a "p" suffix carry the positive signal for the differential channel. Pins with an
"n" suffix carry the negative signal for the differential channel. If not used for differential signaling, these pins are available as user I/O pins.
Reference Pins
Reference pins for I/O banks. The RUP pins share the same VCCIO with the I/O bank where they are located. The external precision resistor RUP must be
connected to the designated RUP pin within the bank. If not required, this pin is a regular I/O pin.
Reference pins for I/O banks. The RDN pins share the same GND with the I/O bank where they are located. The external precision resistor RDN must be
connected to the designated RDN pin within the bank. If not required, this pin is a regular I/O pin.
Do not connect to power or ground or any other signal; must be left floating.
Do not drive signals into these pins.
Supply Pins
VCC supplies power to the core and periphery.
Digital power for PLL[L[1:4],R[1:4],T[1:2],B[1:2]]. The designer must connect these pins to the voltage level that recommended in data sheet, even if the PLL
is not used.
Power supply for the programmable power technology.
Pin Definitions
Page 67 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (5)
Pin Name
VCCA_PLL_[L,R][1:4],
VCCA_PLL_[T,B][1:2]
VCCAUX
VCCIO[1:8][A,C],
VCCIO[2,3,4,5,7,8]B
Pin Type (1st and 2nd
Function)
Power
Power
Power
Pin Description
Analog power for PLL [L[1:4],R[1:4],T[1:2],B[1:2]]. The designer must connect these pins to the voltage level that recommended in data sheet, even if the PLL
is not used. It is advised to keep this pin isolated from other VCC for better jitter performance.
Auxiliary supply for the programmable power technology.
These are I/O supply voltage pins for banks 1 through 8. Each bank can support a different voltage level. VCCIO supplies power to the output buffers for all
LVDS, LVCMOS(1.2V, 1.5V, 1.8V, 2.5V, 3.3V), HSTL(12,15,18),SSTL(15,18,2),3.0V PCI/PCI-X I/O as well as LVTTL 3.3V I/O standards. VCCIO also
supplies power to the input buffers used for LVCMOS(1.2V, 1.5V, 1.8V, 2.5V, 3.3V), 3.0V PCI/PCI-X and LVTTL 3.3V I/O standards.
VCCPGM
VCCPD[1:8][A,C],
VCCPD[2,3,4,5,7,8]B
VCC_CLKIN[3,4,7,8]C
VCCBAT
GND
VREF[1:8][A,C]N0,
VREF[2,3,4,5,7,8]BN0
Power
Power
Configuration pins power supply.
Dedicated power pins. This supply is used to power the I/O pre-drivers.
Power
Power
Ground
Power
VCCHIP_[L,R]
VCCR_[L,R]
Power
Power
Differential clock input power supply for top and bottom I/O banks.
Battery back-up power supply for design security volatile key register.
Device ground pins.
Input reference voltage for each I/O bank. If a bank uses a voltage-referenced I/O standard, then these pins are used as the voltage-reference pins for the
bank.
Transceiver (I/O Banks) Pins
PCIe Hard IP digital power supply, specific to the left (L) side or right (R) side of the device.
Analog power, receiver, specific to the left (L) side or right (R) side of the device.
VCCT_[L,R]
Power
Analog power, transmitter, specific to the left (L) side or right (R) side of the device.
VCCL_GXB[L,R][0:3]
Power
Analog power, block level clock distribution.
VCCH_GXB[L,R][0:3]
Power
Analog power, block level TX buffers, specific to left (L) side and right (R) side.
VCCA_[L,R]
Power
Analog power, TX driver, RX receiver, CDR, specific to the left (L) side or right (R) side of the device.
GXB_RX_[L,R][0:15]p (Note 3)
Input
High speed positive differential receiver channels. Specific to the left (L) side or right (R) side of the device.
GXB_RX_[L,R][0:15]n (Note 3)
Input
High speed negative differential receiver channels. Specific to the left (L) side or right (R) side of the device.
GXB_TX_[L,R][0:15]p (Note 3)
Output
High speed positive differential transmitter channels. Specific to the left (L) side or right (R) side of the device.
GXB_TX_[L,R][0:15]n (Note 3)
Output
High speed negative differential transmitter channels. Specific to the left (L) side or right (R) side of the device.
REFCLK_[L,R][0:7]p,
Input
High speed differential reference clock positive, or CMU receiver channels, specific to the left (L) side or right (R) side of the device.
GXB_CMURX_[L,R][0:7]p
(Note 3 and 4)
REFCLK_[L,R][0:7]n,
Input
High speed differential reference clock complement, or CMU complementary receiver channel, specific to the left (L) side or right (R) side of the device.
GXB_CMURX_[L,R][0:7]n
(Note 3 and 4)
GXB_CMUTX_[L,R][0:7]p, (Note 4)
Output
CMU transmitter channels, specific to the left (L) side or right (R) side of the device.
GXB_CMUTX_[L,R][0:7]n
RREF_[L,R][0:1]
Input
Reference resistor for transceiver, specific to the left (L) side or right (R) side of the device.
Notes:
1. This pin definition is prepared based on the EP4S100G5.
2. Some of the pull-up /pull down resisitors mentioned in the table above may not be required, depending on the exact device configuration scheme.
The ability to NC or short them may be valuable during the debug phase, should you be required to use a different configuration scheme.
Refer to the Configuring Stratix IV GX Devices chapter in the Stratix IV GX Device Handbook for more information.
3. Transceiver signals GXB_RX[15..0] and GXB_TX[15..0] are device specific.
4. Dual purpose CMU Receiver channels. Can be used either as reference clock or CMU receiver channels in devices with 5th and 6th channels.
5. Refer to pin connections guidelines and data sheet for the recommended operating voltage.
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Pin Definitions
Page 68 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Notes (1), (2), (3), (4)
VREFB7CN0
VREFB7BN0
VREFB7AN0
PLL_R1***
6C
5B
5A
2B
2A
PLL_L4**
3A
3B
3C
VREFB3AN0
VREFB3BN0
VREFB3CN0
PLL_B1
PLL_B2
4C
4B
4A
VREFB4CN0
VREFB4BN0
VREFB4AN0
VREFB5AN0 VREFB5BN0 VREFB5CN0
PLL_R3*
5C
PLL_L3*
2C
PLL_R2*
Transceiver Block (QR3)
7A
Transceiver Block (QR2)
7B
Transceiver Block (QR1)
VREFB8CN0
7C
Transceiver Block (QR0)
VREFB8BN0
PLL_T2
VREFB6CN0 VREFB6AN0
VREFB8AN0
PLL_T1
6A
8C
1A
8B
1C
VREFB1CN0 VREFB1AN0
8A
PLL_L2*
VREFB2AN0 VREFB2BN0 VREFB2CN0
Transceiver Block (QL0)
Transceiver Block (QL1)
Transceiver Block (QL2)
Transceiver Block (QL3)
PLL_L1***
PLL_R4**
Notes:
1. This is only a pictorial representation to provide an idea of placement on the device. Refer to the pin list and the Quartus® II software for exact locations.
2. PLL blocks with * only have clock pins enabled for use when the transceiver blocks operate below 6.5Gbps data rate.
3. PLLs with ** only available in F1932 package.
4. PLLs with *** also are only available with the F1932 package and do not have dedicated input pins.
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Bank & PLL Diagram
Page 69 of 70
Pin Information for the Stratix® IV GT EP4S100G5ES1 Device
Version 1.3
Version Number
1.0
1.1
1.2
1.3
PT-EP4S100G5ES1-1.3
Copyright © 2015 Altera Corp.
Date
3/12/2009
4/6/2009
5/29/2009
2/4/2015
Changes Made
Initial release.
Update device name(ES1).
Change 11pins from NC to VCCIO for F1932.
Update bank & PLL diagram and notes on pin list.
Added the Dynamic OCT Support columns in Pin List F1517 and Pin List F1932.
Revision History
Page 70 of 70