SCAA062

Application Report
SCAA062 – March 2003
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
Kal Mustafa / Chris Sterzik
High Performance Analog
ABSTRACT
This report describes various methods of interfacing different logic levels. The focus is dccoupling between the following differential signaling: LVPECL (low-voltage positivereferenced emitter coupled logic), LVDS (low-voltage differential signals), HSTL (highspeed transceiver logic), and CML (current-mode logic). The report discusses sixteen
various interface cases between the aforementioned differential signaling levels.
1
2
Contents
AC-Coupling..................................................................................................................................2
1.1 LVPECL ..................................................................................................................................3
1.2 LVDS ....................................................................................................................................7
1.3 CML ..................................................................................................................................11
1.4 HSTL ..................................................................................................................................13
References ..................................................................................................................................15
Figure 1.
Figure 2.
Figure 3.
Figure 4.
Figure 5.
Figure 6.
Figure 7.
Figure 8.
Figure 9.
Figure 10.
Figure 11.
Figure 12.
Figure 13.
Figure 14.
Figure 15.
Figure 16.
Figure 17.
Figure 18.
Figure 19.
Figure 20.
Figure 21.
Figure 22.
Figures
Input and Output Parameters ..........................................................................................2
LVPECL to LVPECL..........................................................................................................3
LVPECL to LVPECL..........................................................................................................4
LVPECL to LVDS ..............................................................................................................4
LVPECL to LVDS ..............................................................................................................5
LVPECL to CML................................................................................................................5
LVPECL to CML Converter ..............................................................................................6
LVPECL to HSTL ..............................................................................................................6
LVDS to LVPECL ..............................................................................................................7
LVDS to LVPECL ..............................................................................................................8
LVDS to LVDS Without On-Chip Termination ................................................................8
LVDS to LVDS With On-Chip Termination......................................................................9
LVDS to CML Converter...................................................................................................9
LVDS to HSTL.................................................................................................................10
CML to LVPECL Translator............................................................................................11
CML to LVDS ..................................................................................................................11
CML to CML ....................................................................................................................12
CML to HSTL...................................................................................................................13
HSTL to LVPECL Converter...........................................................................................13
HSTL to LVDS.................................................................................................................14
HSTL to CML Translator ................................................................................................14
HSTL to HSTL .................................................................................................................15
Table 1.
Table 2.
Table 3.
Tables
Typical LVPECL, LVDS, HSTL, and CML Outputs..........................................................2
Typical LVPECL, LVDS, CML, and HSTL Input Levels...................................................2
Interface Table..................................................................................................................3
1
SCAA062
1
AC-Coupling
DC-coupling is used in a system when there is a need for a wide bandwidth, or when dcunbalanced code is used. Both interfaces must have the same ground potential on the same
board or system. DC-coupling directly connects the components together without any coupling
capacitors. Among the advantages of dc-coupling are: simple board design, no dc-wander
issues, and it is useful in all coded-data streams including SONET and NRZ data applications.
One disadvantage of dc-coupling is that it requires careful power supply design. Figure1,
Table 1, and Table 2 provide the I/O levels for these differential signals.
VIH (MAX)
VOH (MAX)
VOH (MIN)
IOH (MAX)
VIH (MIN)
Driver
Receiver
VCM
VIL (MAX)
VOL (MAX)
VOL (MIN)
VIL (MIN)
I/O Parameters
Figure 1.
Table 1.
Typical LVPECL, LVDS, HSTL, and CML Outputs
Output
LVPECL
LVDS
HSTL
VOH (Min)
2.275 V
1.249
VDDQ - 0.4
VCC
VOL (Max)
1.68 V
1.252
0.4
VCC - 0.4 V
Table 2.
VIH (Min)
VRef or VCM
2
2
1
CML
2
Typical LVPECL, LVDS, CML, and HSTL Input Levels
Input
1
Input and Output Parameters
LVPECL
LVDS
HSTL
CML
2.135 V
1.249
VRef + 0.2
VCC
2
1.2
0.75
VCC - 0.2 V
VIL (Max)
1.825 V
1.252
VRef -0.2
VCC - 0.4 V
VID (Min)
310 mV
200 mV
400 mV
400 mV
VDDQ = 1.5 V ±10%
VCC = 3.3 V ±10%
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
SCAA062
Table 3.
Interface Table
CML
HSTL
See Figure 3
See Figure 4 or Figure 5
See Figure 6 or Figure 7
See Figure 8
LVDS
See Figure 9 or Figure 10
See Figure 11 or Figure 12
See Figure 13
See Figure 14
CML
See Figure 15
See Figure 16 or
See Figure 17
See Figure 18
HSTL
See Figure 19
See Figure 20
See Figure 21
See Figure 22
LVPECL
LVPECL
VC
e.g.,
CDC111
CDCVF111
CDCLVP110
C
130 Ω
ZO = 50 Ω
VC
130 Ω
LVPECL
Driver
C
LVPECL
Receiver
ZO = 50 Ω
83 Ω
1.1
LVDS
83 Ω
FROM
TO
LVPECL
Figure 2.
LVPECL to LVPECL
PECL and LVPECL are normally terminated though 50 Ω to (VCC - 2 V). Most systems normally
do not have dual power supplies of both 3.3 V and 1.3 V; therefore Figures 2 and Figure 3 show
alternative methods to terminate LVPECL output signals. The pullup and pulldown combination
terminates the 50-Ω transmission line and establish the LVPECL common-mode voltage of 2 V
at the receiver.
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
3
SCAA062
e.g.,
CDC111
CDCVF111
CDCLVP110
ZO = 50 Ω
LVPECL
Driver
LVPECL
Receiver
R1
R2
ZO = 50 Ω
R3
Note:
For VCC = 3.3 V, use R1 = R2 = R3 = 50 Ω
For VCC = 2.5 V, use R1 = R2 = 50 Ω, R3 = 22 Ω
(VCC - 2 V)
Figure 3.
LVPECL to LVPECL
The Y-termination in Figure 3 is another alternative to LVPECL termination where a VTT supply
is not readily available. This scheme saves one resistor over the scheme in Figure 2.
V
130 Ω
3.3
33 Ω
ZO = 50 Ω
50 Ω
e.g.,
CDC111
CDCVF111
SN65LVDS101
CDCLVP110
LVPECL
Driver
e.g.,
SN65LVDS104
SN65LVDS108
SN65LVDS116
LVDS
Receiver
33 Ω
130 Ω
50 Ω
ZO = 50 Ω
3.3
Figure 4.
V
LVPECL to LVDS
The 33-Ω resistor is usually required when the LVPECL output is too high for the LVDS receiver
input stage. For the LVDS receivers listed above, it is not required and Figure 5 is
recommended.
4
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
SCAA062
V
3.3
e.g.,
SN65LVDS33
SN65LVDS100
CDCLVD110
83 Ω
130 Ω
e.g.,
CDC111
CDCVF111
SN65LVDS101
CDCLVP110
Zo = 50Ω
Ω
LVPECL
Driver
LVDS
Receiver
130 Ω
83 Ω
Zo = 50Ω
Ω
3.3
Figure 5.
V
LVPECL to LVDS
Most LVDS receivers are capable of accepting LVPECL signals and it is not necessary to
attenuate the LVPECL signal prior to the LVDS receiver. This is due to the wide common-mode
range of the LVDS receivers listed above.
e.g.,
CDC111
CDCVF111
SN65LVDS101
CDCLVP110
V
208 Ω
3. 3
275 Ω
208 Ω
V
100 Ω
3.3
LVPECL
Driver
83 Ω
ZO = 50 Ω
CML
Receiver
83 Ω
ZO = 50 Ω
Figure 6.
275Ω
Ω
LVPECL to CML
The most widely used method of translating from LVPECL to CML is through ac-coupling. ACcoupling is recommended for dc-balanced signals. AC-coupling generates base-line wander in
high-speed serial data transmission such as SONET and NRZ encoded data (non dc-balanced).
Therefore, dc-coupling is recommended for such data streams. For detailed derivation, see the
SCAA056.
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
5
SCAA062
V
3.3
50 Ω
A
LVPECL
Input
SN65CML100
CML
Ouput
B
50 Ω
V
3.3
Figure 7.
LVPECL to CML Converter
The SN65CML100, in Figure 7, can be used as an LVPECL to CML converter. The 50-Ω pullup
resistors are required to bias the SN65CML100 outputs as well as terminate the transmission
line. In most cases, the two 50-Ω resistors are included in the CML receiver input stage and
therefore are not required.
C
VC
R3
R1
e.g.,
SN65LVDS101
CDCLVP110
CDCVF111
CDC111
R2
ZO = 50 Ω
X
Y
HSTL
Receiver
LVPECL
Driver
X
Y
ZO = 50 Ω
R3
R1
R2
C
VC
Note:
For VCC = 3.3 V, use R1 = 127 Ω , R2 = 35 Ω , R3 = 48 Ω
For VCC = 2.5 V, use R1 = 100 Ω , R2 = 40 Ω , R3 = 60 Ω
Figure 8.
6
LVPECL to HSTL
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
SCAA062
LVDS
The resistors R1 in parallel with (R2+R3) should match the characteristic impedance (ZO = 50 Ω)
of the transmission line. At point Y in Figure 8, the ratio of R3 to the sum of (R1+R2+R3) should
be chosen to set the HSTL common-mode voltage (VCM = 0.75 V). At point X, the LVPECL
common-mode voltage is 2 V, which is the voltage across R1 compared to the sum of all three
resistors (R1+ R2+R3).
C
VC
e.g.,
SN65LVDS101
CDCLVP110
CDCVF11
CDC111
83 Ω
e.g.,
SN65LVDS100
SN65LVDS104
CDCLVD110
ZO = 50 Ω
130 Ω
VC
C
83 Ω
LVDS
Driver
LVPECL
Driver
ZO = 50 Ω
130 Ω
1.2
Figure 9.
LVDS to LVPECL
The Thevenin equivalent of the 83 Ω and 130 Ω, in Figure 9, matches the 50-Ω transmission line
impedance as well as sets the common-mode voltage (VCM = 2 V) for the LVPECL receiver.
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
7
SCAA062
VTT
50 Ω
A
Y
LVDS
Input
SN65LVDS101
LVPECL
Ouput
B
Z
50 Ω
VTT
Figure 10. LVDS to LVPECL
The SN65LVDS101, in Figure 10, can be used as an LVDS to LVPECL converter. The 50-Ω
pullup resistors are required to bias and terminate the LVPECL outputs to VTT (VCC – 2 V). If the
termination voltage, VTT is not available then, the Thevenin equivalent of the 83 Ω and 130Ω, as
in Figure 9 is recommended.
e.g.,
SN65LVDS100
CDCLVD110
ZO = 50 Ω
100 Ω
LVDS Driver
LVDS Receiver
ZO = 50 Ω
Figure 11. LVDS to LVDS Without On-Chip Termination
8
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
SCAA062
Figure 11 is the most commonly used termination for LVDS signals. The 100-Ω external resistor
terminates the differential impedance of the transmission line assuming the LVDS receiver does
not include an on-chip termination. The designer could also replace the 100-Ω termination with
two 50-Ω resistors and tie the mid-point with a capacitor (10 nF) to GND in order to terminate
any unbalanced noise within the differential transmission line as well as correct for line-length
mismatches.
e.g.,
SN65LVDS100
CDCLVD110
e.g.,
SN65LVDT100
SN65LVDT33
ZO = 50 Ω
100 Ω
LVDS Driver
LVDS Receiver
ZO = 50 Ω
Figure 12. LVDS to LVDS With On-Chip Termination
In Figure 12, the LVDS receiver includes a 100-Ω on-chip resistor; therefore no external
termination is needed.
3 .3
V
50 Ω
ZO = 50 Ω
A
LVDS
Input
CML Receiver
SN65CML100
B
ZO = 50 Ω
50 Ω
V
3.3
Figure 13. LVDS to CML Converter
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
9
SCAA062
Most CML receivers have 50 Ω included on their input stage and external termination is not
required. The 50-Ω pullup resistors are required to bias the SN65CML100 and termination the
transmission line.
V CC
R3
R1
e.g.,
SN65LVDS100
CDCLVD110
ZO = 50 Ω
R2
LVDS Driver
HSTL Receiver
R2
R3
R1
ZO = 50 Ω
V
CC
Note:
For VCC = 3.3 V, use R1 = 140 Ω , R2 = 30 Ω , R3 = 50 Ω
For VCC = 2.5 V, use R1 = 100 Ω , R2 = 36 Ω , R3 = 60 Ω
Figure 14. LVDS to HSTL
At the output of the LVDS driver, the ratio of (R2+R3) to the sum of all three resistors
(R1+R2+R3) is the same ratio of VCM = 1.2 V to VCC. The ratio of R3 to the sum (R1+R2+R3)
must be equal to the ratio 0.75: VCC. Furthermore; R1// (R2+R3) should match the transmission
line impedance, ZO = 50 Ω. Solving these equations result in the values as in Figure 14 for VCC
of 3.3 and 2.5 respectively.
10
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
SCAA062
1.3
CML
3.3V
50 Ω
CML
Input
LVPECL
Output
SN65LVDS101
50 Ω
3.3V
Figure 15. CML to LVPECL Translator
Commonly, ac-coupling is recommended when driving LVPECL with CML. The SN65LVDS101
has a wide common-mode range and can accept CML while providing an LVPECL output.
V
3.3
50 Ω
e.g.,
SN65CML100
e.g.,
SN65LVDS100
SN65LVDS33
CDCLVD110
ZO = 50 Ω
LVDS
Receiver
CML Driver
ZO = 50 Ω
50 Ω
V
3.3
Figure 16. CML to LVDS
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
11
SCAA062
Generally, ac-coupling is recommended when driving LVDS receiver with CML. If the LVDS
receiver has a wide common-mode range that can accept a CML input (common-mode range
must go to VCC rail), then a dc-coupled connection is a direct connection. The 50-Ω pullup
resistors are required to bias the SN65CML100 and terminate the transmission line.
V
3.3
e.g.,
TLK2501
TLK1501
50 Ω
ZO = 50 Ω
CML
Driver
CML
Receiver
ZO = 50 Ω
50 Ω
V
3.3
Figure 17. CML to CML
If both the CML driver and receiver have the same VCC supply voltage and on-chip pullup
resistors, then a direct connection can be made without external components. If the output stage
does not provide an internal 50-Ω pullup resistor (TLK1501), then 50-Ω pullup resistors are
required at the transmitter output or at the receiver input. The 50-Ω pullup resistors (see
Figure 17) could also be moved to the receive end instead. In addition to the 50-Ω pullup at the
source, a 100-Ω line end termination could be implemented at the receiver to terminate the lineimpedance at both ends of the link.
12
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
SCAA062
C
e.g.,
SN65CML100
R3
R1
VC
R2
ZO = 50 Ω
X
Y
HSTL
Receiver
CML
Driver
X
ZO = 50 Ω
Y
R3
R1
R2
VC
Note: For VCC = 3.3 V, use R1 = 53 Ω,
Ω R2 = 630 Ω, R3 =
C
200 Ω
Figure 18. CML to HSTL
In Figure 18, the resistor network R1, R2, and R3 provides proper termination. The network also
provides level shifting from CML to HSTL. Using the I/O tables, the following equations are used
to solve for R1, R2, and R3. First, (R2+R3)/(R1+R2+R3) = 3.1/3.3. Second, R3/(R1+R2+R3) =
0.75/3.3. Finally, R1||(R2+R3) = Z0 = 50 Ω.
1.4
HSTL
CLK1
HSTL
Input
CDCLVP110
LVPECL
Output
CLK1
Figure 19. HSTL to LVPECL Converter
The CDCLVP110 in Figure 14 has dual inputs for either HSTL (CLK1 pair is optimized for HSTL
levels) or LVPECL inputs (CLK0 pair accepts LVPECL). In both cases, the CDCLVP110
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
13
SCAA062
provides LVPECL outputs.
CDCLVD110
SN65LVD100
HSTL
Input
LVDS
Output
Figure 20. HSTL to LVDS
HSTL signals are usually terminated to (VTT =Vref = 0.75 V). Since most LVDS compatible
receivers accept a 200-mV signal swing anywhere between 0 V and 2.4 V; then the HSTL signal
is well within the LVDS receiver input range. The typical HSTL signal swing is 400 mV
(minimum), 1.1 V (maximum) this amplitude is compatible with the LVDS receiver. The
SN65LVDS100 requires a 3.3-V supply, while the CDCLVD110 is 2.5-V LVDS driver/receiver.
V
3.3
50 Ω
A
HSTL
Input
CML
Output
SN65CML100
B
50 Ω
V
3.3
Figure 21. HSTL to CML Translator
The wide common-mode inputs range (0 V to 2.4 V) of the SN65CML100 accepts HSTL levels.
The 50-Ω resistors are required to bias the SN65CML100 and terminate the transmission line.
Impedance.
14
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
SCAA062
HSTL
Input
100 Ω
ZO = 50 Ω
HSTL Driver
HSTL Receiver
ZO = 50 Ω
Figure 22. HSTL to HSTL
HSTL signals are usually terminated 50-Ω to VTT (typically VTT = 0.75 V). When VTT is not
available, an alternative is a 100-Ω differential termination.
2
References
1. AC-Coupling between LVPECL, LVDS, CML, and HSTL, Texas Instruments application
report, (SCAA059)
2. Interfacing Between LVPECL, LVDS, and CML, Texas Instruments application report,
(SCAA056)
3. Interfacing Differential Logic With LVDS Receivers, Texas Instruments application report,
(SLLA101)
4. Clock Distribution Circuits (CDC), Texas Instruments CDC data book, (SCAD004)
5. CDCLVD110 data sheet, Texas Instruments, (SCAS684)
6. CDCLVP110 data sheet, Texas Instruments, (SCAS683)
7. SN65CML100 data sheet, Texas Instruments, (SLLS547)
8. SN65LVDS100 data sheet, Texas Instruments, (SLLS516A)
9. CDC111 data sheet, Texas Instruments, (SCAS321)
10. CDCVF111 data sheet, Texas Instruments, (SCAS670)
11. Interfacing Between LVPECL, VML, CML, and LVDS Levels, Texas Instruments application
report, (SLLA120)
12. TLK2501 data sheet, Texas Instruments, (SLLS427)
13. TLK1501 data sheet, Texas Instruments, (SLLS458)
DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM
15
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications,
enhancements, improvements, and other changes to its products and services at any time and to discontinue
any product or service without notice. Customers should obtain the latest relevant information before placing
orders and should verify that such information is current and complete. All products are sold subject to TI’s terms
and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI
deems necessary to support this warranty. Except where mandated by government requirements, testing of all
parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for
their products and applications using TI components. To minimize the risks associated with customer products
and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right,
copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process
in which TI products or services are used. Information published by TI regarding third–party products or services
does not constitute a license from TI to use such products or services or a warranty or endorsement thereof.
Use of such information may require a license from a third party under the patents or other intellectual property
of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without
alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction
of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for
such altered documentation.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that
product or service voids all express and any implied warranties for the associated TI product or service and
is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Mailing Address:
Texas Instruments
Post Office Box 655303
Dallas, Texas 75265
Copyright  2003, Texas Instruments Incorporated