CENTRAL CP318V_10

PROCESS
CP318V
Small Signal Transistor
NPN - High Voltage Transistor Chip
PROCESS DETAILS
Process
EPITAXIAL PLANAR
Die Size
26 x 26 MILS
Die Thickness
7.1 MILS ± 0.6 MILS
Base Bonding Pad Area
5.5 x 5.5 MILS
Emitter Bonding Pad Area
5.5 x 5.5 MILS
Top Side Metalization
Al-Si - 17,000Å
Back Side Metalization
Au - 12,000Å
GEOMETRY
GROSS DIE PER 4 INCH WAFER
25,536
PRINCIPAL DEVICE TYPES
MPS455
BACKSIDE COLLECTOR
R2 (22-March 2010)
w w w. c e n t r a l s e m i . c o m
PROCESS
CP318V
Typical Electrical Characteristics
R2 (22-March 2010)
w w w. c e n t r a l s e m i . c o m