WINBOND W78L801A24LL

W78L801 Data Sheet
8-BIT MICROCONTROLLER
Table of Contents1.
GENERAL DESCRIPTION ......................................................................................................... 2
2.
FEATURES ................................................................................................................................. 2
3.
PIN CONFIGURATIONS ............................................................................................................ 3
4.
PIN DESCRIPTION..................................................................................................................... 5
5.
BLOCK DIAGRAM ...................................................................................................................... 6
6.
FUNCTIONAL DESCRIPTION ................................................................................................... 7
6.1
7.
8.
9.
10.
ELECTRICAL CHARACTERISTICS......................................................................................... 14
7.1
Absolute Maximum Ratings............................................................................................. 14
7.2
DC Characteristics........................................................................................................... 14
7.3
AC Characteristics ........................................................................................................... 16
TIMING WAVEFORMS ............................................................................................................. 19
8.1
Program Fetch Cycle ....................................................................................................... 19
8.2
Data Read Cycle.............................................................................................................. 19
8.3
Data Write Cycle.............................................................................................................. 20
8.4
Port Access Cycle............................................................................................................ 20
PACKAGE DIMENSIONS ......................................................................................................... 21
9.1
40-pin DIP........................................................................................................................ 21
9.2
44-pin PLCC .................................................................................................................... 21
9.3
44-pin PQFP .................................................................................................................... 22
9.4
48-pin LQFP .................................................................................................................... 22
TYPICAL APPLICATION CIRCUIT........................................................................................... 23
10.1
11.
Interrupt System ................................................................................................................ 8
Keyboard ..................................................................................................................... 23
REVISION HISTORY ................................................................................................................ 24
-1-
Publication Release Date: June 04, 2006
Revision A10
W78L801
1. GENERAL DESCRIPTION
The W78L801 is an 8-bit microcontroller which can accommodate a wide range of supply voltages
with low power consumption. The instruction set for the W78L801 is fully compatible with the standard
8051. The W78L801 contains an 4K bytes Mask ROM; a 256 bytes RAM; four 8-bit bi-directional and
bit-addressable I/O ports; an additional 6-bit I/O port P4; two 16-bit timer/counters; a hardware
watchdog timer. These peripherals are supported by a twelve sources two-level interrupt capability.
The W78L801 does not contain serial port.
The W78L801 microcontroller has two power reduction modes, idle mode and power-down mode,
both of which are software selectable. The idle mode turns off the processor clock but allows for
continued peripheral operation. The power-down mode stops the crystal oscillator for minimum power
consumption. The external clock can be stopped at any time and in any state without affecting the
processor.
2. FEATURES
y
Fully static design 8-bit CMOS microcontroller
y
Wide supply voltage of 1.8V to 5.5V
y
DC-24 MHz operation
y
256 bytes of on-chip scratchpad RAM
y
4 KB Mask-ROM
y
64 KB program memory address space
y
64 KB data memory address space
y
Four 8-bit bi-directional ports; Port 0 has internal pull-up resisters enabled by software
y
Two 16-bit timer/counters
y
Watchdog Timer
y
Direct LED drive outputs
y
Twelve sources, two-level interrupt capability
y
Wake-up via external interrupts at Port 1
y
EMI reduction mode
y
Built-in power management
y
Code protection mechanism
y
Packages:
− DIP 40:
W78L801-24
− PLCC 44:
W78L801P-24
− PQFP 44:
W78L801F-24
− Lead Free (RoHs)DIP 40:
− Lead Free (RoHs)PLCC 44:
− Lead Free (RoHs)PQFP 44:
− Lead Free (RoHs)LQFP 48:
W78L801A24DL
W78L801A24PL
W78L801A24FL
W78L801A24LL
-2-
W78L801
3. PIN CONFIGURATIONS
40-Pin DIP
INT2, P1.0
INT3, P1.1
INT4,P1.2
INT5,P1.3
INT6,P1.4
INT7,P1.5
INT8,P1.6
INT9,P1.7
RST
P3.0
P3.1
INT0, P3.2
INT1, P3.3
T0, P3.4
T1, P3.5
WR, P3.6
RD, P3.7
XTAL2
XTAL1
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
INT7,P1.5
INT8,P1.6
INT9,P1.7
RST
P3.0
P4.3
P3.1
INT0, P3.2
INT1, P3.3
T0, P3.4
T1, P3.5
I
N
T
5
,
P
1
.
3
I
N
T
4
,
P
1
.
2
I
N
T
3
,
P
1
.
1
I
N
T
2
,
P
1
.
0
A
D
0
,
P
P
V
0
4
. D .
D
0
2
A
D
1
,
P
0
.
1
A
D
2
,
P
0
.
2
P
3
.
7
,
/
R
D
X
T
A
L
2
EA
ALE,P4.5
PSEN,P4.6
P2.7, A15
P2.6, A14
P2.5, A13
P2.4, A12
P2.3, A11
P2.2, A10
P2.1, A9
P2.0, A8
X V P P
T S 4 2
A S . .
L
0 0
1
,
A
8
P
2
.
1
,
A
9
P
2
.
2
,
A
1
0
P
2
.
3
,
A
1
1
I
N
T
6
,
P
1
.
4
A
D
3
,
P
0
.
3
6 5 4 3 2 1 44 43 42 41 40
7
39
8
38
9
37
10
36
11
35
12
34
13
33
14
32
15
31
16
30
29
17
18 19 20 21 22 23 24 25 26 27 28
P
3
.
6
,
/
W
R
P0.0, AD0
P0.1, AD1
P0.2, AD2
P0.3, AD3
P0.4, AD4
P0.5, AD5
P0.6, AD6
P0.7, AD7
44-Pin QFP
44-Pin PLCC
I
N
T
6
,
P
1
.
4
VDD
P0.4, AD4
P0.5, AD5
P0.6, AD6
P0.7, AD7
EA
P4.1
ALE,P4.5
PSEN, P4.6
P2.7, A15
P2.6, A14
P2.5, A13
INT7, P1.5
INT8, P1.6
INT9, P1.7
RST
P3.0
P4.3
P3.1
INT0, P3.2
INT1, P3.3
T0, P3.4
T1, P3.5
P
2
.
4
,
A
1
2
I
N
T
4
,
P
1
.
2
I
N
T
3
,
P
1
.
1
I
N
T
2
,
P
1
.
0
A
D
0
,
P
P
4 V 0
. D .
2 D 0
A
D
1
,
P
0
.
1
A
D
2
,
P
0
.
2
A
D
3
,
P
0
.
3
44 43 42 41 40 39 38 37 36 35 34
33
32
31
3
30
4
29
5
28
6
27
7
26
8
9
25
10
24
23
11
12 13 14 15 16 17 18 19 20 21 22
1
2
P
3
.
6
,
/
W
R
-3-
I
N
T
5
,
P
1
.
3
P
3
.
7
,
/
R
D
X
T
A
L
2
X V P P
T S 4 2
A S . .
L
0 0
1
,
A
8
P
2
.
1
,
A
9
P
2
.
2
,
A
1
0
P
2
.
3
,
A
1
1
P0.4, AD4
P0.5, AD5
P0.6, AD6
P0.7, AD7
EA
P4.1
ALE, P4.5
PSEN, P4.6
P2.7, A15
P2.6, A14
P2.5, A13
P
2
.
4
,
A
1
2
Publication Release Date: June 04, 2006
Revision A10
W78L801
48-Pin LQFP
NC
INT7, P1.5
INT8, P1.6
INT9, P1.7
RST
RXD, P3.0
P4.3
TXD, P3.1
INT0, P3.2
INT1, P3.3
T0, P3.4
T1, P3.5
1
2
3
4
5
6
7
8
9
10
11
12
36
35
34
33
32
31
30
29
28
27
26
25
-4-
P0.4, AD4
P0.5, AD5
P0.6, AD6
P0.7, AD7
EA
P4.1
ALE
PSEN
P2.7, A15
P2.6, A14
P2.5, A13
NC
W78L801
4. PIN DESCRIPTION
SYMBOL
DESCRIPTIONS
EA
EXTERNAL ACCESS ENABLE: This pin forces the processor to execute out of
external ROM. It should be kept high to access internal ROM. The ROM address and
data will not be presented on the bus if EA pin is high and the program counter is
within on-chip ROM area. Otherwise they will be presented on the bus.
PSEN
PROGRAM STORE ENABLE: PSEN enables the external ROM data onto the Port 0
address/ data bus during fetch and MOVC operations. When internal ROM access is
performed, no PSEN strobe signal outputs from this pin. This pin also serves the
alternative function P4.6.
ALE
ADDRESS LATCH ENABLE: ALE is used to enable the address latch that separates
the address from the data on Port 0. This pin also serves the alternative function P4.5
RST
RESET: A high on this pin for two machine cycles while the oscillator is running resets
the device.
XTAL1
CRYSTAL1: This is the crystal oscillator input. This pin may be driven by an external
clock.
XTAL2
CRYSTAL2: This is the crystal oscillator output. It is the inversion of XTAL1.
VSS
GROUND: Ground potential
VDD
POWER SUPPLY: Supply voltage for operation.
P0.0 − P0.7
P1.0 − P1.7
PORT 0: Port 0 is a bi-directional I/O port which also provides a multiplexed low order
address/data bus during accesses to external memory. Port 0 has internal pull-up
resisters enabled by software.
PORT 1: Port 1 is a bi-directional I/O port with internal pull-ups. The bits have
alternate functions which are described below:
INT2 − INT9 (P1.0 − P1.7): External interrupt 2 to 9
P2.0 − P2.7
PORT 2: Port 2 is a bi-directional I/O port with internal pull-ups. This port also provides
the upper address bits for accesses to external memory.
PORT 3: Port 3 is a bi-directional I/O port with internal pull-ups. The pins P3.4 to P3.7
can be configured with high sink current which can drive LED displays directly. All bits
have alternate functions, which are described below:
INT0 (P3.2): External Interrupt 0
P3.0 − P3.7
INT1 (P3.3) : External Interrupt 1
T0(P3.4) : Timer 0 External Input
T1(P3.5) : Timer 1 External Input
WR (P3.6) : External Data Memory Write Strobe
RD (P3.7) : External Data Memory Read Strobe
P4.0 − P4.6
PORT 4: A 6-bit bi-directional I/O port which is bit-addressable. Pins P4.0 to P4.3 are
available on 44-pin PLCC/QFP package. Pins P4.5 and P4.6 are the alternative
function corresponding to ALE and PSEN .
-5-
Publication Release Date: June 04, 2006
Revision A10
W78L801
5. BLOCK DIAGRAM
P1.0
Port
1
Port 1
Latch
P1.7
INT2~9
ACC
B
P0.0
Port 0
Interrupt
T1
Latch
T2
Port
0
P0.7
DPTR
Timer
0
Stack
Pointer
PSW
ALU
Temp Reg.
Timer
1
PC
Incrementor
Addr. Reg.
P3.0
Port
3
Port 3
Latch
P3.7
SFR RAM
Address
Instruction
Decoder
&
Sequencer
256 bytes
RAM & SFR
P2.0
Port 2
Latch
Bus & Clock
Controller
Port 4
Latch
P4.0
P2.7
Watchdog
Port
4
P4.6
Timer
Oscillator
XTAL1 XTAL2
Reset Block
ALE
Port
2
PSEN
RST
-6-
Power control
VCC
Vss
W78L801
6. FUNCTIONAL DESCRIPTION
The W78L801 architecture consists of a core controller surrounded by various registers, five general
purpose I/O ports, 256 bytes of RAM, two timer/counters. The processor supports 111 different
opcodes and references both a 64K program address space and a 64K data storage space.
Timers 0, 1
Timers 0, 1 each consist of two 8-bit data registers. These are called TL0 and TH0 for Timer 0, TL1
and TH1 for Timer 1. The TCON and TMOD registers provide control functions for timers 0 and 1.
The operations of Timer 0 and Timer 1 are the same as in the W78C51.
I/O Port Options
The Port 0 and Port 3 of W78L801 may be configured with different types by setting the bits of the
Port Options Register POR that is located at 86H. The pins of Port 0 can be configured with either the
open drain or standard port with internal pull-up. By the default, Port 0 is an open drain bi-directional
I/O port. When the PUP bit in the POR register is set, the pins of Port 0 will perform a quasi-bidirectional I/O port with internal pull-up that is structurally the same as Port 2. The high nibble of Port 3
(P3.4 to P3.7) can be selected to serve the direct LED displays drive outputs by setting the HDx bit in
the PO register. When the HDx bit is set, the corresponding pin P3.x can sink about 20 mA current for
driving LED display directly. After reset, the POR register is cleared and the pins of Ports 0 and 3 are
the same as those of the standard 80C31. The POR register is shown below.
Port Options Register
Bit:
7
6
5
4
3
2
1
0
EP6
EP5
-
HD7
HD6
HD5
HD4
P0UP
Mnemonic: POR
Address: 86H
P0UP : Enable Port 0 weak pull-up.
HD4-7: Enable pins P3.4 to P3.7 individually with High Drive outputs.
EP5 : Enable P4.5. To set this bit shifts ALE pin to the alternate function P4.5.
EP6 : Enable P4.6. To set this bit shifts PSEN pin to the alternate function P4.6
Port 4
The W78L801 has one additional bit-addressable I/O port P4 in which the port address is D8H. The
Port 4 contains seven bits; P4.0 to P4.3 are only available on 44-pin PLCC/QFP package; P4.5 and
P4.6 are the alternate function corresponding to pins ALE, PSEN . When program is running in the
internal memory without any access to external memory, ALE and PSEN may be individually
configured to the alternate functions P4.5 and P4.6 that serve as general purpose I/O pins. To enable
I/O port P4.5 and P4.6, the bits EP5 and EP6 in the POR register must be set. During reset, the ALE
and PSEN perform as in the standard 80C32. The alternate functions P4.5 and P4.6 must be
enabled by software. Care must be taken with the ALE pins when configured as the alternate
functions. The ALE will emit pulses until either the EP5 bit in POR register or AO bit in AUXR register
-7-
Publication Release Date: June 04, 2006
Revision A10
W78L801
is set to 1. i.e. User’s applications should elude the ALE pulses before software configure it with I/O
port P4.5.
Bit:
7
6
5
4
3
2
1
0
-
P4.6
P4.5
-
P4.3
P4.2
P4.1
P4.0
Mnemonic: P4
6.1
Address: D8H
Interrupt System
The W78L801 has twelve interrupt sources: INT0 and INT1 ; Timer 0,1; INT2 to INT9. Each interrupt
vectors to a specific location in program memory for its interrupt service routine. Each of these
sources can be individually enabled or disabled by setting or clearing the corresponding bit in Special
Function Register IE0 and IE1. The individual interrupt priority level depends on the Interrupt Priority
Register IP0 and IP1. Additional external interrupts INT2 to INT9 are level sensitive and may be used
to awake the device from power down mode. The Port 1 interrupts can be initialized to either active
HIGH or LOW via setting the Interrupt Polarity Register IX. The IRQ register contains the flags of Port
1 interrupts. Each flag in IRQ register will be set when an interrupt request is recognized but must be
cleared by software. Note that the interrupt flags have to be cleared before the interrupt service
routine is completed, or else another interrupt will be generated.
Interrupt Enable Register 0
Bit:
7
6
5
4
3
2
1
0
EA
-
-
-
ET1
EX1
ET0
EX0
Mnemonic: IE
EA :
ET1:
EX1:
ET0:
EX0:
Address: A8H
Global enable. Enable/disable all interrupts.
Enable Timer 1 interrupt
Enable external interrupt 1
Enable Timer 0 interrupt
Enable external interrupt 0
Interrupt Enable Register 1
Bit:
EX9:
EX8:
EX7:
EX6:
EX5:
EX4:
EX3:
EX2:
7
6
5
4
3
2
1
0
EX9
EX8
EX7
EX6
EX5
EX4
EX3
EX2
Mnemonic: IE1
Enable external interrupt 9
Enable external interrupt 8
Enable external interrupt 7
Enable external interrupt 6
Enable external interrupt 5
Enable external interrupt 4
Enable external interrupt 3
Enable external interrupt 2
Address: E8H
-8-
W78L801
Note: 0 = interrupt disabled, 1 = interrupt enabled.
Interrupt Priority Register 0
Bit:
7
6
5
4
3
2
1
0
-
PS1
PT2
PS
PT1
PX1
PT0
PX0
Mnemonic: IP0
IP.7:
PS1:
PT2:
PS :
PT1:
PX1:
PT0:
PX0:
Address: B8h
Unused.
This bit defines the Serial port 1 interrupt priority.
This bit defines the Timer 2 interrupt priority.
This bit defines the Serial port 0 interrupt priority.
This bit defines the Timer 1 interrupt priority.
This bit defines the External interrupt 1 priority.
This bit defines the Timer 0 interrupt priority.
This bit defines the External interrupt 0 priority.
PS = 1 sets it to higher priority level.
PT2 = 1 sets it to higher priority level.
PS = 1 sets it to higher priority level.
PT1 = 1 sets it to higher priority level.
PX1 = 1 sets it to higher priority level.
PT0 = 1 sets it to higher priority level.
PX0 = 1 sets it to higher priority level.
Interrupt Priority Register 1
Bit:
7
6
5
4
3
2
1
0
PX9
PX8
PX7
PX6
PX5
PX4
PX3
PX2
Mnemonic: IP1
PX9:
PX8:
PX7:
PX6:
PX5:
PX4:
PX3:
PX2:
Address: F8h
This bit defines the External interrupt 9 priority.
This bit defines the External interrupt 8 priority.
This bit defines the External interrupt 7 priority.
This bit defines the External interrupt 6 priority.
This bit defines the External interrupt 5 priority.
This bit defines the External interrupt 4 priority.
This bit defines the External interrupt 3 priority.
This bit defines the External interrupt 2 priority.
PX9 = 1 sets it to higher priority level.
PX8 = 1 sets it to higher priority level.
PX7 = 1 sets it to higher priority level.
PX6 = 1 sets it to higher priority level.
PX5 = 1 sets it to higher priority level.
PX4 = 1 sets it to higher priority level.
PX3 = 1 sets it to higher priority level.
PX2 = 1 sets it to higher priority level.
Interrupt Polarity Register
Bit:
7
6
5
4
3
2
1
0
IL9
IL8
IL7
IL6
IL5
IL4
IL3
IL2
Mnemonic: IX
IL9:
IL8:
IL7:
IL6:
IL5:
IL4:
IL3:
IL2:
Address: E9H
External interrupt 9 polarity level.
External interrupt 8 polarity level.
External interrupt 7 polarity level.
External interrupt 6 polarity level.
External interrupt 5 polarity level.
External interrupt 4 polarity level.
External interrupt 3 polarity level.
External interrupt 2 polarity level.
Note: 0 = active LOW, 1 = active HIGH.
-9-
Publication Release Date: June 04, 2006
Revision A10
W78L801
Interrupt Request Flag Register
Bit:
7
6
5
4
3
2
1
0
IQ9
IQ8
IQ7
IQ6
IQ5
IQ4
IQ3
IQ2
Mnemonic: IRQ
IQ9:
IQ8:
IQ7:
IQ6:
IQ5:
IQ4:
IQ3:
IQ2:
Address: C0H
External interrupt 9 request flag.
External interrupt 8 request flag.
External interrupt 7 request flag.
External interrupt 6 request flag.
External interrupt 5 request flag.
External interrupt 4 request flag.
External interrupt 3 request flag.
External interrupt 2 request flag.
Table.1 Priority level for simultaneous requests of the same priority interrupt sources
SOURCE
FLAG
PRIORITY LEVEL
VECTOR ADDRESS
External Interrupt 0
IE0
(highest)
0003H
External Interrupt 5
IQ5
Timer 0 Overflow
TF0
000BH
External Interrupt 6
IQ6
005BH
External Interrupt 1
IE1
0013H
External Interrupt 2
IQ2
003BH
External Interrupt 7
IQ7
0063H
Timer 1 Overflow
TF1
001BH
External Interrupt 3
IQ3
0043H
External Interrupt 8
IQ8
006BH
External Interrupt 4
IQ4
004BH
External Interrupt 9
IQ9
0053H
(lowest)
0073H
Watchdog Timer
The Watchdog timer is a free-running timer which can be programmed by the user to serve as a
system monitor, a time-base generator or an event timer. It is basically a set of dividers that divide the
system clock. The divider output is selectable and determines the time-out interval. When the time-out
occurs, a system reset can be caused if it is enabled. The main use of the Watchdog timer is as a
system monitor. This is important in real-time control applications. In case of power glitches or electromagnetic interference, the processor may begin to execute errant code. If this is left unchecked the
entire system may crash. The watchdog time-out selection will result in different time-out values
depending on the clock speed. The Watchdog timer will be disabled on reset. In general, software
should restart the Watchdog timer to put it into a known state. The control bits that support the
Watchdog timer are discussed below.
- 10 -
W78L801
Watchdog Timer Control Register
Bit:
7
6
5
4
3
2
1
0
ENW
CLRW
WIDL
-
-
PS2
PS1
PS0
Mnemonic: WDTC
Address: 8FH
ENW : Enable watch-dog if set.
CLRW : Clear watch-dog timer and prescaler if set. This flag will be cleared automatically
WIDL : If this bit is set, watch-dog is enabled under IDLE mode. If cleared, watch-dog is disabled
under IDLE mode. Default is cleared.
PS2, PS1, PS0: Watch-dog prescaler timer select. Prescaler is selected when set PS2 − 0 as
follows:
PS2 PS1 PS0
0
0
0
0
1
1
1
1
0
1
0
1
0
0
1
1
PRESCALER SELECT
0
0
1
1
0
1
0
1
2
4
8
16
32
64
128
256
The time-out period is obtained using the following formula:
1
× 2 14 × PRESCALER × 1000 × 12 mS
OSC
Before Watchdog time-out occurs, the program must clear the 14-bit timer by writing 1 to WDTC.6
(CLRW). After 1 is written to this bit, the 14-bit timer, prescaler and this bit will be reset on the next
instruction cycle. The Watchdog timer is cleared on reset.
ENW
WIDL
IDLE
EXTERNAL
RESET
OSC
1/12
Watchdog Timer Block Diagram
PRESCALER
14-BIT TIMER
INTERNAL
RESET
CLEAR
CLRW
- 11 -
Publication Release Date: June 04, 2006
Revision A10
W78L801
Typical Watch-Dog time-out period when OSC = 20 MHz
PS2 PS1 PS0
WATCHDOG TIME-OUT PERIOD
0
0
0
19.66 mS
0
1
0
39.32 mS
0
0
1
78.64 mS
0
1
1
157.28 mS
1
0
0
314.57 mS
1
0
1
629.14 mS
1
1
0
1.25 S
1
1
1
2.50 S
Clock
The W78L801 is designed to be used with either a crystal oscillator or an external clock. Internally, the
clock is divided by two before it is used. This makes the W78L801 relatively insensitive to duty cycle
variations in the clock. The W78L801 incorporates a built-in crystal oscillator. To make the oscillator
work, a crystal must be connected across pins XTAL1 and XTAL2. In addition, a load capacitor must
be connected from each pin to ground. An external clock source should be connected to pin XTAL1.
Pin XTAL2 should be left unconnected. The XTAL1 input is a CMOS-type input, as required by the
crystal oscillator.
Power Management
Idle Mode
The idle mode is entered by setting the IDL bit in the PCON register. In the idle mode, the internal
clock to the processor is stopped. The peripherals and the interrupt logic continue to be clocked.
The processor will exit idle mode when either an interrupt or a reset occurs.
Power-down Mode
When the PD bit in the PCON register is set, the processor enters the power-down mode. In this
mode all of the clocks are stopped, including the oscillator. To exit from power-down mode is by a
hardware reset or external interrupts INT2 to INT9 when enabled.
AUXR – Auxiliary Register
Bit:
7
6
5
4
3
2
1
0
-
-
-
-
-
-
-
AO
Mnemonic: AUXR
AO:
Address: 8Eh
Turn off ALE signal.
- 12 -
W78L801
Reduce EMI Emission
Because of the on-chip ROM, when a program is running in internal ROM space, the ALE will be
unused. The transition of ALE will cause noise, so it can be turned off to reduce the EMI emission if it
is not needed. Turning off the ALE signal transition only requires setting the bit 0 of the AUXR SFR,
which is located at 08Eh. When ALE is turned off, it will be reactivated when the program accesses
external ROM/RAM data or jumps to execute an external ROM code. The ALE signal will turn off
again after it has been completely accessed or the program returns to internal ROM code space.
Reset
The external RESET signal is sampled at S5P2. To take effect, it must be held high for at least two
machine cycles while the oscillator is running. An internal trigger circuit in the reset line is used to
deglitch the reset line when the W78L801 is used with an external RC network. The reset logic also
has a special glitch removal circuit that ignores glitches on the reset line.
During reset, the ports are initialized to FFH, the stack pointer to 07H, PCON (with the exception of bit
4) to 00H, and all of the other SFR registers except SBUF to 00H. SBUF is not reset.
- 13 -
Publication Release Date: June 04, 2006
Revision A10
W78L801
7. ELECTRICAL CHARACTERISTICS
7.1
Absolute Maximum Ratings
PARAMETER
SYMBOL
MIN.
MAX.
UNIT
VDD − VSS
-0.3
+6.0
V
Input Voltage
VIN
VSS -0.3
VDD +0.3
V
Operating Temperature
TA
0
70
°C
Storage Temperature
TST
-55
+150
°C
DC Power Supply
Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability
of the device.
7.2
DC Characteristics
Vss = 0V; TA = 25° C; unless otherwise specified.
PARAMETER
Operating Voltage
Operating Current
Idle Current
Power Down Current
SYM.
VDD
SPECIFICATION
MAX.
UNIT
1.8
5.5
V
-
20
mA
VDD = 5.5V, 24 MHz, no load,
RST = 1
-
3
mA
VDD = 2.2V, 24 MHz, no load,
RST = 1
-
6
mA
VDD = 5.5V, 24 MHz, no load
-
1.5
mA
VDD = 2.2V, 24 MHz, no load
-
50
µA
VDD = 5.5V, no load
-
30
µA
VDD = 2.2V, no load
IDD
IIDLE
IPWDN
TEST CONDITIONS
MIN.
Input
Input Current
P1, P2, P3, P4
Input Current
RST
Input Leakage Current
P0, EA
Logic 1-to-0 Transition
Current
-50
+10
µA
IIN2
-60
+300
µA
ILK1
-10
+10
µA
ITL
-500
-200
µA
VIL1
0
0.8
V
VDD = 5.5V
0
0.5
V
VDD = 2.2V
P1, P2, P3, P4
Input Low Voltage
P1, P2, P3, P4, EA
VDD = 5.5V
IIN
- 14 -
VIN = 0V or VDD
VDD = 5.5V
0 < VIN< VDD
VDD = 5.5V
0V< VIN < VDD
VDD = 5.5V
VIN = 2V
W78L801
DC Characteristics, continued
PARAMETER
Input Low Voltage
SYM.
VIL2
[*3]
RST
Input Low Voltage
VIL3
XTAL1[*3]
Input High Voltage
VIH1
P1, P2, P3, P4
Input High Voltage
VIH2
RST
Input High Voltage
VIH3
XTAL1[*4]
SPECIFICATION
TEST CONDITIONS
MIN.
MAX.
UNIT
0
0.8
V
VDD = 5.5V
0
0.3
V
VDD = 2.2V
0
0.8
0
0.6
V
VDD = 2.2V
2.4
VDD
+0.2
V
VDD = 5.5V
1.4
VDD
+0.2
V
VDD = 2.2V
3.5
VDD
+0.2
V
VDD = 5.5V
1.7
VDD
+0.2
V
VDD = 2.2V
3.5
VDD
+0.2
V
VDD = 5.5V
1.6
VDD
+0.2
V
VDD = 2.2V
VDD = 5.5V
Output
Output Low Voltage
VOL1
-
0.45
V
VDD = 4.5V, IOL = +2 mA
-
0.25
V
VDD = 2.2V, IOL = +1 mA
-
0.45
V
VDD = 4.5V, IOL = +4 mA
-
0.25
V
VDD = 2.2V, IOL = +2 mA
4
12
mA
VDD = 4.5V, VS = 0.45V
1.8
5.4
mA
VDD = 2.2V, Vin = 0.4V
10
20
mA
VDD = 4.5V, VS = 0.45V
4.5
9
mA
VDD = 2.2V, Vin = 0.4V
15
24
mA
VDD = 4.5V, VS = 0.45V
P3.4 to P3.7 in High-drive
Mode
12
24
mA
VDD = 4.5V, Vin = 0.45V
Output High Voltage
2.4
-
V
VDD = 4.5V, IOH = 100 µA
1.4
-
V
VDD = 2.2V, IOH = -8 µA
2.4
-
V
VDD = 4.5V, IOH = 100 µA
1.4
-
V
VDD = 2.2V, IOH = -400 µA
P1, P2, P3, P4 <0:4>
Output Low Voltage
VOL2
P0, ALE, PSEN [*4]
Sink Current
ISK1
[5]
P1, P2, P3 , P4<0:4>
Sink Current
ISK2
P0, ALE, PSEN , P4<5:6>
Sink Current
ISK3
P1, P2, P3, P4
Output High Voltage
P0, ALE, PSEN [*4]
VOH1
- 15 -
Publication Release Date: June 04, 2006
Revision A10
W78L801
DC Characteristics, continued
PARAMETER
Source Current
P1, P2, P3, P4<0:4>
Source Current
P0, ALE, PSEN , P4<5:6>
SYM.
Isr1
Isr2
SPECIFICATION
TEST CONDITIONS
MIN.
MAX.
UNIT
-120
-250
µA
VDD = 4.5V, Vs = 2.4V
-12
-33
µA
VDD = 2.2V, Vin = 1.4V
-8
-14
mA
VDD = 4.5V, Vs = 2.4V
-1.1
-2.4
mA
VDD = 2.2V, Vin = 1.4V
Notes:
*1. RST pin has an internal pull-down.
*2. Pins of P1 and P3 can source a transition current when they are being externally driven from 1 to 0.
*3. RST is a Schmitt trigger input and XTAL1 is a CMOS input.
*4. P0, P2, ALE and /PSEN are tested in the external access mode.
*5. P3.4 to P3.7 are in normal mode.
7.3
AC Characteristics
Clock Input Waveform
XTAL1
TCH
T CL
F OP,
PARAMETER
TCP
SYMBOL
MIN.
TYP.
MAX.
UNIT
NOTES
Operating Speed
FOP
0
-
24
MHz
1
Clock Period
TCP
41.6
-
-
nS
2
Clock High
TCH
20
-
-
nS
3
Clock Low
TCL
20
-
-
nS
3
Notes:
1. The clock may be stopped indefinitely in either state.
2. The TCP specification is used as a reference in other specifications.
3. There are no duty cycle requirements on the XTAL1 input.
- 16 -
W78L801
Program Fetch Cycle
PARAMETER
SYMBOL
MIN.
TYP.
MAX.
UNIT
NOTES
Address Valid to ALE Low
TAAS
1 TCP -∆
-
-
nS
4
Address Hold from ALE Low
TAAH
1 TCP -∆
-
-
nS
1, 4
ALE Low to PSEN Low
TAPL
1 TCP -∆
-
-
nS
4
PSEN Low to Data Valid
TPDA
-
-
2 TCP
nS
2
Data Hold after PSEN High
TPDH
0
-
1 TCP
nS
3
Data Float after PSEN High
TPDZ
0
-
1 TCP
nS
ALE Pulse Width
TALW
2 TCP -∆
2 TCP
-
nS
4
PSEN Pulse Width
TPSW
3 TCP -∆
3 TCP
-
nS
4
Notes:
1. P0.0 − P0.7, P2.0 − P2.7 remain stable throughout entire memory cycle.
2. Memory access time is 3 TCP.
3. Data have been latched internally prior to PSEN going high.
4. “∆” (due to buffer driving delay and wire loading) is 20 nS.
Data Read Cycle
PARAMETER
SYMBOL
MIN.
TYP.
MAX.
UNIT
NOTES
ALE Low to RD Low
TDAR
3 TCP -∆
-
3 TCP +∆
nS
1, 2
RD Low to Data Valid
TDDA
-
-
4 TCP
nS
1
Data Hold from RD High
TDDH
0
-
2 TCP
nS
Data Float from RD High
TDDZ
0
-
2 TCP
nS
RD Pulse Width
TDRD
6 TCP -∆
6 TCP
-
nS
2
Notes:
1. Data memory access time is 8 TCP.
2. “∆” (due to buffer driving delay and wire loading) is 20 nS.
Data Write Cycle
PARAMETER
SYMBOL
MIN.
TYP.
MAX.
UNIT
ALE Low to WR Low
TDAW
3 TCP -∆
-
3 TCP +∆
nS
Data Valid to WR Low
TDAD
1 TCP -∆
-
-
nS
Data Hold from WR High
TDWD
1 TCP -∆
-
-
nS
WR Pulse Width
TDWR
6 TCP -∆
6 TCP
-
nS
Note: “∆” (due to buffer driving delay and wire loading) is 20 nS.
- 17 -
Publication Release Date: June 04, 2006
Revision A10
W78L801
Port Access Cycle
PARAMETER
SYMBOL
MIN.
TYP.
MAX.
UNIT
Port Input Setup to ALE Low
TPDS
1 TCP
-
-
nS
Port Input Hold from ALE Low
TPDH
0
-
-
nS
Port Output to ALE
TPDA
1 TCP
-
-
nS
Note: Ports are read during S5P2, and output data becomes available at the end of S6P2. The timing data are referenced to
ALE, since it provides a convenient reference.
- 18 -
W78L801
8. TIMING WAVEFORMS
8.1
Program Fetch Cycle
S1
S2
S3
S4
S5
S6
S1
S2
S3
S4
S5
S6
XTAL1
TALW
ALE
TAPL
PSEN
TPSW
TAAS
PORT 2
TPDA
TAAH
TPDH, TPDZ
PORT 0
Code
8.2
A0-A7
Data
A0-A7
Code
A0-A7
Data
A0-A7
Data Read Cycle
S4
S5
S6
S1
S2
S3
S4
S5
S6
S1
S2
S3
XTAL1
ALE
PSEN
PORT 2
A8-A15
DATA
A0-A7
PORT 0
T DAR
T DDA
T DDH, T DDZ
RD
T DRD
- 19 -
Publication Release Date: June 04, 2006
Revision A10
W78L801
Timing Waveforms, continued
8.3
Data Write Cycle
S4
S5
S6
S1
S2
S3
S4
S5
S6
S1
S2
XTAL1
ALE
PSEN
PORT 2
PORT 0
A8-A15
A0-A7
DATA OUT
WR
T DWR
T DAW
8.4
T DWD
TDAD
Port Access Cycle
S5
S6
S1
XTAL1
ALE
TPDS
T PDA
T PDH
DATA OUT
PORT
INPUT
SAMPLE
- 20 -
S3
W78L801
9. PACKAGE DIMENSIONS
9.1
40-pin DIP
Symbol
A
A1
A2
B
B1
c
D
E
E1
e1
L
D
40
21
E1
Dimension in inch Dimension in mm
Min. Nom. Max. Min. Nom. Max.
20
1
0.155
0.160
3.81
3.937
4.064
0.016
0.018
0.022
0.406
0.457
0.559
0.048
0.050
0.054
1.219
1.27
1.372
0.008
0.010
0.014
0.203
0.254
0.356
0.590
S
Base Plane
Seating Plane
L
B
e1
9.2
eA
a
B1
2.070
52.20
52.58
0.600
0.610 14.986
15.24
15.494
0.540
0.545
0.550
13.72
13.84
13.97
0.090
0.100
0.110
2.286
2.54
2.794
0.120
0.130
0.140
3.048
3.302
3.556
15
0
0.670
16.00
16.51
17.01
0
0.630
0.650
15
0.090
2.286
1. Dimension D Max. & S include mold flash or
tie bar burrs.
2. Dimension E1 does not include interlead flash.
3. Dimension D & E1 include mold mismatch and
. parting line.
are determined at the mold
4. Dimension B1 does not include dambar
protrusion/intrusion.
5. Controlling dimension: Inches.
6. General appearance spec. should be based on
final visual inspection spec.
c
A1
2.055
Notes:
E
A A2
0.254
0.150
a
eA
S
5.334
0.210
0.010
44-pin PLCC
HD
D
6
1
44
40
7
Symbol
39
E
17
HE
GE
29
18
28
c
L
Seating Plane
4.699
0.508
0.145
0.150
0.155
3.683
3.81
3.937
0.026
0.028
0.032
0.66
0.711
0.813
0.016
0.018
0.022
0.406
0.457
0.559
0.008
0.010
0.014
0.203
0.254
0.356
0.648
0.653
0.658
16.46
16.59
16.71
0.648
0.653
0.658
16.46
16.59
16.71
0.050
BSC
1.27
BSC
0.590
0.610
0.630
14.99
15.49
16.00
0.590
0.610
0.630
14.99
15.49
16.00
0.680
0.690
0.700
17.27
17.53
17.78
0.680
0.690
0.700
17.27
17.53
17.78
0.090
0.100
0.110
2.296
2.54
2.794
0.004
0.10
1. Dimension D & E do not include interlead
flash.
2. Dimension b1 does not include dambar
protrusion/intrusion.
3. Controlling dimension: Inches
4. General appearance spec. should be based
on final visual inspection spec.
θ
b
b1
0.185
0.020
Notes:
A2 A
e
A
A1
A2
b1
b
c
D
E
e
GD
GE
HD
HE
L
y
Dimension in inch Dimension in mm
Min. Nom. Max. Min. Nom. Max.
A1
y
GD
- 21 -
Publication Release Date: June 04, 2006
Revision A10
W78L801
9.3
44-pin PQFP
HD
D
Symbol
34
44
A
A1
A2
b
c
D
E
e
HD
HE
L
L1
y
θ
33
1
E HE
11
e
12
b
22
Dimension in inch
Dimension in mm
Min. Nom. Max.
Min. Nom.
Max.
---
---
---
---
0.002
0.01
0.02
0.05
0.25
0.5
0.075
0.081
0.087
1.90
2.05
2.20
0.01
0.014
0.018
0.25
0.35
0.45
0.004
0.006
0.010
0.101
0.152
0.254
0.390
0.394
0.398
9.9
10.00
10.1
0.390
0.394
0.398
9.9
10.00
10.1
0.025
0.031
0.036
0.635
0.80
0.952
0.510
0.520
0.530
12.95
13.2
13.45
13.45
---
---
0.510
0.520
0.530
12.95
13.2
0.025
0.031
0.037
0.65
0.8
0.95
0.051
0.063
0.075
1.295
1.6
1.905
0.08
0.003
7
0
7
0
Notes:
1. Dimension D & E do not include interlead
flash.
2. Dimension b does not include dambar
protrusion/intrusion.
3. Controlling dimension: Millimeter
4. General appearance spec. should be based
on final visual inspection spec.
c
A2 A
Seating Plane
9.4
θ
A1
See Detail F
L
y
L1
Detail F
48-pin LQFP
HD
D
25
36
Symbol
A
A1
A2
b
c
D
E
e
HD
HE
L
L1
y
0
24
37
E
48
HE
13
1
e
b
12
Seating Plane
See Detail F
A1
y
A
L
L1
- 22 -
Min. Nom.
Max.
---
---
1.60
0.05
---
0.15
1.35
1.40
1.45
0.17
0.20
0.27
0.09
---
0.20
7.00
7.00
0.50
9.00
9.00
0.45
0.60
0.75
1.00
---
0.08
---
0
3.5
7
Notes:
c
A2
Dimension in mm
Detail F
1. Dimensions D & E do not include interlead
flash.
2. Dimension b does not include dambar
protrusion/intrusion.
3. Controlling dimension: Millimeters
4. General appearance spec. should be based
on final visual inspection spec.
W78L801
10. TYPICAL APPLICATION CIRCUIT
10.1 Keyboard
VCC
R4
R3
C1
C2
VCC
31
18
EA
X2
P00
P01
39
R2
D2
D3
Q1
38
VCC
X1
D4
19
10U
VCC
09
PH1
X1
RESET
R5
8.2K
VCC
R1
14
P3.4
D1
P20
P21
P11
P12
21
22
23
24
25
P13
26
P14
27
P15
W78L801
- 23 -
Publication Release Date: June 04, 2006
Revision A10
W78L801
11. REVISION HISTORY
VERSION
DATE
PAGE
DESCRIPTION
A5
July 8, 2002
-
Initial Issued
A6
Dec. 30, 2004
1
Add Lead Free Package
A7
April 19, 2005
21
Add Important Notice
A8
Aug. 25, 2005
2, 4
Add Port 0 pull-up resisters information
A9
Oct. 3, 2005
2
A10
June 04, 2006
Modify Lead Free Part No.
2,4
Add a part in 48-pin LQFP package
22
Add package spec of 48-pin LQFP
Important Notice
Winbond products are not designed, intended, authorized or warranted for use as components
in systems or equipment intended for surgical implantation, atomic energy control
instruments, airplane or spaceship instruments, transportation instruments, traffic signal
instruments, combustion control instruments, or for other applications intended to support or
sustain life. Further more, Winbond products are not intended for applications wherein failure
of Winbond products could result or lead to a situation wherein personal injury, death or
severe property or environmental damage could occur.
Winbond customers using or selling these products for use in such applications do so at their
own risk and agree to fully indemnify Winbond for any damages resulting from such improper
use or sales.
Headquarters
Winbond Electronics Corporation America
Winbond Electronics (Shanghai) Ltd.
No. 4, Creation Rd. III,
Science-Based Industrial Park,
Hsinchu, Taiwan
TEL: 886-3-5770066
FAX: 886-3-5665577
http://www.winbond.com.tw/
2727 North First Street, San Jose,
CA 95134, U.S.A.
TEL: 1-408-9436666
FAX: 1-408-5441798
27F, 2299 Yan An W. Rd. Shanghai,
200336 China
TEL: 86-21-62365999
FAX: 86-21-62365998
Taipei Office
Winbond Electronics Corporation Japan
Winbond Electronics (H.K.) Ltd.
9F, No.480, Rueiguang Rd.,
Neihu District, Taipei, 114,
Taiwan, R.O.C.
TEL: 886-2-8177-7168
FAX: 886-2-8751-3579
7F Daini-ueno BLDG, 3-7-18
Shinyokohama Kohoku-ku,
Yokohama, 222-0033
TEL: 81-45-4781881
FAX: 81-45-4781800
Unit 9-15, 22F, Millennium City,
No. 378 Kwun Tong Rd.,
Kowloon, Hong Kong
TEL: 852-27513100
FAX: 852-27552064
Please note that all data and specifications are subject to change without notice.
All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.
- 24 -