ETC EPM7128ALC84-12

MAX 7000A
®
April 2001, ver. 4.0
Features...
■
■
■
■
■
■
■
Altera Corporation
A-DS-M7000A-04.0
Programmable Logic
Device
Data Sheet
■
f
Includes
MAX 7000AE
High-performance 3.3-V EEPROM-based programmable logic
devices (PLDs) built on second-generation Multiple Array MatriX
(MAX®) architecture (see Table 1)
3.3-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with
advanced pin-locking capability
– MAX 7000AE device in-system programmability (ISP) circuitry
compliant with IEEE Std. 1532
– EPM7128A and EPM7256A device ISP circuitry compatible with
IEEE Std. 1532
Built-in boundary-scan test (BST) circuitry compliant with
IEEE Std. 1149.1
Supports JEDEC Jam Standard Test and Programming Language
(STAPL) JESD-71
Enhanced ISP features
– Enhanced ISP algorithm for faster programming (excluding
EPM7128A and EPM7256A devices)
– ISP_Done bit to ensure complete programming (excluding
EPM7128A and EPM7256A devices)
– Pull-up resistor on I/O pins during in-system programming
Pin-compatible with the popular 5.0-V MAX 7000S devices
High-density PLDs ranging from 600 to 10,000 usable gates
4.5-ns pin-to-pin logic delays with counter frequencies of up to
227.3 MHz
For information on in-system programmable 5.0-V MAX 7000 or 2.5-V
MAX 7000B devices, see the MAX 7000 Programmable Logic Device Family
Data Sheet or the MAX 7000B Programmable Logic Device Family Data Sheet.
1
MAX 7000A Programmable Logic Device Data Sheet
Table 1. MAX 7000A Device Features
Feature
EPM7032AE
EPM7064AE
EPM7128AE
EPM7256AE
EPM7512AE
Usable gates
600
1,250
2,500
5,000
10,000
Macrocells
32
64
128
256
512
Logic array blocks
2
4
8
16
32
Maximum user I/O
pins
36
68
100
164
212
tPD (ns)
4.5
4.5
5.0
5.5
7.5
tSU (ns)
2.9
2.8
3.3
3.9
5.6
tFSU (ns)
2.5
2.5
2.5
2.5
3.0
tCO1 (ns)
3.0
3.1
3.4
3.5
4.7
227.3
222.2
192.3
172.4
116.3
fCNT (MHz)
...and More
Features
■
■
■
■
■
■
■
■
■
■
■
■
■
■
■
■
■
■
■
2
MultiVoltTM I/O interface enables device core to run at 3.3 V, while
I/O pins are compatible with 5.0-V, 3.3-V, and 2.5-V logic levels
Pin counts ranging from 44 to 256 in a variety of thin quad flat pack
(TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), spacesaving FineLine BGATM, and plastic J-lead chip carrier (PLCC)
packages
Supports hot-socketing in MAX 7000AE devices
Programmable interconnect array (PIA) continuous routing structure
for fast, predictable performance
PCI-compatible
Bus-friendly architecture, including programmable slew-rate control
Open-drain output option
Programmable macrocell registers with individual clear, preset,
clock, and clock enable controls
Programmable power-up states for macrocell registers in
MAX 7000AE devices
Programmable power-saving mode for 50% or greater power
reduction in each macrocell
Configurable expander product-term distribution, allowing up to
32 product terms per macrocell
Programmable security bit for protection of proprietary designs
6 to 10 pin- or logic-driven output enable signals
Two global clock signals with optional inversion
Enhanced interconnect resources for improved routability
Fast input setup times provided by a dedicated path from I/O pin to
macrocell registers
Programmable output slew-rate control
Programmable ground pins
Software design support and automatic place-and-route provided by
Altera’s development systems for Windows-based PCs and Sun
SPARCstation, and HP 9000 Series 700/800 workstations
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
■
■
General
Description
Additional design entry and simulation support provided by EDIF
2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM),
Verilog HDL, VHDL, and other interfaces to popular EDA tools from
manufacturers such as Cadence, Exemplar Logic, Mentor Graphics,
OrCAD, Synopsys, Synplicity, and VeriBest
Programming support with Altera’s Master Programming Unit
(MPU), MasterBlasterTM serial/universal serial bus (USB)
communications cable, ByteBlasterMVTM parallel port download
cable, and BitBlasterTM serial download cable, as well as
programming hardware from third-party manufacturers and any
JamTM STAPL File (.jam), Jam Byte-Code File (.jbc), or Serial Vector
Format File- (.svf) capable in-circuit tester
MAX 7000A (including MAX 7000AE) devices are high-density, highperformance devices based on Altera’s second-generation MAX
architecture. Fabricated with advanced CMOS technology, the EEPROMbased MAX 7000A devices operate with a 3.3-V supply voltage and
provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns,
and counter speeds of up to 227.3 MHz. MAX 7000A devices in the -4, -5,
-6, -7, and some -10 speed grades are compatible with the timing
requirements for 33 MHz operation of the PCI Special Interest Group (PCI
SIG) PCI Local Bus Specification, Revision 2.2. See Table 2.
Table 2. MAX 7000A Speed Grades
Device
Speed Grade
-4
-5
-6
-7
-10
EPM7032AE
v
v
v
EPM7064AE
v
v
v
v
v
v
v
v
v
v
v
v
v
v
EPM7128A (1)
EPM7128AE
v
v
EPM7256A (1)
EPM7256AE
EPM7512AE
v
-12
v
v
v
Note:
(1)
Altera Corporation
Altera does not recommend using EPM7128A or EPM7256A devices for new
designs. Use EPM7128AE or EPM7256AE devices for these designs instead.
3
MAX 7000A Programmable Logic Device Data Sheet
The MAX 7000A architecture supports 100% transistor-to-transistor logic
(TTL) emulation and high-density integration of SSI, MSI, and LSI logic
functions. It easily integrates multiple devices including PALs, GALs, and
22V10s devices. MAX 7000A devices are available in a wide range of
packages, including PLCC, BGA, FineLine BGA, Ultra FineLine BGA,
PQFP, and TQFP packages. See Table 3 and Table 4.
Table 3. MAX 7000A Maximum User I/O Pins
Device
44-Pin
PLCC
44-Pin
TQFP
EPM7032AE
36
36
EPM7064AE
36
36
49-Pin
Ultra
FineLine
BGA (2)
Note (1)
84-Pin
PLCC
41
100-Pin 100-Pin
TQFP FineLine
BGA (3)
68
68
EPM7128A (4)
68
84
84
EPM7128AE
68
84
84
EPM7256A (4)
84
EPM7256AE
84
84
EPM7512AE
4
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Table 4. MAX 7000A Maximum User I/O Pins
Device
144-Pin
TQFP
169-Pin
Ultra
FineLine
BGA (2)
Note (1)
208-Pin
PQFP
256-Pin
BGA
256-Pin
FineLine
BGA (3)
EPM7032AE
EPM7064AE
EPM7128A (4)
100
EPM7128AE
100
100
100
100
EPM7256A (4)
120
164
164
EPM7256AE
120
164
164
EPM7512AE
120
176
212
212
Notes to tables:
(1)
(2)
(3)
(4)
When the IEEE Std. 1149.1 (JTAG) interface is used for in-system programming or
boundary-scan testing, four I/O pins become JTAG pins.
All Ultra FineLine BGA packages are footprint-compatible via the SameFrameTM
feature. Therefore, designers can design a board to support a variety of devices,
providing a flexible migration path across densities and pin counts. Device
migration is fully supported by Altera development tools. See “SameFrame PinOuts” on page 15 for more details.
All FineLine BGA packages are footprint-compatible via the SameFrame feature.
Therefore, designers can design a board to support a variety of devices, providing
a flexible migration path across densities and pin counts. Device migration is fully
supported by Altera development tools. See “SameFrame Pin-Outs” on page 15 for
more details.
Altera does not recommend using EPM7128A or EPM7256A devices for new
designs. Use EPM7128AE or EPM7256AE devices for these designs instead.
MAX 7000A devices use CMOS EEPROM cells to implement logic
functions. The user-configurable MAX 7000A architecture accommodates
a variety of independent combinatorial and sequential logic functions.
The devices can be reprogrammed for quick and efficient iterations
during design development and debug cycles, and can be programmed
and erased up to 100 times.
MAX 7000A devices contain from 32 to 512 macrocells that are combined
into groups of 16 macrocells, called logic array blocks (LABs). Each
macrocell has a programmable-AND/fixed-OR array and a configurable
register with independently programmable clock, clock enable, clear, and
preset functions. To build complex logic functions, each macrocell can be
supplemented with both shareable expander product terms and highspeed parallel expander product terms, providing up to 32 product terms
per macrocell.
Altera Corporation
5
MAX 7000A Programmable Logic Device Data Sheet
MAX 7000A devices provide programmable speed/power optimization.
Speed-critical portions of a design can run at high speed/full power,
while the remaining portions run at reduced speed/low power. This
speed/power optimization feature enables the designer to configure one
or more macrocells to operate at 50% or lower power while adding only a
nominal timing delay. MAX 7000A devices also provide an option that
reduces the slew rate of the output buffers, minimizing noise transients
when non-speed-critical signals are switching. The output drivers of all
MAX 7000A devices can be set for 2.5 V or 3.3 V, and all input pins are
2.5-V, 3.3-V, and 5.0-V tolerant, allowing MAX 7000A devices to be used
in mixed-voltage systems.
MAX 7000A devices are supported by Altera development systems,
which are integrated packages that offer schematic, text—including
VHDL, Verilog HDL, and the Altera Hardware Description Language
(AHDL)—and waveform design entry, compilation and logic synthesis,
simulation and timing analysis, and device programming. The software
provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other
interfaces for additional design entry and simulation support from other
industry-standard PC- and UNIX-workstation-based EDA tools. The
software runs on Windows-based PCs, as well as Sun SPARCstation, and
HP 9000 Series 700/800 workstations.
f
Functional
Description
For more information on development tools, see the MAX+PLUS II
Programmable Logic Development System & Software Data Sheet and the
Quartus Programmable Logic Development System & Software Data Sheet.
The MAX 7000A architecture includes the following elements:
■
■
■
■
■
Logic array blocks (LABs)
Macrocells
Expander product terms (shareable and parallel)
Programmable interconnect array
I/O control blocks
The MAX 7000A architecture includes four dedicated inputs that can be
used as general-purpose inputs or as high-speed, global control signals
(clock, clear, and two output enable signals) for each macrocell and I/O
pin. Figure 1 shows the architecture of MAX 7000A devices.
6
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Figure 1. MAX 7000A Device Block Diagram
INPUT/GCLK1
INPUT/OE2/GCLK2
INPUT/OE1
INPUT/GCLRn
6 or 10 Output Enables (1)
2 to 16
2 to 16 I/O
2 to 16
I/O
Control
Block
6 or 10 Output Enables (1)
LAB B
LAB A
36
Macrocells
1 to 16
36
16
2 to 16
2 to 16 I/O
I/O
Control
Block
6
2 to 16
LAB C
2 to 16
I/O
Control
Block
2 to 16 I/O
6
LAB D
PIA
36
Macrocells
33 to 48
2 to 16
16
2 to 16
6
Macrocells
17 to 32
2 to 16
36
16
16
2 to 16
2 to 16
Macrocells
49 to 64
2 to 16
2 to 16
I/O
Control
Block
2 to 16 I/O
6
Note:
(1)
EPM7032AE, EPM7064AE, EPM7128A, EPM7128AE, EPM7256A, and EPM7256AE devices have six output enables.
EPM7512AE devices have 10 output enables.
Logic Array Blocks
The MAX 7000A device architecture is based on the linking of
high-performance LABs. LABs consist of 16-macrocell arrays, as shown in
Figure 1. Multiple LABs are linked together via the PIA, a global bus that
is fed by all dedicated input pins, I/O pins, and macrocells.
Each LAB is fed by the following signals:
■
■
■
Altera Corporation
36 signals from the PIA that are used for general logic inputs
Global controls that are used for secondary register functions
Direct input paths from I/O pins to the registers that are used for fast
setup times
7
MAX 7000A Programmable Logic Device Data Sheet
Macrocells
MAX 7000A macrocells can be individually configured for either
sequential or combinatorial logic operation. The macrocells consist of
three functional blocks: the logic array, the product-term select matrix,
and the programmable register. Figure 2 shows a MAX 7000A macrocell.
Figure 2. MAX 7000A Macrocell
Global
Clear
LAB Local Array
Parallel Logic
Expanders
(from other
macrocells)
Global
Clocks
From
I/O pin
2
Fast Input
Select
Programmable
Register
Register
Bypass
PRN
D/T Q
Clock/
Enable
Select
ProductTerm
Select
Matrix
To I/O
Control
Block
ENA
CLRN
VCC
Clear
Select
Shared Logic
Expanders
36 Signals
from PIA
To PIA
16 Expander
Product Terms
Combinatorial logic is implemented in the logic array, which provides
five product terms per macrocell. The product-term select matrix allocates
these product terms for use as either primary logic inputs (to the OR and
XOR gates) to implement combinatorial functions, or as secondary inputs
to the macrocell’s register preset, clock, and clock enable control
functions.
Two kinds of expander product terms (“expanders”) are available to
supplement macrocell logic resources:
■
■
Shareable expanders, which are inverted product terms that are fed
back into the logic array
Parallel expanders, which are product terms borrowed from adjacent
macrocells
The Altera development system automatically optimizes product-term
allocation according to the logic requirements of the design.
8
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
For registered functions, each macrocell flipflop can be individually
programmed to implement D, T, JK, or SR operation with programmable
clock control. The flipflop can be bypassed for combinatorial operation.
During design entry, the designer specifies the desired flipflop type; the
Altera software then selects the most efficient flipflop operation for each
registered function to optimize resource utilization.
Each programmable register can be clocked in three different modes:
■
■
■
Global clock signal. This mode achieves the fastest clock-to-output
performance.
Global clock signal enabled by an active-high clock enable. A clock
enable is generated by a product term. This mode provides an enable
on each flipflop while still achieving the fast clock-to-output
performance of the global clock.
Array clock implemented with a product term. In this mode, the
flipflop can be clocked by signals from buried macrocells or I/O pins.
Two global clock signals are available in MAX 7000A devices. As shown
in Figure 1, these global clock signals can be the true or the complement
of either of the global clock pins, GCLK1 or GCLK2.
Each register also supports asynchronous preset and clear functions. As
shown in Figure 2, the product-term select matrix allocates product terms
to control these operations. Although the product-term-driven preset and
clear from the register are active high, active-low control can be obtained
by inverting the signal within the logic array. In addition, each register
clear function can be individually driven by the active-low dedicated
global clear pin (GCLRn). Upon power-up, each register in a MAX 7000AE
device may be set to either a high or low state. This power-up state is
specified at design entry. Upon power-up, each register in EPM7128A and
EPM7256A devices are set to a low state.
All MAX 7000A I/O pins have a fast input path to a macrocell register.
This dedicated path allows a signal to bypass the PIA and combinatorial
logic and be clocked to an input D flipflop with an extremely fast (as low
as 2.5 ns) input setup time.
Altera Corporation
9
MAX 7000A Programmable Logic Device Data Sheet
Expander Product Terms
Although most logic functions can be implemented with the five product
terms available in each macrocell, more complex logic functions require
additional product terms. Another macrocell can be used to supply the
required logic resources. However, the MAX 7000A architecture also
offers both shareable and parallel expander product terms that provide
additional product terms directly to any macrocell in the same LAB. These
expanders help ensure that logic is synthesized with the fewest possible
logic resources to obtain the fastest possible speed.
Shareable Expanders
Each LAB has 16 shareable expanders that can be viewed as a pool of
uncommitted single product terms (one from each macrocell) with
inverted outputs that feed back into the logic array. Each shareable
expander can be used and shared by any or all macrocells in the LAB to
build complex logic functions. A small delay (tSEXP) is incurred when
shareable expanders are used. Figure 3 shows how shareable expanders
can feed multiple macrocells.
Figure 3. MAX 7000A Shareable Expanders
Shareable expanders can be shared by any or all macrocells in an LAB.
Macrocell
Product-Term
Logic
Product-Term Select Matrix
Macrocell
Product-Term
Logic
36 Signals
from PIA
10
16 Shared
Expanders
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Parallel Expanders
Parallel expanders are unused product terms that can be allocated to a
neighboring macrocell to implement fast, complex logic functions.
Parallel expanders allow up to 20 product terms to directly feed the
macrocell OR logic, with five product terms provided by the macrocell and
15 parallel expanders provided by neighboring macrocells in the LAB.
The compiler can allocate up to three sets of up to five parallel expanders
to the macrocells that require additional product terms. Each set of five
parallel expanders incurs a small, incremental timing delay (tPEXP). For
example, if a macrocell requires 14 product terms, the compiler uses the
five dedicated product terms within the macrocell and allocates two sets
of parallel expanders; the first set includes five product terms, and the
second set includes four product terms, increasing the total delay by
2 × tPEXP.
Two groups of eight macrocells within each LAB (e.g., macrocells 1
through 8 and 9 through 16) form two chains to lend or borrow parallel
expanders. A macrocell borrows parallel expanders from lowernumbered macrocells. For example, macrocell 8 can borrow parallel
expanders from macrocell 7, from macrocells 7 and 6, or from macrocells
7, 6, and 5. Within each group of eight, the lowest-numbered macrocell
can only lend parallel expanders, and the highest-numbered macrocell
can only borrow them. Figure 4 shows how parallel expanders can be
borrowed from a neighboring macrocell.
Altera Corporation
11
MAX 7000A Programmable Logic Device Data Sheet
Figure 4. MAX 7000A Parallel Expanders
Unused product terms in a macrocell can be allocated to a neighboring macrocell.
From
Previous
Macrocell
Preset
ProductTerm
Select
Matrix
Macrocell
ProductTerm Logic
Clock
Clear
Preset
ProductTerm
Select
Matrix
Macrocell
ProductTerm Logic
Clock
Clear
36 Signals
from PIA
To Next
Macrocell
16 Shared
Expanders
Programmable Interconnect Array
Logic is routed between LABs on the PIA. This global bus is a
programmable path that connects any signal source to any destination on
the device. All MAX 7000A dedicated inputs, I/O pins, and macrocell
outputs feed the PIA, which makes the signals available throughout the
entire device. Only the signals required by each LAB are actually routed
from the PIA into the LAB. Figure 5 shows how the PIA signals are routed
into the LAB. An EEPROM cell controls one input to a 2-input AND gate,
which selects a PIA signal to drive into the LAB.
12
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Figure 5. MAX 7000A PIA Routing
To LAB
PIA Signals
While the routing delays of channel-based routing schemes in masked or
FPGAs are cumulative, variable, and path-dependent, the MAX 7000A
PIA has a predictable delay. The PIA makes a design’s timing
performance easy to predict.
I/O Control Blocks
The I/O control block allows each I/O pin to be individually configured
for input, output, or bidirectional operation. All I/O pins have a tri-state
buffer that is individually controlled by one of the global output enable
signals or directly connected to ground or VCC. Figure 6 shows the I/O
control block for MAX 7000A devices. The I/O control block has 6 or
10 global output enable signals that are driven by the true or complement
of two output enable signals, a subset of the I/O pins, or a subset of the
I/O macrocells.
Altera Corporation
13
MAX 7000A Programmable Logic Device Data Sheet
Figure 6. I/O Control Block of MAX 7000A Devices
6 or 10 Global
Output Enable Signals (1)
PIA
OE Select Multiplexer
VCC
To Other I/O Pins
From
Macrocell
GND
Open-Drain Output
Slew-Rate Control
Fast Input to
Macrocell
Register
To PIA
Note:
(1)
EPM7032AE, EPM7064AE, EPM7128A, EPM7128AE, EPM7256A, and EPM7256AE devices have six output enable
signals. EPM7512AE devices have 10 output enable signals.
When the tri-state buffer control is connected to ground, the output is
tri-stated (high impedance) and the I/O pin can be used as a dedicated
input. When the tri-state buffer control is connected to VCC, the output is
enabled.
The MAX 7000A architecture provides dual I/O feedback, in which
macrocell and pin feedbacks are independent. When an I/O pin is
configured as an input, the associated macrocell can be used for buried
logic.
14
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
SameFrame
Pin-Outs
MAX 7000A devices support the SameFrame pin-out feature for
FineLine BGA packages. The SameFrame pin-out feature is the
arrangement of balls on FineLine BGA packages such that the lower-ballcount packages form a subset of the higher-ball-count packages.
SameFrame pin-outs provide the flexibility to migrate not only from
device to device within the same package, but also from one package to
another. A given printed circuit board (PCB) layout can support multiple
device density/package combinations. For example, a single board layout
can support a range of devices from an EPM7128AE device in a 100-pin
FineLine BGA package to an EPM7512AE device in a 256-pin
FineLine BGA package.
The Altera design software provides support to design PCBs with
SameFrame pin-out devices. Devices can be defined for present and
future use. The software generates pin-outs describing how to lay out a
board to take advantage of this migration (see Figure 7).
Figure 7. SameFrame Pin-Out Example
Printed Circuit Board
Designed for 256-Pin FineLine BGA Package
100-Pin
FineLine
BGA
100-Pin FineLine BGA Package
(Reduced I/O Count or
Logic Requirements)
Altera Corporation
256-Pin
FineLine
BGA
256-Pin FineLine BGA Package
(Increased I/O Count or
Logic Requirements)
15
MAX 7000A Programmable Logic Device Data Sheet
In-System
Programmability
MAX 7000A devices can be programmed in-system via an industrystandard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient
iterations during design development and debugging cycles. The
MAX 7000A architecture internally generates the high programming
voltages required to program EEPROM cells, allowing in-system
programming with only a single 3.3-V power supply. During in-system
programming, the I/O pins are tri-stated and weakly pulled-up to
eliminate board conflicts. The pull-up value is nominally 50 kΩ.
MAX 7000AE devices have an enhanced ISP algorithm for faster
programming. These devices also offer an ISP_Done bit that provides safe
operation when in-system programming is interrupted. This ISP_Done
bit, which is the last bit programmed, prevents all I/O pins from driving
until the bit is programmed. This feature is only available in EPM7032AE,
EPM7064AE, EPM7128AE, EPM7256AE, and EPM7512AE devices.
ISP simplifies the manufacturing flow by allowing devices to be mounted
on a PCB with standard pick-and-place equipment before they are
programmed. MAX 7000A devices can be programmed by downloading
the information via in-circuit testers, embedded processors, the Altera
MasterBlaster serial/USB communications cable, ByteBlasterMV parallel
port download cable, and BitBlaster serial download cable. Programming
the devices after they are placed on the board eliminates lead damage on
high-pin-count packages (e.g., QFP packages) due to device handling.
MAX 7000A devices can be reprogrammed after a system has already
shipped to the field. For example, product upgrades can be performed in
the field via software or modem.
In-system programming can be accomplished with either an adaptive or
constant algorithm. An adaptive algorithm reads information from the
unit and adapts subsequent programming steps to achieve the fastest
possible programming time for that unit. A constant algorithm uses a predefined (non-adaptive) programming sequence that does not take
advantage of adaptive algorithm programming time improvements.
Some in-circuit testers cannot program using an adaptive algorithm.
Therefore, a constant algorithm must be used. MAX 7000AE devices can
be programmed with either an adaptive or constant (non-adaptive)
algorithm. EPM7128A and EPM7256A device can only be programmed
with an adaptive algorithm; users programming these two devices on
platforms that cannot use an adaptive algorithm should use EPM7128AE
and EPM7256AE devices.
The Jam Standard Test and Programming Language (STAPL), JEDEC
standard JESD 71, can be used to program MAX 7000A devices with incircuit testers, PCs, or embedded processors.
16
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
f
For more information on using the Jam STAPL language, see Application
Note 88 (Using the Jam Language for ISP & ICR via an Embedded Processor)
and Application Note 122 (Using Jam STAPL for ISP & ICR via an Embedded
Processor).
ISP circuitry in MAX 7000AE devices is compliant with the IEEE Std. 1532
specification. The IEEE Std. 1532 is a standard developed to allow
concurrent ISP between multiple PLD vendors.
Programming
with External
Hardware
f
MAX 7000A devices can be programmed on Windows-based PCs with an
Altera Logic Programmer card, the MPU, and the appropriate device
adapter. The MPU performs continuity checks to ensure adequate
electrical contact between the adapter and the device.
For more information, see the Altera Programming Hardware Data Sheet.
The Altera software can use text- or waveform-format test vectors created
with the Altera Text Editor or Waveform Editor to test the programmed
device. For added design verification, designers can perform functional
testing to compare the functional device behavior with the results of
simulation.
Data I/O, BP Microsystems, and other programming hardware
manufacturers provide programming support for Altera devices.
f
IEEE Std.
1149.1 (JTAG)
Boundary-Scan
Support
Altera Corporation
For more information, see Programming Hardware Manufacturers.
MAX 7000A devices include the JTAG BST circuitry defined by IEEE Std.
1149.1. Table 5 describes the JTAG instructions supported by MAX 7000A
devices. The pin-out tables, available from the Altera web site
(http://www.altera.com), show the location of the JTAG control pins for
each device. If the JTAG interface is not required, the JTAG pins are
available as user I/O pins.
17
MAX 7000A Programmable Logic Device Data Sheet
Table 5. MAX 7000A JTAG Instructions
JTAG Instruction
Description
SAMPLE/PRELOAD
Allows a snapshot of signals at the device pins to be captured and examined during
normal device operation, and permits an initial data pattern output at the device pins
EXTEST
Allows the external circuitry and board-level interconnections to be tested by forcing a
test pattern at the output pins and capturing test results at the input pins
BYPASS
Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST
data to pass synchronously through a selected device to adjacent devices during normal
device operation
IDCODE
Selects the IDCODE register and places it between the TDI and TDO pins, allowing the
IDCODE to be serially shifted out of TDO
USERCODE
Selects the 32-bit USERCODE register and places it between the TDI and TDO pins,
allowing the USERCODE value to be shifted out of TDO. The USERCODE instruction is
available for MAX 7000AE devices only
UESCODE
These instructions select the user electronic signature (UESCODE) and allow the
UESCODE to be shifted out of TDO. UESCODE instructions are available for EPM7128A
and EPM7256A devices only.
ISP Instructions
These instructions are used when programming MAX 7000A devices via the JTAG ports
with the MasterBlaster, ByteBlasterMV, or BitBlaster download cable, or using a Jam
STAPL File, JBC File, or SVF File via an embedded processor or test equipment.
18
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
The instruction register length of MAX 7000A devices is 10 bits. The user
electronic signature (UES) register length in MAX 7000A devices is 16 bits.
The MAX 7000AE USERCODE register length is 32 bits. Tables 6 and 7
show the boundary-scan register length and device IDCODE information
for MAX 7000A devices.
Table 6. MAX 7000A Boundary-Scan Register Length
Device
Boundary-Scan Register Length
EPM7032AE
96
EPM7064AE
192
EPM7128A
288
EPM7128AE
288
EPM7256A
480
EPM7256AE
480
EPM7512AE
624
Table 7. 32-Bit MAX 7000A Device IDCODE
Device
Note (1)
IDCODE (32 Bits)
Version
(4 Bits)
Part Number (16 Bits)
Manufacturer’s 1 (1 Bit)
Identity (11 Bits)
(2)
EPM7032AE
0001
0111 0000 0011 0010
00001101110
1
EPM7064AE
0001
0111 0000 0110 0100
00001101110
1
EPM7128A
0000
0111 0001 0010 1000
00001101110
1
EPM7128AE
0001
0111 0001 0010 1000
00001101110
1
EPM7256A
0000
0111 0010 0101 0110
00001101110
1
EPM7256AE
0001
0111 0010 0101 0110
00001101110
1
EPM7512AE
0001
0111 0101 0001 0010
00001101110
1
Notes:
(1)
(2)
f
Altera Corporation
The most significant bit (MSB) is on the left.
The least significant bit (LSB) for all JTAG IDCODEs is 1.
See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera
Devices) for more information on JTAG BST.
19
MAX 7000A Programmable Logic Device Data Sheet
Figure 8 shows timing information for the JTAG signals.
Figure 8. MAX 7000A JTAG Waveforms
TMS
TDI
t JCP
t JCH
t JCL
t JPSU
t JPH
TCK
tJPZX
t JPXZ
t JPCO
TDO
tJSH
tJSSU
Signal
to Be
Captured
Signal
to Be
Driven
tJSCO
tJSZX
tJSXZ
Table 8 shows the JTAG timing parameters and values for MAX 7000A
devices.
Table 8. JTAG Timing Parameters & Values for MAX 7000A Devices Note (1)
Symbol
Parameter
Min
Max
Unit
tJCP
TCK clock period
100
ns
tJCH
tJCL
TCK clock high time
50
ns
TCK clock low time
50
ns
tJPSU
JTAG port setup time
20
ns
tJPH
JTAG port hold time
45
ns
tJPCO
JTAG port clock to output
25
ns
tJPZX
JTAG port high impedance to valid output
25
ns
tJPXZ
JTAG port valid output to high impedance
25
ns
tJSSU
Capture register setup time
20
ns
tJSH
Capture register hold time
45
ns
tJSCO
Update register clock to output
25
ns
tJSZX
Update register high impedance to valid output
25
ns
tJSXZ
Update register valid output to high impedance
25
ns
Note:
(1)
20
Timing parameters shown in this table apply for all specified VCCIO levels.
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Programmable
Speed/Power
Control
MAX 7000A devices offer a power-saving mode that supports low-power
operation across user-defined signal paths or the entire device. This
feature allows total power dissipation to be reduced by 50% or more
because most logic applications require only a small fraction of all gates to
operate at maximum frequency.
The designer can program each individual macrocell in a MAX 7000A
device for either high-speed (i.e., with the Turbo BitTM option turned on)
or low-power operation (i.e., with the Turbo Bit option turned off). As a
result, speed-critical paths in the design can run at high speed, while the
remaining paths can operate at reduced power. Macrocells that run at low
power incur a nominal timing delay adder (tLPA) for the tLAD, tLAC, tIC,
tEN, tSEXP, tACL, and tCPPW parameters.
Output
Configuration
MAX 7000A device outputs can be programmed to meet a variety of
system-level requirements.
MultiVolt I/O Interface
The MAX 7000A device architecture supports the MultiVolt I/O interface
feature, which allows MAX 7000A devices to connect to systems with
differing supply voltages. MAX 7000A devices in all packages can be set
for 2.5-V, 3.3-V, or 5.0-V I/O pin operation. These devices have one set of
VCC pins for internal operation and input buffers (VCCINT), and another
set for I/O output drivers (VCCIO).
The VCCIO pins can be connected to either a 3.3-V or 2.5-V power supply,
depending on the output requirements. When the VCCIO pins are
connected to a 2.5-V power supply, the output levels are compatible with
2.5-V systems. When the VCCIO pins are connected to a 3.3-V power
supply, the output high is at 3.3 V and is therefore compatible with 3.3-V
or 5.0-V systems. Devices operating with VCCIO levels lower than 3.0 V
incur a slightly greater timing delay of tOD2 instead of tOD1. Inputs can
always be driven by 2.5-V, 3.3-V, or 5.0-V signals.
Table 9 describes the MAX 7000A MultiVolt I/O support.
Table 9. MAX 7000A MultiVolt I/O Support
VCCIO Voltage
Altera Corporation
Input Signal (V)
Output Signal (V)
2.5
3.3
5.0
2.5
2.5
v
v
v
v
3.3
v
v
v
3.3
5.0
v
v
21
MAX 7000A Programmable Logic Device Data Sheet
Open-Drain Output Option
MAX 7000A devices provide an optional open-drain (equivalent to
open-collector) output for each I/O pin. This open-drain output enables
the device to provide system-level control signals (e.g., interrupt and
write enable signals) that can be asserted by any of several devices. This
output can also provide an additional wired-OR plane.
Open-drain output pins on MAX 7000A devices (with a pull-up resistor to
the 5.0-V supply) can drive 5.0-V CMOS input pins that require a high
VIH. When the open-drain pin is active, it will drive low. When the pin is
inactive, the resistor will pull up the trace to 5.0 V to meet CMOS VOH
requirements. The open-drain pin will only drive low or tri-state; it will
never drive high. The rise time is dependent on the value of the pull-up
resistor and load impedance. The IOL current specification should be
considered when selecting a pull-up resistor.
Programmable Ground Pins
Each unused I/O pin on MAX 7000A devices may be used as an
additional ground pin. In EPM7128A and EPM7256A devices, utilizing
unused I/O pins as additional ground pins requires using the associated
macrocell. In MAX 7000AE devices, this programmable ground feature
does not require the use of the associated macrocell; therefore, the buried
macrocell is still available for user logic.
Slew-Rate Control
The output buffer for each MAX 7000A I/O pin has an adjustable output
slew rate that can be configured for low-noise or high-speed performance.
A faster slew rate provides high-speed transitions for high-performance
systems. However, these fast transitions may introduce noise transients
into the system. A slow slew rate reduces system noise, but adds a
nominal delay of 4 to 5 ns. When the configuration cell is turned off, the
slew rate is set for low-noise performance. Each I/O pin has an individual
EEPROM bit that controls the slew rate, allowing designers to specify the
slew rate on a pin-by-pin basis. The slew rate control affects both the
rising and falling edges of the output signal.
22
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Power
Sequencing &
Hot-Socketing
Because MAX 7000A devices can be used in a mixed-voltage
environment, they have been designed specifically to tolerate any possible
power-up sequence. The VCCIO and VCCINT power planes can be powered
in any order.
Signals can be driven into MAX 7000AE devices before and during powerup (and power-down) without damaging the device. Additionally,
MAX 7000AE devices do not drive out during power-up. Once operating
conditions are reached, MAX 7000AE devices operate as specified by the
user.
Design Security
All MAX 7000A devices contain a programmable security bit that controls
access to the data programmed into the device. When this bit is
programmed, a design implemented in the device cannot be copied or
retrieved. This feature provides a high level of design security because
programmed data within EEPROM cells is invisible. The security bit that
controls this function, as well as all other programmed data, is reset only
when the device is reprogrammed.
Generic Testing
MAX 7000A devices are fully tested. Complete testing of each
programmable EEPROM bit and all internal logic elements ensures 100%
programming yield. AC test measurements are taken under conditions
equivalent to those shown in Figure 9. Test patterns can be used and then
erased during early stages of the production flow.
Figure 9. MAX 7000A AC Test Conditions
Power supply transients can affect AC
measurements. Simultaneous transitions
of multiple outputs should be avoided for
accurate measurement. Threshold tests
must not be performed under AC
conditions. Large-amplitude, fast-groundcurrent transients normally occur as the
device outputs discharge the load
capacitances. When these transients flow
through the parasitic inductance between
the device ground pin and the test system
ground, significant reductions in
observable noise immunity can result.
Numbers in brackets are for 2.5-V
outputs. Numbers without brackets are for
3.3-V outputs.
Altera Corporation
VCC
703 Ω
[521 Ω]
Device
Output
586 Ω
[481 Ω]
To Test
System
C1 (includes jig
capacitance)
Device input
rise and fall
times < 2 ns
23
MAX 7000A Programmable Logic Device Data Sheet
Operating
Conditions
Tables 10 through 13 provide information on absolute maximum ratings,
recommended operating conditions, operating conditions, and
capacitance for MAX 7000A devices.
Table 10. MAX 7000A Device Absolute Maximum Ratings
Symbol
Parameter
VCC
Supply voltage
VI
DC input voltage
IOUT
DC output current, per pin
TSTG
Storage temperature
TA
TJ
Note (1)
Conditions
With respect to ground (2)
Min
Max
Unit
–0.5
4.6
V
–2.0
5.75
V
–25
25
mA
No bias
–65
150
°C
Ambient temperature
Under bias
–65
135
°C
Junction temperature
BGA, FineLine BGA, PQFP, and
TQFP packages, under bias
135
°C
Min
Max
Unit
Table 11. MAX 7000A Device Recommended Operating Conditions
Symbol
Parameter
Conditions
VCCINT
Supply voltage for internal logic (3), (12)
and input buffers
3.0
3.6
V
VCCIO
Supply voltage for output
drivers, 3.3-V operation
(3)
3.0
3.6
V
Supply voltage for output
drivers, 2.5-V operation
(3)
2.3
2.7
V
3.0
3.6
V
–0.5
5.75
V
0
VCCIO
V
0
70
°C
–40
85
°C
0
90
°C
–40
105
°C
VCCISP
Supply voltage during insystem programming
VI
Input voltage
VO
Output voltage
TA
Ambient temperature
(4)
For commercial use
For industrial use
TJ
Junction temperature
For commercial use
For industrial use
tR
Input rise time
40
ns
tF
Input fall time
40
ns
24
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Table 12. MAX 7000A Device DC Operating Conditions
Symbol
Parameter
VIH
High-level input voltage
VIL
Low-level input voltage
VOH
3.3-V high-level TTL output
voltage
VOL
Note (5)
Conditions
IOH = –8 mA DC, VCCIO = 3.00 V (6)
Min
Max
Unit
1.7
5.75
V
–0.5
0.8
V
2.4
V
3.3-V high-level CMOS output IOH = –0.1 mA DC, VCCIO = 3.00 V
voltage
(6)
VCCIO – 0.2
V
2.5-V high-level output voltage IOH = –100 µA DC, VCCIO = 2.30 V
(6)
2.1
V
IOH = –1 mA DC, VCCIO = 2.30 V (6)
2.0
V
IOH = –2 mA DC, VCCIO = 2.30 V (6)
1.7
V
3.3-V low-level TTL output
voltage
IOL = 8 mA DC, VCCIO = 3.00 V (7)
0.45
V
3.3-V low-level CMOS output
voltage
IOL = 0.1 mA DC, VCCIO = 3.00 V (7)
0.2
V
2.5-V low-level output voltage
IOL = 100 µA DC, VCCIO = 2.30 V (7)
0.2
V
IOL = 1 mA DC, VCCIO = 2.30 V (7)
0.4
V
IOL = 2 mA DC, VCCIO = 2.30 V (7)
0.7
V
II
Input leakage current
VI = VCCINT or ground (8)
–10
10
IOZ
Tri-state output off-state
current
VO = VCCINT or ground (8)
–10
10
µA
µA
RISP
Value of I/O pin pull-up resistor VCCIO = 3.0 to 3.6 V (9)
during in-system programming VCCIO = 2.3 to 2.7 V (9)
or during power-up
VCCIO = 2.3 to 3.6 V (10)
20
50
kΩ
30
80
kΩ
20
74
kΩ
Max
Unit
Table 13. MAX 7000A Device Capacitance
Symbol
Parameter
Note (11)
Conditions
Min
CIN
Input pin capacitance
VIN = 0 V, f = 1.0 MHz
8
pF
CI/O
I/O pin capacitance
VOUT = 0 V, f = 1.0 MHz
8
pF
Altera Corporation
25
MAX 7000A Programmable Logic Device Data Sheet
Notes to tables:
(1)
(2)
See the Operating Requirements for Altera Devices Data Sheet.
Minimum DC input voltage is –0.5 V. During transitions, the inputs may undershoot to –2.0 V for input currents
less than 100 mA and periods shorter than 20 ns.
(3) For EPM7128A and EPM7256A devices only, VCC must rise monotonically.
(4) In MAX 7000AE devices, all pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before
VCCINT and VCCIO are powered.
(5) These values are specified under the recommended operating conditions shown in Table 11 on page 24.
(6) The parameter is measured with 50% of the outputs each sourcing the specified current. The IOH parameter refers
to high-level TTL or CMOS output current.
(7) The parameter is measured with 50% of the outputs each sinking the specified current. The IOL parameter refers to
low-level TTL or CMOS output current.
(8) This value is specified for normal device operation. The value may vary during power-up.
(9) For EPM7128A and EPM7256A devices, this pull-up exists while a device is programmed in-system.
(10) For MAX 7000AE devices, this pull-up exists while devices are programmed in-system and in unprogrammed
devices during power-up.
(11) Capacitance is measured at 25 °C and is sample-tested only. The OE1 pin (high-voltage pin during programming)
has a maximum capacitance of 20 pF.
(12) The POR time for MAX 7000A devices does not exceed 100 ms.
26
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Figure 10 shows the typical output drive characteristics of MAX 7000A
devices.
Figure 10. Output Drive Characteristics of MAX 7000A Devices
3.3 V
2.5 V
MAX 7000AE Devices
150
MAX 7000AE Devices
150
IOL
IOL
100
Typical I O
Output
Current (mA)
Typical I O
Output
Current (mA)
VCCINT = 3.3 V
VCCIO = 3.3 V
O
Temperature = 25 C
50
100
VCCINT = 3.3 V
VCCIO = 2.5 V
O
Temperature = 25 C
50
IOH
0
0
1
2
3
IOH
4
0
5
VO Output Voltage (V)
1
2
3
4
5
VO Output Voltage (V)
EPM7128A & EPM7256A Devices
3.3 V
0
2.5 V
120
EPM7128A & EPM7256A Devices
120
I OL
I OL
80
Typical I O
VCCINT = 3.3 V
Output
VCCIO = 3.3 V
O
Temperature = 25 C Current (mA)
Typical I O
Output
Current (mA)
40
80
VCCINT = 3.3 V
VCCIO = 2.5 V
O
Temperature = 25 C
40
IOH
IOH
0
0
1
2
3
VO Output Voltage (V)
Timing Model
Altera Corporation
4
5
0
1
2
3
4
5
VO Output Voltage (V)
MAX 7000A device timing can be analyzed with the Altera software, a
variety of popular industry-standard EDA simulators and timing
analyzers, or with the timing model shown in Figure 11. MAX 7000A
devices have predictable internal delays that enable the designer to
determine the worst-case timing of any design. The software provides
timing simulation, point-to-point delay prediction, and detailed timing
analysis for device-wide performance evaluation.
27
MAX 7000A Programmable Logic Device Data Sheet
Figure 11. MAX 7000A Timing Model
Internal Output
Enable Delay
t IOE
Global Control
Delay
t GLOB
Input
Delay
t IN
PIA
Delay
t PIA
Logic Array
Delay
t LAD
Parallel
Expander Delay
t PEXP
Register
Control Delay
t LAC
tIC
t EN
Shared
Expander Delay
t SEXP
Fast
Input Delay
tFIN
Register
Delay
t SU
tH
t PRE
t CLR
t RD
t COMB
t FSU
t FH
Output
Delay
t OD1
t OD2
t OD3
t XZ
t Z X1
t Z X2
t Z X3
I/O
Delay
tIO
The timing characteristics of any signal path can be derived from the
timing model and parameters of a particular device. External timing
parameters, which represent pin-to-pin timing delays, can be calculated
as the sum of internal parameters. Figure 12 shows the timing relationship
between internal and external delay parameters.
f
28
See Application Note 94 (Understanding MAX 7000 Timing) for more
information.
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Figure 12. MAX 7000A Switching Waveforms
tR & tF < 2 ns. Inputs are
driven at 3 V for a logic
high and 0 V for a logic
low. All timing
characteristics are
measured at 1.5 V.
Combinatorial Mode
tIN
Input Pin
tIO
I/O Pin
tPIA
PIA Delay
tSEXP
Shared Expander
Delay
tLAC , tLAD
Logic Array
Input
tPEXP
Parallel Expander
Delay
tCOMB
Logic Array
Output
tOD
Output Pin
Global Clock Mode
Global
Clock Pin
tR
tCH
tIN
Global Clock
at Register
tSU
tCL
tF
tACL
tF
tGLOB
tH
Data or Enable
(Logic Array Output)
Array Clock Mode
tR
tACH
Input or I/O Pin
tIN
tIO
Clock into PIA
Clock into
Logic Array
Clock at
Register
tPIA
tIC
tSU
tH
Data from
Logic Array
tRD
tPIA
tPIA
tCLR , tPRE
Register to PIA
to Logic Array
tOD
tOD
Register Output
to Pin
Altera Corporation
29
MAX 7000A Programmable Logic Device Data Sheet
Tables 14 through 27 show EPM7032AE, EPM7064AE, EPM7128AE,
EPM7256AE, EPM7512AE, EPM7128A, and EPM7256A timing
information.
Table 14. EPM7032AE External Timing Parameters
Symbol
Parameter
Note (1)
Conditions
Speed Grade
-4
Min
Unit
-7
Max
Min
-10
Max
Min
Max
tPD1
Input to non-registered
output
C1 = 35 pF (2)
4.5
7.5
10
ns
tPD2
I/O input to non-registered
output
C1 = 35 pF (2)
4.5
7.5
10
ns
tSU
Global clock setup time
(2)
2.9
4.7
6.3
ns
tH
Global clock hold time
(2)
0.0
0.0
0.0
ns
tFSU
Global clock setup time of
fast input
2.5
3.0
3.0
ns
tFH
Global clock hold time of
fast input
0.0
0.0
0.0
ns
tCO1
Global clock to output delay C1 = 35 pF
1.0
tCH
Global clock high time
2.0
3.0
4.0
ns
tCL
Global clock low time
2.0
3.0
4.0
ns
tASU
Array clock setup time
(2)
1.6
2.5
3.6
ns
tAH
Array clock hold time
(2)
0.3
0.5
0.5
ns
tACO1
Array clock to output delay
C1 = 35 pF (2)
tACH
Array clock high time
2.0
3.0
4.0
ns
tACL
Array clock low time
2.0
3.0
4.0
ns
tCPPW
Minimum pulse width for
clear and preset
(3)
2.0
3.0
4.0
ns
tCNT
Minimum global clock
period
(2)
fCNT
Maximum internal global
clock frequency
(2), (4)
tACNT
Minimum array clock period (2)
fACNT
Maximum internal array
clock frequency
30
(2), (4)
1.0
3.0
4.3
1.0
1.0
4.4
227.3
7.2
1.0
1.0
7.2
138.9
4.4
227.3
5.0
9.4
9.7
103.1
7.2
138.9
6.7
ns
ns
MHz
9.7
103.1
ns
ns
MHz
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Table 15. EPM7032AE Internal Timing Parameters (Part 1 of 2)
Symbol
Parameter
Conditions
Note (1)
Speed Grade
-4
Min
Unit
-7
Max
Min
-10
Max
Min
Max
tIN
Input pad and buffer delay
0.7
1.2
1.5
ns
tIO
I/O input pad and buffer
delay
0.7
1.2
1.5
ns
tFIN
Fast input delay
2.3
2.8
3.4
ns
tSEXP
Shared expander delay
1.9
3.1
4.0
ns
tPEXP
Parallel expander delay
0.5
0.8
1.0
ns
tLAD
Logic array delay
1.5
2.5
3.3
ns
tLAC
Logic control array delay
0.6
1.0
1.2
ns
tIOE
Internal output enable delay
0.0
0.0
0.0
ns
tOD1
Output buffer and pad
delay, slow slew rate = off
VCCIO = 3.3 V
C1 = 35 pF
0.8
1.3
1.8
ns
tOD2
Output buffer and pad
delay, slow slew rate = off
VCCIO = 2.5 V
C1 = 35 pF
(5)
1.3
1.8
2.3
ns
tOD3
Output buffer and pad
delay, slow slew rate = on
VCCIO = 2.5 V or 3.3 V
C1 = 35 pF
5.8
6.3
6.8
ns
tZX1
Output buffer enable delay, C1 = 35 pF
slow slew rate = off
VCCIO = 3.3 V
4.0
4.0
5.0
ns
tZX2
Output buffer enable delay, C1 = 35 pF
slow slew rate = off
(5)
VCCIO = 2.5 V
4.5
4.5
5.5
ns
tZX3
Output buffer enable delay, C1 = 35 pF
slow slew rate = on
VCCIO = 3.3 V
9.0
9.0
10.0
ns
tXZ
Output buffer disable delay C1 = 5 pF
tSU
Register setup time
1.3
2.0
2.8
ns
tH
Register hold time
0.6
1.0
1.3
ns
tFSU
Register setup time of fast
input
1.0
1.5
1.5
ns
tFH
Register hold time of fast
input
1.5
1.5
1.5
ns
tRD
Register delay
0.7
1.2
1.5
ns
tCOMB
Combinatorial delay
0.6
1.0
1.3
ns
Altera Corporation
4.0
4.0
5.0
ns
31
MAX 7000A Programmable Logic Device Data Sheet
Table 15. EPM7032AE Internal Timing Parameters (Part 2 of 2)
Symbol
Parameter
Conditions
Note (1)
Speed Grade
-4
Min
Unit
-7
Max
Min
-10
Max
Min
Max
tIC
Array clock delay
1.2
2.0
2.5
ns
tEN
Register enable time
0.6
1.0
1.2
ns
tGLOB
Global control delay
0.8
1.3
1.9
ns
tPRE
Register preset time
1.2
1.9
2.6
ns
tCLR
Register clear time
1.2
1.9
2.6
ns
tPIA
PIA delay
(2)
0.9
1.5
2.1
ns
tLPA
Low-power adder
(6)
2.5
4.0
5.0
ns
32
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Table 16. EPM7064AE External Timing Parameters
Symbol
Parameter
Note (1)
Conditions
Speed Grade
-4
Min
Unit
-7
Max
Min
-10
Max
Min
Max
tPD1
Input to nonregistered output
C1 = 35 pF
(2)
4.5
7.5
10.0
ns
tPD2
I/O input to nonregistered output
C1 = 35 pF
(2)
4.5
7.5
10.0
ns
tSU
Global clock setup
time
(2)
2.8
4.7
6.2
ns
tH
Global clock hold time (2)
0.0
0.0
0.0
ns
tFSU
Global clock setup
time of fast input
2.5
3.0
3.0
ns
tFH
Global clock hold time
of fast input
0.0
0.0
0.0
ns
tCO1
Global clock to output C1 = 35 pF
delay
1.0
3.1
1.0
5.1
1.0
7.0
ns
tCH
Global clock high time
2.0
3.0
4.0
ns
tCL
Global clock low time
2.0
3.0
4.0
ns
tASU
Array clock setup time (2)
1.6
2.6
3.6
ns
tAH
Array clock hold time
(2)
0.3
0.4
0.6
ns
tACO1
Array clock to output
delay
C1 = 35 pF
(2)
1.0
tACH
Array clock high time
2.0
3.0
4.0
ns
tACL
Array clock low time
2.0
3.0
4.0
ns
tCPPW
Minimum pulse width
for clear and preset
2.0
3.0
4.0
ns
tCNT
Minimum global clock (2)
period
fCNT
Maximum internal
(2), (4)
global clock frequency
tACNT
Minimum array clock
period
fACNT
Maximum internal
(2), (4)
array clock frequency
Altera Corporation
(3)
4.3
1.0
4.5
222.2
(2)
1.0
7.4
135.1
4.5
222.2
7.2
10.0
100.0
7.4
135.1
9.6
ns
MHz
10.0
100.0
ns
ns
MHz
33
MAX 7000A Programmable Logic Device Data Sheet
Table 17. EPM7064AE Internal Timing Parameters (Part 1 of 2)
Symbol
Parameter
Conditions
Note (1)
Speed Grade
-4
Min
Unit
-7
Max
Min
-10
Max
Min
Max
tIN
Input pad and buffer delay
0.6
1.1
1.4
ns
tIO
I/O input pad and buffer
delay
0.6
1.1
1.4
ns
tFIN
Fast input delay
2.5
3.0
3.7
ns
tSEXP
Shared expander delay
1.8
3.0
3.9
ns
tPEXP
Parallel expander delay
0.4
0.7
0.9
ns
tLAD
Logic array delay
1.5
2.5
3.2
ns
tLAC
Logic control array delay
0.6
1.0
1.2
ns
tIOE
Internal output enable delay
0.0
0.0
0.0
ns
tOD1
Output buffer and pad
delay, slow slew rate = off
VCCIO = 3.3 V
C1 = 35 pF
0.8
1.3
1.8
ns
tOD2
Output buffer and pad
delay, slow slew rate = off
VCCIO = 2.5 V
C1 = 35 pF
(5)
1.3
1.8
2.3
ns
tOD3
Output buffer and pad
delay, slow slew rate = on
VCCIO = 2.5 V or 3.3 V
C1 = 35 pF
5.8
6.3
6.8
ns
tZX1
Output buffer enable delay, C1 = 35 pF
slow slew rate = off
VCCIO = 3.3 V
4.0
4.0
5.0
ns
tZX2
Output buffer enable delay, C1 = 35 pF
slow slew rate = off
(5)
VCCIO = 2.5 V
4.5
4.5
5.5
ns
tZX3
Output buffer enable delay, C1 = 35 pF
slow slew rate = on
VCCIO = 3.3 V
9.0
9.0
10.0
ns
tXZ
Output buffer disable delay C1 = 5 pF
4.0
4.0
5.0
ns
tSU
Register setup time
1.3
2.0
2.9
ns
tH
Register hold time
0.6
1.0
1.3
ns
tFSU
Register setup time of fast
input
1.0
1.5
1.5
ns
tFH
Register hold time of fast
input
1.5
1.5
1.5
ns
tRD
Register delay
0.7
1.2
1.6
ns
tCOMB
Combinatorial delay
0.6
0.9
1.3
ns
34
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Table 17. EPM7064AE Internal Timing Parameters (Part 2 of 2)
Symbol
Parameter
Conditions
Note (1)
Speed Grade
-4
Min
Unit
-7
Max
Min
Max
1.9
Min
Max
tIC
Array clock delay
tEN
Register enable time
0.6
1.0
1.2
ns
tGLOB
Global control delay
1.0
1.5
2.2
ns
tPRE
Register preset time
1.3
2.1
2.9
ns
tCLR
Register clear time
1.3
2.1
2.9
ns
tPIA
PIA delay
(2)
1.0
1.7
2.3
ns
tLPA
Low-power adder
(6)
3.5
4.0
5.0
ns
Altera Corporation
1.2
-10
2.5
ns
35
MAX 7000A Programmable Logic Device Data Sheet
Table 18. EPM7128AE External Timing Parameters
Symbol
Parameter
Note (1)
Conditions
Speed Grade
-5
Min
Unit
-7
Max
Min
-10
Max
Min
Max
tPD1
Input to nonregistered output
C1 = 35 pF
(2)
5.0
7.5
10
ns
tPD2
I/O input to nonregistered output
C1 = 35 pF
(2)
5.0
7.5
10
ns
tSU
Global clock setup
time
(2)
3.3
4.9
6.6
ns
tH
Global clock hold time (2)
0.0
0.0
0.0
ns
tFSU
Global clock setup
time of fast input
2.5
3.0
3.0
ns
tFH
Global clock hold time
of fast input
0.0
0.0
0.0
ns
tCO1
Global clock to output C1 = 35 pF
delay
1.0
3.4
1.0
5.0
1.0
6.6
ns
tCH
Global clock high time
2.0
3.0
4.0
ns
tCL
Global clock low time
2.0
3.0
4.0
ns
tASU
Array clock setup time (2)
1.8
2.8
3.8
ns
tAH
Array clock hold time
(2)
0.2
0.3
0.4
ns
tACO1
Array clock to output
delay
C1 = 35 pF
(2)
1.0
tACH
Array clock high time
2.0
3.0
4.0
ns
tACL
Array clock low time
2.0
3.0
4.0
ns
tCPPW
Minimum pulse width
for clear and preset
2.0
3.0
4.0
ns
tCNT
Minimum global clock (2)
period
fCNT
Maximum internal
(2), (4)
global clock frequency
tACNT
Minimum array clock
period
fACNT
Maximum internal
(2), (4)
array clock frequency
36
(3)
4.9
1.0
5.2
192.3
(2)
1.0
7.7
129.9
5.2
192.3
7.1
10.2
98.0
7.7
129.9
9.4
ns
MHz
10.2
98.0
ns
ns
MHz
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Table 19. EPM7128AE Internal Timing Parameters (Part 1 of 2)
Symbol
Parameter
Conditions
Note (1)
Speed Grade
-5
Min
Unit
-7
Max
Min
-10
Max
Min
Max
tIN
Input pad and buffer delay
0.7
1.0
1.4
ns
tIO
I/O input pad and buffer
delay
0.7
1.0
1.4
ns
tFIN
Fast input delay
2.5
3.0
3.4
ns
tSEXP
Shared expander delay
2.0
2.9
3.8
ns
tPEXP
Parallel expander delay
0.4
0.7
0.9
ns
tLAD
Logic array delay
1.6
2.4
3.1
ns
tLAC
Logic control array delay
0.7
1.0
1.3
ns
tIOE
Internal output enable delay
0.0
0.0
0.0
ns
tOD1
Output buffer and pad
delay, slow slew rate = off
VCCIO = 3.3 V
C1 = 35 pF
0.8
1.2
1.6
ns
tOD2
Output buffer and pad
delay, slow slew rate = off
VCCIO = 2.5 V
C1 = 35 pF
(5)
1.3
1.7
2.1
ns
tOD3
Output buffer and pad
delay, slow slew rate = on
VCCIO = 2.5 V or 3.3 V
C1 = 35 pF
5.8
6.2
6.6
ns
tZX1
Output buffer enable delay, C1 = 35 pF
slow slew rate = off
VCCIO = 3.3 V
4.0
4.0
5.0
ns
tZX2
Output buffer enable delay, C1 = 35 pF
slow slew rate = off
(5)
VCCIO = 2.5 V
4.5
4.5
5.5
ns
tZX3
Output buffer enable delay, C1 = 35 pF
slow slew rate = on
VCCIO = 3.3 V
9.0
9.0
10.0
ns
tXZ
Output buffer disable delay C1 = 5 pF
4.0
4.0
5.0
ns
tSU
Register setup time
1.4
2.1
2.9
ns
tH
Register hold time
0.6
1.0
1.3
ns
tFSU
Register setup time of fast
input
1.1
1.6
1.6
ns
tFH
Register hold time of fast
input
1.4
1.4
1.4
ns
tRD
Register delay
0.8
1.2
1.6
ns
tCOMB
Combinatorial delay
0.5
0.9
1.3
ns
tIC
Array clock delay
1.2
1.7
2.2
ns
Altera Corporation
37
MAX 7000A Programmable Logic Device Data Sheet
Table 19. EPM7128AE Internal Timing Parameters (Part 2 of 2)
Symbol
Parameter
Conditions
Note (1)
Speed Grade
-5
Min
Unit
-7
Max
Min
-10
Max
Min
Max
tEN
Register enable time
0.7
1.0
1.3
ns
tGLOB
Global control delay
1.1
1.6
2.0
ns
tPRE
Register preset time
1.4
2.0
2.7
ns
tCLR
Register clear time
1.4
2.0
2.7
ns
tPIA
PIA delay
(2)
1.4
2.0
2.6
ns
tLPA
Low-power adder
(6)
4.0
4.0
5.0
ns
38
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Table 20. EPM7256AE External Timing Parameters
Symbol
Parameter
Note (1)
Conditions
Speed Grade
-5
Min
Unit
-7
Max
Min
-10
Max
Min
Max
tPD1
Input to nonregistered output
C1 = 35 pF
(2)
5.5
7.5
10
ns
tPD2
I/O input to nonregistered output
C1 = 35 pF
(2)
5.5
7.5
10
ns
tSU
Global clock setup
time
(2)
3.9
5.2
6.9
ns
tH
Global clock hold time (2)
0.0
0.0
0.0
ns
tFSU
Global clock setup
time of fast input
2.5
3.0
3.0
ns
tFH
Global clock hold time
of fast input
0.0
0.0
0.0
ns
tCO1
Global clock to output C1 = 35 pF
delay
1.0
3.5
1.0
4.8
1.0
6.4
ns
tCH
Global clock high time
2.0
3.0
4.0
ns
tCL
Global clock low time
2.0
3.0
4.0
ns
tASU
Array clock setup time (2)
2.0
2.7
3.6
ns
tAH
Array clock hold time
(2)
0.2
0.3
0.5
ns
tACO1
Array clock to output
delay
C1 = 35 pF
(2)
1.0
tACH
Array clock high time
2.0
3.0
4.0
ns
tACL
Array clock low time
2.0
3.0
4.0
ns
tCPPW
Minimum pulse width
for clear and preset
2.0
3.0
4.0
ns
tCNT
Minimum global clock (2)
period
fCNT
Maximum internal
(2), (4)
global clock frequency
tACNT
Minimum array clock
period
fACNT
Maximum internal
(2), (4)
array clock frequency
Altera Corporation
(3)
5.4
1.0
5.8
172.4
(2)
1.0
7.9
126.6
5.8
172.4
7.3
10.5
95.2
7.9
126.6
9.7
ns
MHz
10.5
95.2
ns
ns
MHz
39
MAX 7000A Programmable Logic Device Data Sheet
Table 21. EPM7256AE Internal Timing Parameters (Part 1 of 2)
Symbol
Parameter
Conditions
Note (1)
Speed Grade
-5
Min
Unit
-7
Max
Min
-10
Max
Min
Max
tIN
Input pad and buffer delay
0.7
0.9
1.2
ns
tIO
I/O input pad and buffer
delay
0.7
0.9
1.2
ns
tFIN
Fast input delay
2.4
2.9
3.4
ns
tSEXP
Shared expander delay
2.1
2.8
3.7
ns
tPEXP
Parallel expander delay
0.3
0.5
0.6
ns
tLAD
Logic array delay
1.7
2.2
2.8
ns
tLAC
Logic control array delay
0.8
1.0
1.3
ns
tIOE
Internal output enable delay
0.0
0.0
0.0
ns
tOD1
Output buffer and pad
delay, slow slew rate = off
VCCIO = 3.3 V
C1 = 35 pF
0.9
1.2
1.6
ns
tOD2
Output buffer and pad
delay, slow slew rate = off
VCCIO = 2.5 V
C1 = 35 pF
(5)
1.4
1.7
2.1
ns
tOD3
Output buffer and pad
delay, slow slew rate = on
VCCIO = 2.5 V or 3.3 V
C1 = 35 pF
5.9
6.2
6.6
ns
tZX1
Output buffer enable delay, C1 = 35 pF
slow slew rate = off
VCCIO = 3.3 V
4.0
4.0
5.0
ns
tZX2
Output buffer enable delay, C1 = 35 pF
slow slew rate = off
(5)
VCCIO = 2.5 V
4.5
4.5
5.5
ns
tZX3
Output buffer enable delay, C1 = 35 pF
slow slew rate = on
VCCIO = 3.3 V
9.0
9.0
10.0
ns
tXZ
Output buffer disable delay C1 = 5 pF
4.0
4.0
5.0
ns
tSU
Register setup time
1.5
2.1
2.9
ns
tH
Register hold time
0.7
0.9
1.2
ns
tFSU
Register setup time of fast
input
1.1
1.6
1.6
ns
tFH
Register hold time of fast
input
1.4
1.4
1.4
ns
tRD
Register delay
0.9
1.2
1.6
ns
tCOMB
Combinatorial delay
0.5
0.8
1.2
ns
tIC
Array clock delay
1.2
1.6
2.1
ns
40
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Table 21. EPM7256AE Internal Timing Parameters (Part 2 of 2)
Symbol
Parameter
Conditions
Note (1)
Speed Grade
-5
Min
Unit
-7
Max
Min
-10
Max
Min
Max
tEN
Register enable time
0.8
1.0
1.3
ns
tGLOB
Global control delay
1.0
1.5
2.0
ns
tPRE
Register preset time
1.6
2.3
3.0
ns
tCLR
Register clear time
1.6
2.3
3.0
ns
tPIA
PIA delay
(2)
1.7
2.4
3.2
ns
tLPA
Low-power adder
(6)
4.0
4.0
5.0
ns
Altera Corporation
41
MAX 7000A Programmable Logic Device Data Sheet
Table 22. EPM7512AE External Timing Parameters
Symbol
Parameter
Note (1)
Conditions
Speed Grade
-7
Min
Unit
-10
Max
Min
-12
Max
Min
Max
tPD1
Input to nonregistered output
C1 = 35 pF
(2)
7.5
10.0
12.0
ns
tPD2
I/O input to nonregistered output
C1 = 35 pF
(2)
7.5
10.0
12.0
ns
tSU
Global clock setup
time
(2)
5.6
7.6
9.1
ns
tH
Global clock hold time (2)
0.0
0.0
0.0
ns
tFSU
Global clock setup
time of fast input
3.0
3.0
3.0
ns
tFH
Global clock hold time
of fast input
0.0
0.0
0.0
ns
tCO1
Global clock to output C1 = 35 pF
delay
1.0
4.7
1.0
6.3
1.0
7.5
ns
tCH
Global clock high time
3.0
4.0
5.0
ns
tCL
Global clock low time
3.0
4.0
5.0
ns
tASU
Array clock setup time (2)
2.5
3.5
4.1
ns
tAH
Array clock hold time
(2)
0.2
0.3
0.4
ns
tACO1
Array clock to output
delay
C1 = 35 pF
(2)
1.0
tACH
Array clock high time
3.0
4.0
5.0
ns
tACL
Array clock low time
3.0
4.0
5.0
ns
tCPPW
Minimum pulse width
for clear and preset
3.0
4.0
5.0
ns
tCNT
Minimum global clock (2)
period
fCNT
Maximum internal
(2), (4)
global clock frequency
tACNT
Minimum array clock
period
fACNT
Maximum internal
(2), (4)
array clock frequency
42
(3)
7.8
1.0
8.6
116.3
(2)
1.0
11.5
87.0
8.6
116.3
10.4
13.9
71.9
11.5
87.0
12.5
ns
MHz
13.9
71.9
ns
ns
MHz
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Table 23. EPM7512AE Internal Timing Parameters (Part 1 of 2)
Symbol
Parameter
Conditions
Note (1)
Speed Grade
-7
Min
Unit
-10
Max
Min
-12
Max
Min
Max
tIN
Input pad and buffer delay
0.7
0.9
1.0
ns
tIO
I/O input pad and buffer
delay
0.7
0.9
1.0
ns
tFIN
Fast input delay
3.1
3.6
4.1
ns
tSEXP
Shared expander delay
2.7
3.5
4.4
ns
tPEXP
Parallel expander delay
0.4
0.5
0.6
ns
tLAD
Logic array delay
2.2
2.8
3.5
ns
tLAC
Logic control array delay
1.0
1.3
1.7
ns
tIOE
Internal output enable delay
0.0
0.0
0.0
ns
tOD1
Output buffer and pad
delay, slow slew rate = off
VCCIO = 3.3 V
C1 = 35 pF
1.0
1.5
1.7
ns
tOD2
Output buffer and pad
delay, slow slew rate = off
VCCIO = 2.5 V
C1 = 35 pF
(5)
1.5
2.0
2.2
ns
tOD3
Output buffer and pad
delay, slow slew rate = on
VCCIO = 2.5 V or 3.3 V
C1 = 35 pF
6.0
6.5
6.7
ns
tZX1
Output buffer enable delay, C1 = 35 pF
slow slew rate = off
VCCIO = 3.3 V
4.0
5.0
5.0
ns
tZX2
Output buffer enable delay, C1 = 35 pF
slow slew rate = off
(5)
VCCIO = 2.5 V
4.5
5.5
5.5
ns
tZX3
Output buffer enable delay, C1 = 35 pF
slow slew rate = on
VCCIO = 3.3 V
9.0
10.0
10.0
ns
tXZ
Output buffer disable delay C1 = 5 pF
4.0
5.0
5.0
ns
tSU
Register setup time
2.1
3.0
3.5
ns
tH
Register hold time
0.6
0.8
1.0
ns
tFSU
Register setup time of fast
input
1.6
1.6
1.6
ns
tFH
Register hold time of fast
input
1.4
1.4
1.4
ns
tRD
Register delay
1.3
1.7
2.1
ns
tCOMB
Combinatorial delay
0.6
0.8
1.0
ns
tIC
Array clock delay
1.8
2.3
2.9
ns
Altera Corporation
43
MAX 7000A Programmable Logic Device Data Sheet
Table 23. EPM7512AE Internal Timing Parameters (Part 2 of 2)
Symbol
Parameter
Conditions
Note (1)
Speed Grade
-7
Min
Unit
-10
Max
Min
-12
Max
Min
Max
tEN
Register enable time
1.0
1.3
1.7
ns
tGLOB
Global control delay
1.7
2.2
2.7
ns
tPRE
Register preset time
1.0
1.4
1.7
ns
tCLR
Register clear time
1.0
1.4
1.7
ns
tPIA
PIA delay
(2)
3.0
4.0
4.8
ns
tLPA
Low-power adder
(6)
4.5
5.0
5.0
ns
44
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Table 24. EPM7128A External Timing Parameters
Symbol
Parameter
Note (1)
Conditions
Speed Grade
-6
Min
-7
Max
Min
Unit
-10
Max
Min
-12
Max
Min
Max
tPD1
Input to non-registered
output
C1 = 35 pF
(2)
6.0
7.5
10.0
12.0
ns
tPD2
I/O input to nonregistered output
C1 = 35 pF
(2)
6.0
7.5
10.0
12.0
ns
tSU
Global clock setup time
(2)
4.2
5.3
7.0
8.5
ns
tH
Global clock hold time
(2)
0.0
0.0
0.0
0.0
ns
tFSU
Global clock setup time
of fast input
2.5
3.0
3.0
3.0
ns
tFH
Global clock hold time of
fast input
0.0
0.0
0.0
0.0
ns
tCO1
Global clock to output
delay
C1 = 35 pF
1.0
3.7
1.0
4.6
1.0
6.1
1.0
7.3
ns
tCH
Global clock high time
3.0
3.0
4.0
5.0
ns
tCL
Global clock low time
3.0
3.0
4.0
5.0
ns
tASU
Array clock setup time
(2)
1.9
2.4
3.1
3.8
ns
tAH
Array clock hold time
(2)
1.5
2.2
3.3
4.3
ns
tACO1
Array clock to output
delay
C1 = 35 pF
(2)
1.0
6.0
1.0
7.5
1.0
10.0
1.0
12.0
ns
tACH
Array clock high time
3.0
3.0
4.0
5.0
ns
tACL
Array clock low time
3.0
3.0
4.0
5.0
ns
tCPPW
Minimum pulse width for (3)
clear and preset
3.0
3.0
4.0
5.0
ns
tCNT
Minimum global clock
period
fCNT
Maximum internal global (2), (4)
clock frequency
tACNT
Minimum array clock
period
(2)
fACNT
Maximum internal array
clock frequency
(2), (4)
Altera Corporation
(2)
6.9
144.9
8.6
116.3
6.9
144.9
11.5
87.0
8.6
116.3
13.8
72.5
11.5
87
MHz
13.8
72.5
ns
ns
MHz
45
MAX 7000A Programmable Logic Device Data Sheet
Table 25. EPM7128A Internal Timing Parameters (Part 1 of 2)
Note (1)
Symbol
Speed Grade
Parameter
Conditions
-6
Min
-7
Max
Min
Unit
-10
Max
Min
-12
Max
Min
Max
tIN
Input pad and buffer delay
0.6
0.7
0.9
1.1
ns
tIO
I/O input pad and buffer
delay
0.6
0.7
0.9
1.1
ns
tFIN
Fast input delay
2.7
3.1
3.6
3.9
ns
tSEXP
Shared expander delay
2.5
3.2
4.3
5.1
ns
tPEXP
Parallel expander delay
0.7
0.8
1.1
1.3
ns
tLAD
Logic array delay
2.4
3.0
4.1
4.9
ns
tLAC
Logic control array delay
2.4
3.0
4.1
4.9
ns
tIOE
Internal output enable
delay
0.0
0.0
0.0
0.0
ns
tOD1
Output buffer and pad
C1 = 35 pF
delay, slow slew rate = off
VCCIO = 3.3 V
0.4
0.6
0.7
0.9
ns
tOD2
C1 = 35 pF
Output buffer and pad
delay, slow slew rate = off (5)
VCCIO = 2.5 V
0.9
1.1
1.2
1.4
ns
tOD3
C1 = 35 pF
Output buffer and pad
delay, slow slew rate = on
VCCIO = 2.5 V or 3.3 V
5.4
5.6
5.7
5.9
ns
tZX1
Output buffer enable
C1 = 35 pF
delay, slow slew rate = off
VCCIO = 3.3 V
4.0
4.0
5.0
5.0
ns
tZX2
Output buffer enable
C1 = 35 pF
delay, slow slew rate = off (5)
VCCIO = 2.5 V
4.5
4.5
5.5
5.5
ns
tZX3
Output buffer enable
C1 = 35 pF
delay, slow slew rate = on
VCCIO = 3.3 V
9.0
9.0
10.0
10.0
ns
tXZ
Output buffer disable
delay
4.0
4.0
5.0
5.0
ns
tSU
Register setup time
1.9
2.4
3.1
3.8
ns
tH
Register hold time
1.5
2.2
3.3
4.3
ns
tFSU
Register setup time of fast
input
0.8
1.1
1.1
1.1
ns
tFH
Register hold time of fast
input
1.7
1.9
1.9
1.9
ns
46
C1 = 5 pF
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Table 25. EPM7128A Internal Timing Parameters (Part 2 of 2)
Note (1)
Symbol
Speed Grade
Parameter
Conditions
-6
Min
-7
Max
Min
Unit
-10
Max
Min
-12
Max
Min
Max
tRD
Register delay
1.7
2.1
2.8
3.3
ns
tCOMB
Combinatorial delay
1.7
2.1
2.8
3.3
ns
tIC
Array clock delay
2.4
3.0
4.1
4.9
ns
tEN
Register enable time
2.4
3.0
4.1
4.9
ns
tGLOB
Global control delay
1.0
1.2
1.7
2.0
ns
tPRE
Register preset time
3.1
3.9
5.2
6.2
ns
tCLR
Register clear time
3.1
3.9
5.2
6.2
ns
tPIA
PIA delay
(2)
0.9
1.1
1.5
1.8
ns
tLPA
Low-power adder
(6)
11.0
10.0
10.0
10.0
ns
Altera Corporation
47
MAX 7000A Programmable Logic Device Data Sheet
Table 26. EPM7256A External Timing Parameters
Symbol
Parameter
Note (1)
Conditions
Speed Grade
-6
Min
-7
Max
Min
Unit
-10
Max
Min
-12
Max
Min
Max
tPD1
Input to non-registered
output
C1 = 35 pF
(2)
6.0
7.5
10.0
12.0
ns
tPD2
I/O input to nonregistered output
C1 = 35 pF
(2)
6.0
7.5
10.0
12.0
ns
tSU
Global clock setup time
(2)
3.7
4.6
6.2
7.4
ns
tH
Global clock hold time
(2)
0.0
0.0
0.0
0.0
ns
tFSU
Global clock setup time
of fast input
2.5
3.0
3.0
3.0
ns
tFH
Global clock hold time of
fast input
0.0
0.0
0.0
0.0
ns
tCO1
Global clock to output
delay
tCH
Global clock high time
3.0
3.0
4.0
4.0
ns
tCL
Global clock low time
3.0
3.0
4.0
4.0
ns
tASU
Array clock setup time
(2)
0.8
1.0
1.4
1.6
ns
tAH
Array clock hold time
(2)
1.9
2.7
4.0
5.1
ns
tACO1
Array clock to output
delay
C1 = 35 pF
(2)
1.0
tACH
Array clock high time
3.0
3.0
4.0
4.0
ns
tACL
Array clock low time
3.0
3.0
4.0
4.0
ns
tCPPW
Minimum pulse width for (3)
clear and preset
3.0
3.0
4.0
4.0
ns
tCNT
Minimum global clock
period
fCNT
Maximum internal global (2), (4)
clock frequency
tACNT
Minimum array clock
period
(2)
fACNT
Maximum internal array
clock frequency
(2), (4)
48
C1 = 35 pF
1.0
(2)
3.3
6.2
1.0
1.0
6.4
156.3
7.8
1.0
1.0
8.0
125.0
6.4
156.3
4.2
10.3
1.0
1.0
10.7
93.5
8.0
125.0
5.5
12.4
12.8
78.1
10.7
93.5
6.6
ns
ns
MHz
12.8
78.1
ns
ns
MHz
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Table 27. EPM7256A Internal Timing Parameters (Part 1 of 2)
Note (1)
Symbol
Speed Grade
Parameter
Conditions
-6
Min
-7
Max
Min
Unit
-10
Max
Min
-12
Max
Min
Max
tIN
Input pad and buffer delay
0.3
0.4
0.5
0.6
ns
tIO
I/O input pad and buffer
delay
0.3
0.4
0.5
0.6
ns
tFIN
Fast input delay
2.4
3.0
3.4
3.8
ns
tSEXP
Shared expander delay
2.8
3.5
4.7
5.6
ns
tPEXP
Parallel expander delay
0.5
0.6
0.8
1.0
ns
tLAD
Logic array delay
2.5
3.1
4.2
5.0
ns
tLAC
Logic control array delay
2.5
3.1
4.2
5.0
ns
tIOE
Internal output enable
delay
0.2
0.3
0.4
0.5
ns
tOD1
C1 = 35 pF
Output buffer and pad
delay, slow slew rate = off
VCCIO = 3.3 V
0.3
0.4
0.5
0.6
ns
tOD2
Output buffer and pad
C1 = 35 pF
delay, slow slew rate = off (5)
VCCIO = 2.5 V
0.8
0.9
1.0
1.1
ns
tOD3
Output buffer and pad
C1 = 35 pF
delay slow slew rate = on
VCCIO = 2.5 V or 3.3 V
5.3
5.4
5.5
5.6
ns
tZX1
Output buffer enable
C1 = 35 pF
delay slow slew rate = off
VCCIO = 3.3 V
4.0
4.0
5.0
5.0
ns
tZX2
C1 = 35 pF
Output buffer enable
delay slow slew rate = off (5)
VCCIO = 2.5 V
4.5
4.5
5.5
5.5
ns
tZX3
Output buffer enable
C1 = 35 pF
delay slow slew rate = on
VCCIO = 2.5 V or 3.3 V
9.0
9.0
10.0
10.0
ns
tXZ
Output buffer disable
delay
4.0
4.0
5.0
5.0
ns
tSU
Register setup time
1.0
1.3
1.7
2.0
ns
tH
Register hold time
1.7
2.4
3.7
4.7
ns
tFSU
Register setup time of fast
input
1.2
1.4
1.4
1.4
ns
tFH
Register hold time of fast
input
1.3
1.6
1.6
1.6
ns
Altera Corporation
C1 = 5 pF
49
MAX 7000A Programmable Logic Device Data Sheet
Table 27. EPM7256A Internal Timing Parameters (Part 2 of 2)
Note (1)
Symbol
Speed Grade
Parameter
Conditions
-6
Min
-7
Max
Min
Unit
-10
Max
Min
-12
Max
Min
Max
tRD
Register delay
1.6
2.0
2.7
3.2
ns
tCOMB
Combinatorial delay
1.6
2.0
2.7
3.2
ns
tIC
Array clock delay
2.7
3.4
4.5
5.4
ns
tEN
Register enable time
2.5
3.1
4.2
5.0
ns
tGLOB
Global control delay
1.1
1.4
1.8
2.2
ns
tPRE
Register preset time
2.3
2.9
3.8
4.6
ns
tCLR
Register clear time
2.3
2.9
3.8
4.6
ns
tPIA
PIA delay
(2)
1.3
1.6
2.1
2.6
ns
tLPA
Low-power adder
(6)
11.0
10.0
10.0
10.0
ns
Notes to tables:
(1)
(2)
(3)
(4)
(5)
(6)
These values are specified under the recommended operating conditions shown in Table 11 on page 24.
These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these
devices, add an additional 0.1 ns to the PIA timing value.
This minimum pulse width for preset and clear applies for both global clear and array controls. The tLPA parameter
must be added to this minimum width if the clear or reset signal incorporates the tLAD parameter into the signal
path.
This parameter is measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
Operating conditions: VCCIO = 2.5 ± 0.2 V for commercial and industrial use.
The tLPA parameter must be added to the tLAD, tLAC, tIC, tEN, tSEXP, tACL, and tCPPW parameters for macrocells
running in low-power mode.
Power
Consumption
Supply power (P) versus frequency (fMAX, in MHz) for MAX 7000A
devices is calculated with the following equation:
P = PINT + PIO = ICCINT × VCC + PIO
The PIO value, which depends on the device output load characteristics
and switching frequency, can be calculated using the guidelines given in
Application Note 74 (Evaluating Power for Altera Devices).
The ICCINT value depends on the switching frequency and the application
logic. The ICCINT value is calculated with the following equation:
ICCINT =
(A × MCTON) + [B × (MCDEV – MCTON)] + (C × MCUSED × fMAX × togLC)
50
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
The parameters in this equation are:
MCTON
= Number of macrocells with the Turbo Bit option turned
on, as reported in the MAX+PLUS II Report File (.rpt)
MCDEV = Number of macrocells in the device
MCUSED = Total number of macrocells in the design, as reported in
the Report File
fMAX
= Highest clock frequency to the device
togLC
= Average percentage of logic cells toggling at each clock
(typically 12.5%)
A, B, C
= Constants, shown in Table 28
Table 28. MAX 7000A ICC Equation Constants
Device
A
B
C
EPM7032AE
0.71
0.30
0.014
EPM7064AE
0.71
0.30
0.014
EPM7128A
0.71
0.30
0.014
EPM7128AE
0.71
0.30
0.014
EPM7256A
0.71
0.30
0.014
EPM7256AE
0.71
0.30
0.014
EPM7512AE
0.71
0.30
0.014
This calculation provides an ICC estimate based on typical conditions
using a pattern of a 16-bit, loadable, enabled, up/down counter in each
LAB with no output load. Actual ICC should be verified during operation
because this measurement is sensitive to the actual pattern in the device
and the environmental operating conditions.
Altera Corporation
51
MAX 7000A Programmable Logic Device Data Sheet
Figure 13 shows the typical supply current versus frequency for
MAX 7000A devices.
Figure 13. ICC vs. Frequency for MAX 7000A Devices (Part 1 of 2)
EPM7064AE
EPM7032AE
40
80
VCC = 3.3 V
Room Temperature
35
227.3 MHz
30
222.2 MHz
60
High Speed
25
Typical ICC
Active (mA)
VCC = 3.3 V
Room Temperature
70
20
144.9 MHz
15
High Speed
50
Typical ICC
Active (mA)
40
30
125.0 MHz
20
10
Low Power
Low Power
10
5
0
50
100
150
200
250
Frequency (MHz)
0
50
100
1 50
200
250
Frequency (MHz)
EPM7128A & EPM7128AE
160
VCC = 3.3 V
Room Temperature
140
192.3 MHz
120
High Speed
100
Typical ICC
Active (mA)
80
60
108.7 MHz
40
Low Power
20
0
50
100
150
200
250
Frequency (MHz)
52
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Figure 13. ICC vs. Frequency for MAX 7000A Devices (Part 2 of 2)
EPM7512AE
EPM7256A & EPM7256AE
600
300
VCC = 3.3 V
Room Temperature
250
VCC = 3.3 V
Room Temperature
500
172.4 MHz
116.3 MHz
200
Typical ICC
Active (mA)
400
High Speed
Typical ICC
Active (mA)
150
High Speed
300
102.0 MHz
100
76.3 MHz
200
Low Power
50
Low Power
100
50
0
100
1 50
0
200
20
40
Device
Pin-Outs
60
80
100
120
140
Frequency (MHz)
Frequency (MHz)
See the Altera web site (http://www.altera.com) or the Altera Digital
Library for pin-out information.
Figures 14 through 23 show the package pin-out diagrams for
MAX 7000A devices.
Figure 14. 44-Pin PLCC/TQFP Package Pin-Out Diagram
I/O
I/O
GND
INPUT/GCLK1
INPUT/OE1n
INPUT/GCLRn
INPUT/OE2/GCLK2
VCC
I/O
I/O
Pin 1
I/O
I/O
I/O
1 44 43 42 41 40
GND
2
INPUT/GCLK1
3
INPUT/OE1n
INPUT/OE2/GCLK2
5 4
INPUT/GCLRn
6
VCC
I/O
I/O
I/O
Package outlines not drawn to scale.
I/O/TDI
Pin 34
I/O/TDI
7
39
I/O
I/O
8
38
I/O/TDO
I/O
I/O/TDO
I/O
9
37
I/O
I/O
I/O
GND
10
36
I/O
I/O
11
35
VCC
I/O
12
34
I/O
I/O/TMS
13
33
I/O
I/O
14
32
I/O/TCK
VCC
15
31
I/O
I/O
16
30
GND
I/O
17
29
I/O
EPM7032AE
EPM7064AE
I/O
GND
I/O
EPM7032AE
EPM7064AE
I/O
I/O
VCC
I/O
I/O
I/O/TMS
I/O/TCK
I/O
I/O
VCC
I/O
GND
I/O
I/O
44-Pin PLCC
Altera Corporation
I/O
I/O
I/O
I/O
I/O
VCC
GND
I/O
I/O
I/O
Pin 12
I/O
I/O
I/O
I/O
I/O
I/O
VCC
GND
I/O
I/O
I/O
I/O
18 19 20 21 22 23 24 25 26 27 28
Pin 23
44-Pin TQFP
53
MAX 7000A Programmable Logic Device Data Sheet
Figure 15. 49-Pin Ultra FineLine BGA Package Pin-Out Diagram
Package outlines not drawn to scale.
A1 Ball
Pad Corner
Indicates
location of
Ball A1
A
B
C
D
E
EPM7064AE
F
G
7
6
5
4
3
2
1
Figure 16. 84-Pin PLCC Package Pin-Out Diagram
11
10
9
8
7
6
5
4
3
2
1
84
83
82
81
80
79
78
77
76
75
I/O
I/O
I/O
I/O
GND
I/O
I/O
I/O
VCCINT
INPUT/OE2/GCLK2
INPUT/GLCRn
INPUT/OE1
INPUT/GCLK1
GND
I/O
I/O
I/O
VCCIO
I/O
I/O
I/O
Package outline not drawn to scale.
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
EPM7128A
EPM7128AE
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
I/O
I/O
GND
I/O/TDO
I/O
I/O
I/O
I/O
VCCIO
I/O
I/O
I/O
I/O/TCK
I/O
I/O
GND
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
VCCIO
I/O
I/O
I/O
GND
VCCINT
I/O
I/O
I/O
GND
I/O
I/O
I/O
I/O
I/O
VCCIO
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
I/O
VCCIO
I/O/TDI
I/O
I/O
I/O
I/O
GND
I/O
I/O
I/O
I/O/TMS
I/O
I/O
VCCIO
I/O
I/O
I/O
I/O
I/O
GND
54
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Figure 17. 100-Pin TQFP Package Pin-Out Diagram
Package outline not drawn to scale.
Pin 1
Pin 76
EPM7064AE
EPM7128A
EPM7128AE
EPM7256A
EPM7256AE
Pin 26
Pin 51
Figure 18. 100-Pin FineLine BGA Package Pin-Out Diagram
Package outline not drawn to scale.
Indicates
location of
Ball A1
A1 Ball
Pad Corner
A
B
C
D
E
F
EPM7064AE
EPM7128A
EPM7128AE
EPM7256AE
G
H
J
K
10
Altera Corporation
9
8
7
6
5
4
3
2
1
55
MAX 7000A Programmable Logic Device Data Sheet
Figure 19. 144-Pin TQFP Package Pin-Out Diagram
Package outline not drawn to scale.
Indicates location
of Pin 1
Pin 1
Pin 109
EPM7128A
EPM7128AE
EPM7256A
EPM7256AE
EPM7512AE
Pin 37
Pin 73
Figure 20. 169-Pin Ultra FineLine BGA Package Pin-Out Diagram
Package outline not drawn to scale.
A1 Ball
Pad Corner
Indicates
location of
Ball A1
A
B
C
D
E
F
EPM7064AE
EPM7128A
EPM7128AE
EPM7256AE
G
H
J
K
10
56
9
8
7
6
5
4
3
2
1
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Figure 21. 208-Pin PQFP Package Pin-Out Diagram
Package outline not drawn to scale.
Pin 1
Pin 157
EPM7256A
EPM7256AE
EPM7512AE
Pin 53
Altera Corporation
Pin 105
57
MAX 7000A Programmable Logic Device Data Sheet
Figure 22. 256-Pin BGA Package Pin-Out Diagram
Package outline not drawn to scale.
A1 Ball
Pad Corner
Indicates
Location of
Ball A1
EPM7512AE
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
U
V
W
Y
20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1
58
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Figure 23. 256-Pin FineLine BGA Package Pin-Out Diagram
Package outline not drawn to scale.
A1 Ball
Pad Corner
A
Indicates
Location of
Ball A1
B
C
D
E
F
G
H
EPM7128A
EPM7128AE
EPM7256A
EPM7256AE
EPM7512AE
J
K
L
M
N
P
R
T
16 15 14 13 12 11 10
Altera Corporation
9
8
7
6
5
4
3
2
1
59
MAX 7000A Programmable Logic Device Data Sheet
®
101 Innovation Drive
San Jose, CA 95134
(408) 544-7000
http://www.altera.com
Applications Hotline:
(800) 800-EPLD
Customer Marketing:
(408) 894-7104
Literature Services:
(888) 3-ALTERA
[email protected]
60
Altera, EPM7032AE, EPM7064AE, EPM7128A, EPM7128AE, EPM7256A, EPM7256AE, EPM7512AE, FineLine
BGA, Jam, MAX, MAX 7000, MAX 7000A, MAX 7000AE, MAX+PLUS, MAX+PLUS II, Quartus, Turbo Bit, and
MultiVolt are trademarks and/or service marks of Altera Corporation in the United States or other countries.
Altera acknowledges the trademarks of other organizations for their respective products or services
mentioned in this document, specifically: Verilog is a registered trademark of Cadence Design Systems, Inc.
Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork
rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in
accordance with Altera’s standard warranty, but reserves the right to make changes to any products and
services at any time without notice. Altera assumes no responsibility or liability arising out of the application
or use of any information, product, or service described herein except as expressly agreed to
in writing by Altera Corporation. Altera customers are advised to obtain the latest version
of device specifications before relying on any published information and before placing
orders for products or services.
Copyright  2001 Altera Corporation. All rights reserved.
Altera Corporation
Printed on Recycled Paper.