19-2461; Rev 0; 5/02 KIT ATION EVALU E L B A AVAIL Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs Features ♦ Provide Tracking of Two External Power Supplies During Power-Up and Power-Down The MAX5039/MAX5040 control the output voltage of the CORE and I/O supplies during power-up, powerdown, and brownout situations. They ensure that the two power supplies rise or fall at the same rate, limiting the voltage difference between the CORE and I/O supplies. This eliminates stresses on the processor. The MAX5039/MAX5040 shut down both the CORE and I/O supplies if either one is shorted or otherwise fails to come up. The MAX5040 provides a power-OK (POK) signal that signals the processor if the CORE supply, the I/O supply, and the system bus supply (VCC) are above their respective specified levels. The MAX5039/MAX5040 are targeted for nominal bus VCC voltages from 4V to 5.5V. The MAX5039/MAX5040 work with CORE voltages ranging from 800mV to about 3V (depending on the gate-to-source turn-on threshold of the external Nchannel MOSFET) and I/O voltages ranging from VCORE to 4V. The MAX5039/MAX5040 provide tracking control of the I/O and CORE voltages using a single external N-channel MOSFET connected across them. This MOSFET is not in series with the power paths and does not dissipate any additional power during normal system operation. The external MOSFET is only on for brief periods during power-up/power-down cycling so a low-cost, small-size MOSFET with a rating of 1/4th to 1/8th of the normal supply current is suitable. The MAX5039/MAX5040 are offered in space-saving 8-pin µMAX and 10-pin µMAX packages, respectively. ♦ Bus Voltage Undervoltage Lockout Enables/ Disables CORE and I/O Supplies Together Applications ♦ Compatible with a Wide Range of External Power Supplies Independent of Output Power ♦ Detect Short Circuit on VCORE and VI/O, Disable CORE and I/O Supplies in Either Case ♦ Output Undervoltage Monitoring ♦ POK Status (MAX5040) ♦ Operating VCC Supply Voltage Range: 2.5V to 5.5V ♦ I/O Voltage Range: VCORE to 4V ♦ CORE Voltage Range: 0.8V to VI/O Ordering Information PART MAX5039EUA-T MAX5040EUB-T VCC WITH MAX5039 OR MAX5040 TEMP RANGE -40°C to +85°C -40°C to +85°C PIN-PACKAGE 8 µMAX 10 µMAX I/O CORE PowerPC Systems Embedded DSPs and ASICs Embedded 16- and 32-Bit Controller Systems VCC Telecom/Base Station/Networking I/O WITHOUT MAX5039 OR MAX5040 CORE Power-On and Power-Off With and Without Voltage Tracking Typical Operating Circuit and Pin Configurations appear at end of data sheet. PowerPC is a registered trademark of IBM Corp. ________________________________________________________________ Maxim Integrated Products For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim’s website at www.maxim-ic.com. 1 MAX5039/MAX5040 General Description The MAX5039/MAX5040 provide intelligent control to power systems where two supply voltages need tracking. These cases include PowerPC®, DSP, and ASIC systems, which require a lower CORE voltage supply and a higher I/O voltage supply. MAX5039/MAX5040 Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs ABSOLUTE MAXIMUM RATINGS (All Voltages Referenced to GND) VCC, NDRV, SDO, and POK ..................................-0.3V to +14V CORE_FB, UVLO, I/O_SENSE, I/O, CORE ..........-0.3V to +4.25V All Pins to VCC (except POK)............................................. +0.3V NDRV Continuous Current .................................................50mA Continuous Current, All Other Pins .....................................20mA Continuous Power Dissipation (TA = +70°C) 8-Pin µMAX (derate 4.5mW/°C above +70°C) .............362mW 10-Pin µMAX (derate 5.6mW/°C above +70°C) ...........444mW Operating Temperature Range ...........................-40°C to +85°C Junction Temperature ......................................................+150°C Storage Temperature Range .............................-65°C to +150°C Lead Temperature (soldering, 10s) .................................+300°C Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ELECTRICAL CHARACTERISTICS (V CC = 2.5V to 5.5V, V UVLO = 2V, V CORE = 1.8V, V I/O = 2.5V, V CORE_FB = 1V, V I/O_SENSE = 2V (MAX5040 only), TA = -40°C to +85°C, unless otherwise specified. Typical values are at VCC = 5V, TA = +25°C.) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS 5.5 V 1.3 2.25 mA EXTERNAL SUPPLY CONDITIONS VCC VCC VCC Supply Current ICC Lowest VCC Where SDO Is Valid 2.5 (Note 2) 0.9 V SDO Output Low Voltage at VCC = VCCLO VUVLO = VCC = VCCLO, I SDO = 50µA, measure V SDO (Note 2) 0.4 V VCC IC Turn-On Voltage Threshold (Note 3) VCC rising 2.43 Hysteresis 0.05 CORE Voltage Range I/O Voltage Range VCCLO (Note 1) VCORE VI/O I/O and CORE valid, VCC = 5.5V (Notes 4, 5) 2.5 0.8 VI/O I/O and CORE valid (Note 5) VCC > 4V VCORE 4.0 I/O and CORE valid (Note 5), 2.5V ≤ VCC ≤ 4V VCORE VCC V V V USER-PROGRAMMABLE UNDERVOLTAGE LOCKOUT UVLO Trip Threshold VUVCC UVLO Input Bias Current VUVLO rising 1.200 Hysteresis 1.230 1.260 110 VUVLO = 2V V mV 250 nA 816 mV CORE AND I/O REGULATION CORE Feedback, CORE_FB, and Reference Voltage VC_REF CORE Regulator Large-Signal Gain AV CORE Regulator Crossover Frequency 784 CORE_FB to NDRV 60 dB CORE_FB to NDRV 400 kHz Pullup strength, VI/O = 1V, VCORE = 2V, INDRV = -10mA NDRV Output Resistance Pulldown strength, VI/O = 2V, VCORE = 1V, INDRV = 10mA I/O-CORE Comparator Trip Threshold (Note 6) 2 VTH 800 VCC ≥ 3V 40 80 VCC ≥ 2.5V 50 100 VCC ≥ 3V 13 27 VCC ≥ 2.5V 17 35 VCORE - VI/O, VI/O falling 60 90 130 VCORE - VI/O, VI/O rising -15 0 15 _______________________________________________________________________________________ Ω mV Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs (V CC = 2.5V to 5.5V, V UVLO = 2V, V CORE = 1.8V, V I/O = 2.5V, V CORE_FB = 1V, V I/O_SENSE = 2V (MAX5040 only), TA = -40°C to +85°C, unless otherwise specified. Typical values are at VCC = 5V, TA = +25°C.) PARAMETER SYMBOL CORE Pulldown Resistance CONDITIONS MIN VCORE = 1.8V, VUVLO = 1V, VCC = 2.5V TYP MAX UNITS 20 50 Ω 0.4 V MONITOR OUTPUTS SDO Output Low Voltage SDO Output High Voltage VOLSDO I SDO = 1.8mA, VUVLO = 1V, VCC = 2.5V I SDO = -1.0mA, VCC = 4V VCC 0.4V I SDO = -1.0mA, VCC = 2.5V VCC 0.55V VI/O_SENSE rising 1.200 VOHSDO I/O_SENSE Trip Threshold VI/O_REF POK Output Low Voltage VOLPOK V Hysteresis 1.230 1.260 25 V mV IPOK = 1.8mA 0.4 V POK Leakage Current ILPOK VPOK = VCC 1.0 µA POK Glitch Rejection Time tPOK (Note 7) tFAULT (Note 8) Fault Time 50 10 15 µs 20 ms 20 µA I/O and CORE INPUTS I/O Input Bias Current VI/O = 1V CORE Input Bias Current VCORE = 1V 20 µA I/O_SENSE Input Bias Current VI/O_SENSE = 0.8V 250 nA CORE_FB Input Bias Current VCORE_FB = 1.2V 300 nA Note 1: VCC slew-rate limited to 30V/µs. Note 2: SDO automatically goes low when the UVLO pin drops below its threshold (or VCC drops below 2.5V). SDO remains low as VCC falls. For some VCC below VCCLO SDO may float. Note 3: This undervoltage lockout disables the MAX5039/MAX5040 at VCC voltages below which the device cannot effectively operate. When VCC drops below the threshold, SDO goes low, the bleeder turns off, and POK is high impedance. Note 4: In order to regulate correctly, VCC must be higher than VCORE plus the turn-on voltage of the external N-channel MOSFET. Note 5: I/O and CORE valid mean the voltages on these pins have settled within their target specifications for normal operation. Note 6: CORE and I/O supplies rise and fall rates must be limited to less than 6.6V/µs. Note 7: POK does not deassert for glitches less than tPOK. Note 8: A fault condition is latched when either of the two following conditions maintains for longer than tFAULT: VCORE_FB < VC_REF (i.e., VCORE is less than its set point) VI/O < VCORE A FAULT condition forces SDO and POK (MAX5040 only) low. CORE discharges to GND through 20Ω while VCC > 2.5V. Cycle UVLO or VCC low, then high, to clear a FAULT. _______________________________________________________________________________________ 3 MAX5039/MAX5040 ELECTRICAL CHARACTERISTICS (continued) Typical Operating Characteristics (VCC = 5V, VCORE = 1.8V, VI/O = 3.3V, TA = +25°C, unless otherwise specified.) SYSTEM POWER-UP/POWER-DOWN WITHOUT MAX5039/MAX5040 (VI/O RISING BEFORE VCORE) SYSTEM POWER-UP/POWER-DOWN (VI/O RISING BEFORE VCORE) MAX5039/40 toc01 MAX5039/40 toc02 VCC VCC 5V/div NDRV NDRV 5V/div VCC 5V/div VCC SDO SDO AND POK 5V/div POK I/O I/O I/O AND CORE 1V/div 5ms/div 5ms/div CORE_FB REFERENCE (VC_REF) vs. VCC AND TEMPERATURE CORE REGULATOR LOOP BODE PLOT (SEE FIGURE 9) TA = +85°C 803 802 150 PHASE 40 GAIN (dB) 800 180 VCC = 5V, VI/O = 3.3V, VCORE = 1.8V AT 1A 50 TA = +25°C 801 MAX5039/40 toc04 60 MAX5039/40 toc03 804 CORE_FB REFERENCE (mV) I/O AND CORE 1V/div CORE 120 30 90 20 60 30 10 799 TA = -40°C 798 GAIN 0 0 -30 -10 797 -60 -20 796 2.5 3.5 4.5 100 5.5 1k VSDO vs. ISDO(SINK) VCC = 0.9V VSDO vs. ISDO(SINK) VCC = 2.5V TA = +85°C 300 MAX5039/40 toc06 400 MAX5039/40 toc05 400 350 300 TA = +85°C TA = +25°C 250 VSDO (mV) 250 100k FREQUENCY (Hz) VCC (V) 350 10k 200 TA = -40°C TA = +25°C 200 150 150 100 100 50 50 TA = -40°C 0 0 0 1 2 ISDO(SINK) (mA) 4 3 4 0 0.1 0.2 0.3 0.4 0.5 ISDO(SINK) (mA) _______________________________________________________________________________________ 0.6 PHASE MARGIN (DEGREES) CORE VSDO (mV) MAX5039/MAX5040 Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs NDRV PULLDOWN STRENGTH 400 350 TA = -40°C VCC = 2.5V 2 TA = +25°C TA = -40°C 250 200 100 TA = +25°C TA = -40°C TA = +25°C TA = +85°C VCC = 5V 50 0 0 1.5 2.0 2.5 3.0 0 4 8 ISDO(SOURCE) (mA) MAX5039/40 toc10 110 TA = +25°C 1.236 TA = -40°C 0 4 8 16 20 I/O_SENSE THRESHOLD (VI/O_REF) vs. VCC TA = +85°C 1.239 1.238 1.237 TA = +25°C TA = +85°C 1.236 105 100 12 INDRV (mA) TA = -40°C 1.235 TA = +25°C 1.234 1.233 1.232 95 1.232 TA = -40°C 1.231 90 1.230 3.5 4.0 4.5 5.0 5.5 1.230 2.5 3.0 3.5 4.0 4.5 5.0 2.5 5.5 TA = +85°C 28 27 TA = +25°C 26 25 24 23 TA = -40°C 22 48 47 4.0 4.5 5.0 5.0 5.5 46 TA = +25°C 45 44 TA = -40°C 43 20 VCC (V) 4.5 TA = +85°C 21 3.5 4.0 POK GLITCH REJECTION vs. VCC 49 GLITCH REJECTION TIME (µs) 29 3.0 3.5 VCC (V) I/O_SENSE HYSTERESIS vs. VCC 30 2.5 3.0 VCC (V) VCC (V) MAX5039/40 toc14 3.0 MAX5039/40 toc13 2.5 I/O_SENSE HYSTERESIS (mV) VUVCC (V) 1.240 1.234 20 115 UVLO HYSTERESIS ( mV) TA = +85°C 1.238 16 TA = +25°C UVLO HYSTERESIS vs. VCC UVLO RISING THRESHOLD vs. VCC 1.242 12 TA = +85°C INDRV (mA) 1.244 TA = -40°C VCC = 2.5V 0 VI/O_REF (V) 1.0 TA = +25°C 3 1 MAX5039/40 toc11 0.5 TA = +85°C 2 150 TA = +85°C 1 0 4 300 TA = -40°C VCC = 5V 5 MAX5039/40 toc12 TA = +25°C 3 VNDRV (mV) VSDO (V) TA = +85°C TA = +85°C VNDRV (V) 4 VCC = 2.5V 450 6 MAX5039/40 toc08 MAX5039/40 toc07 TA = -40°C VCC = 4.5V NDRV PULLUP STRENGTH 500 MAX5039/40 toc09 VSDO vs.ISDO(SOURCE) 5 5.5 2.5 3.0 3.5 4.0 4.5 5.0 5.5 VCC (V) _______________________________________________________________________________________ 5 MAX5039/MAX5040 Typical Operating Characteristics (continued) (VCC = 5V, VCORE = 1.8V, VI/O = 3.3V, TA = +25°C, unless otherwise specified.) MAX5039/MAX5040 Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs Pin Description PIN NAME FUNCTION MAX5039 MAX5040 1 1 SDO Active-Low Shutdown Output. Connect SDO to active-low shutdown input of both CORE and I/O supplies. SDO is high when VUVLO ≥ VUVCC and VCC ≥ 2.5V and if there is no fault. 2 2 VCC Supply Voltage Input. Connect VCC to the supply voltage that powers the CORE and I/O supplies. Bypass VCC to GND with a 1µF capacitor. 3 3 UVLO User-Programmable Undervoltage Lockout. Connect to midpoint of the voltage-divider from VCC to GND. Set trip point below minimum VCC voltage. VUVLO ≤ VUVCC forces SDO and POK (MAX5040 only) low. Use UVLO as an active-low shutdown input to turn on/off the CORE and I/O supplies if desired. 4 4 GND Ground 5 7 6 8 CORE CORE Supply Sense Input. Connect CORE to the core output voltage. If VCORE > VI/O, NDRV goes to VCC, POK (MAX5040 only) goes low. FAULT is latched if this condition lasts longer than tFAULT. A 20Ω bleeder discharges CORE to GND whenever SDO is low and VCC > 2.5V. 7 9 I/O I/O Supply Sense Input. Connect to I/O output voltage. If VCORE > VI/O, NDRV goes to VCC, POK (MAX5040 only) drives low. A FAULT is latched if this condition lasts longer than tFAULT. 8 10 NDRV — 5 — 6 CORE Feedback Input. Connect CORE_FB to the midpoint of the voltage-divider from CORE to GND. The MAX5039/MAX5040 keep CORE_FB from dropping below VC_REF by controlling NDRV. Any time VCORE_FB falls below VC_REF, NDRV rises above ground to a voltage sufficient to maintain VCORE_FB = VC_REF. If VCORE_FB remains below VC_REF for longer than tFAULT, a latched FAULT is generated. During a FAULT, MAX5039/MAX5040 continue to CORE_FB regulate CORE_FB. Three things halt regulation of CORE_FB: • If VCC falls below 2.5V, NDRV goes to GND. • If I/O falls below CORE, NDRV goes to VCC. • If VCORE_FB rises above VC_REF, NDRV goes to GND. 6 N-Channel MOSFET Gate Driver. Connect NDRV to the gate of the external N-channel MOSFET that shunts I/O to CORE. I/O Feedback Input. Use a resistor-divider to divide VI/O and apply to this pin. When I/O_SENSE VI/O_SENSE ≤ VI/O_REF, POK drives low. I/O_SENSE can also be used to monitor any other voltage. POK Open-Drain Power-OK Output. POK drives low when any condition below is true: • VCC ≤ 2.5V • VUVLO ≤ VUVCC • VCORE_FB ≤ VC_REF • VI/O ≤ VCORE • VI/O_SENSE ≤ VI/O_REF • MAX5039/MAX5040 latches a FAULT _______________________________________________________________________________________ Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs Scope shots are of the MAX5040 EV kit. Figures 1 through 8 demonstrate system performance of the MAX5040 under various power-up, power-down, and fault conditions. In some cases (described in detail below), startup or shutdown of the I/O and CORE supplies were purposely delayed with respect to each other to simulate possible system operating conditions. In Figure 1 (with MAX5040), VCC ramps up slowly and the I/O supply comes up before the CORE supply. As soon as VCC rises above 2.5V (at about 7.5ms) NDRV goes to VCC shorting the I/O and CORE supplies together. When VCC rises above 4.5V (bringing VUVLO above VUVCC), SDO goes high enabling the I/O and CORE supplies. Although the CORE PWM supply turns on 5ms after the I/O PWM supply, both supply voltages come up together because NDRV is held at VCC, shorting the supplies together through the N-channel FET. The I/O supply supports both the I/O line and the CORE line. Once VCORE rises close to its set point, NDRV falls to around 2.8V to regulate VCORE at its set point. At around 22ms, the CORE supply comes up, NDRV goes to GND, and POK goes high. On power-down, when VCC drops low enough to bring VUVLO below VUVCC, SDO immediately falls, turning the I/O and CORE supplies off. Simultaneously, POK falls, indicating power-down to the processor. When the I/O voltage drops below the CORE voltage, NDRV goes to VCC (at around 36ms), shorting the supplies together. NDRV remains at VCC until VCC falls below 2.5V and then it returns to GND. In Figure 2 (without MAX5040), VCC ramps up slowly and the CORE and I/O supplies are turned on when VCC exceeds 2.5V. The I/O voltage comes up before the CORE voltage. There is a 3.3V difference between the I/O and CORE supplies for about 4ms before the CORE supply finally comes up. When V CC powers down, I/O remains high for about 10ms after CORE reaches GND. In Figure 3 (with MAX5040), VCC ramps up slowly and the CORE supply comes up before the I/O supply. As soon as VCC rises above 2.5V (at about 7.5ms), NDRV goes to VCC, shorting the I/O and CORE supplies together. When VCC rises above 4.5V (bringing VUVLO above VUVCC), SDO goes high, enabling the I/O and CORE supplies. Although the I/O PWM supply turns on 8ms after the CORE PWM supply, both supply voltages come up together because NDRV is held at VCC, shorting the supplies together through the N-channel FET. The CORE supply supports both the CORE line and the I/O line until the I/O supply comes up. At around 23ms, the I/O supply turns on, pulling the I/O voltage above the CORE voltage. At this point, the MAX5040 brings NDRV to GND and POK goes high. On power-down, when VCC drops low enough to bring VUVLO below VUVCC, SDO immediately falls, turning the I/O and CORE supplies off. Simultaneously POK falls, indicating power-down to the processor. When the CORE voltage drops below its regulation point, NDRV begins to regulate it (at around 30ms). When I/O falls below CORE, NDRV is pulled up to VCC to short the two supplies together. In Figure 4 (without MAX5040), VCC ramps up slowly and the CORE voltage comes up before the I/O voltage. It takes about 8ms before the I/O supply finally comes up above the CORE supply. When VCC powers down, the supplies do not turn off together. CORE remains high for around 14ms after I/O falls. In Figure 5 (with MAX5040), the system power-up is attempted with the CORE supply held in shutdown. As soon as VCC rises above 2.5V, NDRV goes to VCC, shorting the I/O and CORE supplies together. Next, when VCC rises above 4.5V (bringing VUVLO above VUVCC), SDO goes high, enabling the I/O and CORE supplies. Both supplies come up together because NDRV is high. Note that the CORE supply is still off; CORE is held up through the N-channel FET shunt. Once VCORE rises close to its set point, the linear regulator holds VCORE to its set point by regulating NDRV to around 2.8V. After 15ms of regulating CORE, the MAX5040 latches a fault. SDO goes low, NDRV goes to VCC, and both supplies power down together. POK remains low throughout because a valid operating state was not achieved. In Figure 6 (with MAX5040), VCC is set to 5V. Toggling UVLO from low to high controls system startup. While UVLO is low and the VCC is 5V, NDRV is high, causing the supplies to be shorted together. When UVLO goes high, SDO also goes high, turning on the CORE and I/O supplies (at around 3ms). In this example, the I/O supply comes up before the CORE supply. The MAX5040 regulates CORE by driving NDRV to about 2.8V until the CORE supply comes up (at around 7ms), then NDRV falls to GND and POK goes high. When UVLO is driven low, SDO goes low, disabling the CORE and I/O supplies. NDRV goes to V CC and both supplies power down together. In Figure 7 (with MAX5040), VCC is set to 5V. Toggling UVLO from low to high controls system startup. While UVLO is low and the VCC is 5V, NDRV is high, shorting the supplies together while they are both off. When UVLO does go high, SDO also goes high, turning on the CORE and I/O supplies (at around 8ms). In this example, the CORE supply comes up before the I/O _______________________________________________________________________________________ 7 MAX5039/MAX5040 Performance During Typical Operation MAX5039/MAX5040 Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs SYSTEM POWER-UP/POWER-DOWN WITHOUT MAX5039/MAX5040 (VI/O RISING BEFORE VCORE) SYSTEM POWER-UP/POWER-DOWN (VI/O RISING BEFORE VCORE) VCC VCC 5V/div NDRV NDRV 5V/div VCC 5V/div VCC SDO SDO AND POK 5V/div POK I/O I/O I/O AND CORE 1V/div CORE I/O AND CORE 1V/div CORE 5ms/div 5ms/div Figure 1. System Power-Up/Power-Down (VI/O Rising Before VCORE) SYSTEM POWER-UP/POWER-DOWN WITHOUT MAX5039/MAX5040 (VCORE RISING BEFORE VI/O) SYSTEM POWER-UP/POWER-DOWN (VCORE RISING BEFORE VI/O) VCC Figure 2. System Power-Up/Power-Down Without MAX5039/ MAX5040 (VI/O Rising Before VCORE) VCC 5V/div NDRV VCC 5V/div NDRV 5V/div SDO VCC POK I/O CORE SDO AND POK 5V/div I/O AND CORE 1V/div 5ms/div I/O CORE I/O AND CORE 1V/div 5ms/div Figure 3. System Power-Up/Power-Down (VCORE Rising Before VI/O) Figure 4. System Power-Up/Power-Down Without MAX5039/ MAX5040 (VCORE Rising Before VI/O) supply. The MAX5040 holds up I/O by driving NDRV to VCC (because the I/O voltage is less than the CORE voltage) until the I/O supply comes up (at around 16ms). At this point, NDRV goes to GND and POK goes high. UVLO is driven low (at around 22ms), causing SDO to go low, disabling the CORE and I/O supplies. The CORE supply powers down at about 23ms and NDRV goes to 2.8V to regulate the CORE supply until I/O falls. Then NDRV goes to VCC when the I/O voltage falls to the CORE voltage (at around 36ms). Figure 8 (with MAX5040) starts out with the supplies in their normal range. At 3ms, CORE is shorted to GND. NDRV goes high, and POK goes low immediately. NDRV shorts the I/O supply to the CORE supply, bringing the supplies down together. After 15ms, the MAX5040 latches a fault and SDO goes low turning off the supplies. 8 Detailed Description The MAX5039/MAX5040 voltage-tracking controllers limit the maximum differential voltage between two power supplies during power-up, power-down, and brownout conditions. The devices provide a shutdown output control signal, SDO, which is used to turn on _______________________________________________________________________________________ Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs When the I/O voltage is greater than or equal to the CORE voltage, MAX5039/MAX5040 regulate the external N-channel MOSFET as a linear regulator by controlling NDRV. The linear regulator regulates the CORE voltage to the value set by the external resistor-divider connected from CORE to CORE_FB and GND (see Figures 9 and 10). If the CORE_FB voltage is far less than its regulation point, VC_REF (800mV), NDRV drives high to VCC, effectively shorting CORE and I/O together through the external MOSFET. If the CORE_FB voltage When the I/O voltage is lower than the CORE voltage by VTH (90mV), the MAX5039/MAX5040 turn the external Nchannel MOSFET on by driving NDRV high to VCC. Whenever SDO is high, the MAX5039/MAX5040 track the time that NDRV is in regulation mode or driven high. If NDRV is in regulation mode or driven high for longer than tFAULT (15ms), a fault occurs and SDO is pulled low. SYSTEM TURN-ON/TURN-OFF UNDER UVLO CONTROL (VI/O RISING BEFORE VCORE) SYSTEM FAULT STARTUP (CORE SUPPLY FAILS TO TURN ON) VCC 5V/div NDRV VCC POK equals VC_REF, NDRV goes into regulation mode. If the CORE_FB voltage is higher than VC_REF, the linear regulator goes into standby mode and pulls NDRV low, turning off the external N-channel MOSFET. SDO I/O NDRV 5V/div SDO 5V/div POK 5V/div UVLO 5V/div UVLO SDO SDO 5V/div POK POK 5V/div NDRV 5V/div NDRV I/O I/O AND CORE 2V/div CORE CORE 4ms/div I/O AND CORE 1V/div 2ms/div Figure 5. System Power-Up/Power-Down, Fault Startup (CORE Supply Fails to Turn On) SYSTEM TURN-ON/TURN-OFF UNDER UVLO CONTROL (VCORE RISING BEFORE VI/O) Figure 6. System Turn-On/Turn-Off Under UVLO Control (VI/O Rising Before VCORE) SHORT-CIRCUIT RESPONSE (CORE SHORTENED TO GND) UVLO 5V/div UVLO SDO NDRV SDO 5V/div POK POK POK 5V/div NDRV I/O CORE NDRV 5V/div I/O AND CORE 1V/div 5ms/div Figure 7. System Turn-On/Turn-Off Under UVLO Control (VCORE Rising Before VI/O) NDRV 5V/div SDO SDO 5V/div POK 5V/div I/O I/O AND CORE 1V/div CORE 2ms/div Figure 8. Short-Circuit Response (CORE Shorted to GND) _______________________________________________________________________________________ 9 MAX5039/MAX5040 and off the CORE and I/O power supplies. The MAX5039/MAX5040 monitor and compare the CORE and I/O voltages as follows. MAX5039/MAX5040 Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs Functional Diagram 800mV MAX5040 CORE_FB VCC R VCC R NDRV UVLO 1.23V 400mV I/O FAULT GENERATOR CORE 15ms TIMER FAULT SDO BLEED POK GND I/O_SENSE 1.23V 10 ______________________________________________________________________________________ Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs MAX5039/MAX5040 VIN (5V) IN I/O POWER SUPPLY VI/O = 3.3V AT 2.0A OUT I/O Q1 Si9428 SO-8 SHDN IN CORE POWER SUPPLY CORE CCORE 100µF CORE SDO VCC R7 25.5kΩ 1% MAX5039 CORE_FB R1 9.53kΩ 1% R4 50Ω C2 1.5nF I/O NDRV UVLO R8 10kΩ 1% PowerPC/ DSP/ASIC VCORE = 1.8V AT 2.0A OUT SHDN CIN 1µF CI/O 100µF C1 100nF R3 10kΩ R2 10kΩ 1% GND Figure 9. Typical Application Circuit for the MAX5039 Designing with MAX5039/MAX5040 The MAX5039/MAX5040 provide intelligent control to power systems where two power supplies need tracking. Follow the steps below for designing with the MAX5039/MAX5040: 1) Select an appropriate external N-channel MOSFET (see the N-Channel MOSFET Selection section). 2) Set the CORE regulation voltage (see the Programming the CORE Voltage section). 3) Set the UVLO voltage trip threshold (see the Programming UVLO Voltage section). 4) Compensate the CORE linear regulator loop (see the Linear Regulator Compensation section). 5) Set the POK voltage trip threshold (MAX5040 only, see the Programming I/O_SENSE Voltage section). Figures 9 and 10 show an application example. Functional Description SDO SDO is the shutdown signal output. Connect SDO to the CORE and I/O power-supply shutdown pins. SDO allows the MAX5039/MAX5040 to control the turning on and off of the external switching regulators or linear reg- ulators that supply the CORE and I/O voltages. Using this single control signal, the MAX5039/MAX5040 turn the CORE and I/O power supplies on and off together, minimizing the voltage differential between them. SDO is low when: • The voltage on the UVLO pin is below V UVCC (1.230V). • VCC is below the IC turn-on voltage threshold (2.43V). • A fault condition is detected. The MAX5039/MAX5040 prevent premature turn-on of the CORE and I/O power supplies during power-up by actively holding SDO low as soon as VCC rises above 0.9V, provided the condition for SDO to stay low is valid. NDRV NDRV controls the gate of the external N-channel MOSFET (which is connected between the I/O and CORE voltages), as needed, as long as VCC is within its operating range. NDRV is driven high to VCC when VI/O < VCORE. NDRV regulates the external MOSFET as a linear regulator when VI/O > VCORE and VCORE_FB < VC_REF. NDRV is driven low when VI/O > VCORE and VCORE_FB > VC_REF. ______________________________________________________________________________________ 11 MAX5039/MAX5040 Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs VIN (5V) IN I/O POWER SUPPLY VI/O = 3.3V AT 2.0A OUT I/O R5 13.3kΩ 1% SHDN IN CORE POWER SUPPLY Q1 Si9428 SO-8 CORE CCORE 100µF R6 10kΩ 1% CORE SDO R8 10kΩ 1% GPIO C2 1.5nF I/O_SENSE NDRV MAX5040 UVLO R1 9.53kΩ 1% R4 50Ω I/O VCC R7 25.5kΩ 1% PowerPC/ DSP/ASIC VCORE = 1.8V AT 2.0A OUT SHDN CIN 1µF CI/O 100µF CORE_FB GND C1 100nF R3 10kΩ R2 10kΩ 1% POK Figure 10. Typical Application Circuit for the MAX5040 UVLO UVLO is a user-programmable undervoltage lockout input. When the UVLO voltage is above VUVCC, the MAX5039/MAX5040 hold SDO high, given that VCC is within its operating range and there is no fault condition present. When the UVLO voltage falls below VUVCC, SDO is pulled low. Use a resistor-divider from the input of the CORE and I/O power supplies to UVLO to GND to set the undervoltage lockout (see the Typical Application Circuit). The MAX5039/MAX5040 keep the CORE and I/O power supplies off (through the SDO) until their input voltage is within its operating range. UVLO can be used to turn off the CORE and I/O power supplies through SDO. Pull the UVLO pin low with an open-collector driver to assert SDO, which turns off the power supplies. Active Bleeder The MAX5039/MAX5040 contain an internal 20Ω Nchannel MOSFET bleeder that connects CORE to ground. The bleeder turns on whenever the MAX5039/ MAX5040 hold SDO low and VCC is above the VCC IC turn-on voltage threshold (2.43V). This bleeder assists in discharging the output capacitor(s) during powerdown/brownout conditions. The MAX5039/MAX5040 maintain tight voltage tracking of the CORE and I/O 12 voltages, as long as VCC is within its operating voltage range. It is important to discharge the output capacitors to ground before VCC drops out of its range. Figure 11 illustrates a method to prolong V CC after a powerdown/brownout condition. The hold-up capacitor, CHD, holds the voltage at VCC up and provides the power to the MAX5039/MAX5040 to keep them in operation even after V IN has gone down. Power-Up The MAX5039/MAX5040 prevent premature turning on of the CORE and I/O power supplies during power-up by actively holding SDO low as soon as V CC rises above 0.9V, provided the condition for SDO to stay low is valid. The MAX5039/MAX5040 completely turn on and NDRV is operational when VCC rises above the VCC IC turn-on voltage threshold (2.43V). In this state, the MAX5039/MAX5040 maintain tight tracking of the CORE and I/O output voltages. The MAX5039/ MAX5040 continue to hold SDO low until the UVLO voltage rises above VUVCC (1.230V). Once the UVLO voltage rises above VUVCC, SDO goes high, enabling the CORE and I/O power supplies at the same time. Without voltage tracking, depending on the ______________________________________________________________________________________ Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs VCC CHD 10µF MAX5039 MAX5040 UVLO Figure 11. Circuit Prolongs VCC After a Brownout/Power-Down Condition power supplies startup delay and/or soft-start timing, which are specific to each of the power supplies, CORE and I/O outputs may not rise at the same time or at the same rate. Output loading and capacitance further separate the two output’s rise time. The MAX5039/MAX5040 help the system to overcome these differences and keeps CORE and I/O voltages tracking together by controlling NDRV, dynamically driving NDRV high, low, or in regulation mode, depending on the CORE and I/O voltage condition. Normal Operation After the power-up period is over, CORE and I/O output voltages settle to their respective regulated values. The linear regulator formed by MAX5039/MAX5040 and the external MOSFET is turned off. During normal operation, the linear regulator goes into a standby mode and NDRV is driven low. The resistor-divider from CORE to CORE_FB to GND must be set so that the linear regulator regulation voltage is less than the CORE power-supply regulation voltage. See the Programming the CORE Voltage section. During normal operation, the MAX5039/MAX5040 constantly monitor the CORE, I/O, and CORE_FB voltages. NDRV responds as needed, according to the conditions described in the NDRV section. Power-Down/Brownout or Shutdown The MAX5039/MAX5040 continue to provide tracking for the CORE and I/O output voltages during powerdown/brownout or shutdown. During shutdown (UVLO is pulled below VUVCC), SDO is pulled low, disabling the CORE and I/O power supplies together. The CORE and I/O output voltages start to fall. Without voltage tracking, depending on the output capacitance and loading, CORE and I/O voltages may not fall at the same rate. Similar to the power-up condition, the MAX5039/MAX5040 keep CORE and I/O voltages tracking together by controlling NDRV, dynamically driving NDRV high, low, or in regulation mode, depending on the CORE and I/O voltage condition. During power-down/brownout, VCC is dropping and the UVLO voltage is also dropping. When the UVLO voltage falls below VUVCC, SDO is pulled low, disabling the CORE and I/O power supplies. Similar to the shutdown condition, the MAX5039/MAX5040 keep CORE and I/O voltages together. It is important that VCC remains in its operating voltage range in order to keep the MAX5039/ MAX5040 operating to provide tracking until the output voltages have discharged to a safe level. Figure 11 illustrates a method to prolong V CC after a powerdown/brownout condition. The bleeder circuitry is helpful in this power-down/brownout condition because the bleeder helps speed up the discharge process. FAULT Condition While SDO is high, the MAX5039/MAX5040 keep track of the time NDRV is driven high or in regulation mode. In a typical system during power-up, power-down/ brownout, and normal operation, the time NDRV is driven high or in regulation mode should last for only a few milliseconds. If this time exceeds tFAULT (15ms), indicating an abnormal condition, a fault is generated. During a fault condition, SDO is driven low and NDRV continues its operation as described in the NDRV section. A fault condition is latched. To clear a fault, toggle VCC and/or UVLO to unlatch and restart the system. Output Short-Circuit Condition If any of the outputs are shorted to ground, NDRV is driven high to keep the CORE and I/O voltages tracking each other. The current through the external MOSFET is limited by the current limit provided by the external power supply. If the short-circuit condition lasts more than tFAULT, a fault is generated, SDO is driven low (which turns off the CORE and I/O power supplies), and NDRV continues its operation as described in the NDRV section. Applications Information N-Channel MOSFET Selection The external N-channel MOSFET connected between CORE and I/O power supplies is expected to turn on briefly during power-up and power-down/brownout conditions. During normal operation, this MOSFET is turned off. In general, only a small size MOSFET is needed. A MOSFET capable of carrying 1/4th to 1/8th ______________________________________________________________________________________ 13 MAX5039/MAX5040 VIN MAX5039/MAX5040 Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs of the maximum output current rating of the CORE or I/O power supplies is adequate. However, care should be taken when selecting this MOSFET to make sure it is capable of sustaining all of the worst-case conditions, as well as riding through all of the fault conditions. The following are guidelines for selecting the external Nchannel MOSFET: 1) MOSFET drain-to-source maximum voltage rating: VDS rating > VI/O maximum voltage. 2) MOSFET gate-to-source maximum voltage rating: VGS rating > VCC maximum. 3) MOSFET gate turn-on threshold voltage: VGS(th) < minimum operating voltage of (VCC - VCORE). For example, if VCC minimum operating voltage is 4.5V, CORE voltage is 1.8V, then VGS(th) < (4.5V - 1.8V) = 2.7V. A MOSFET with logic-level gate turn-on threshold voltage is appropriate for this application. 4) Determine the maximum current that can go through the MOSFET during power-up, powerdown/brownout, or output short-circuit conditions. In most cases, this maximum current is the current limit of the CORE or the I/O power supplies, whichever is larger. Choose the MOSFET with pulse current rating sufficiently higher than this current. Note that typical MOSFET pulse current rating is much larger than its continuous current rating. 5) Determine the MOSFET maximum RDSON such that under worst-case current, the voltage drop across its drain-to-source is within the tracking limit (approximately 400mV for most PowerPCs, ASICs, and DSPs). 6) Determine the maximum single-shot power dissipation in the MOSFET during power-up, or during an output short-circuit condition. Considering the following cases: • When either the I/O or CORE is shorted to GND, NDRV is driven high to VCC, turning the MOSFET on. The current through the MOSFET is the maximum current that the supply not shorted can produce (the CORE supply maximum current if I/O is shorted or vice versa). Depending on which supply is shorted, take the maximum short-circuit current that either the I/O or CORE supplies produce. Call this current IPSLIM. In this case, the power dissipation in the MOSFET is IPSLIM2 x RDS(ON). • During power-up, the I/O voltage comes up first, and the CORE power supply fails to turn on. The MOSFET is in linear regulator mode, supporting the CORE full-load current, as 14 7) well as the charging of the CORE output capacitor. For most practical cases, the power charging the CORE output capacitor can be ignored. The power dissipation in the MOSFET for this case is (V I/O - V CORE ) x ICORE, where VI/O is the regulated I/O voltage, VCORE is the regulated CORE voltage, and ICORE is the CORE full-load current. • During power-up, the CORE voltage comes up first, and the I/O power supply fails to turn on. The MOSFET turns on hard, keeping the I/O voltage close to the CORE voltage. The MOSFET in this case supports the I/O load current, as well as the charging of the I/O output capacitor. For most practical cases, the power charging the I/O output capacitor can be ignored. Since the I/O voltage never reaches its final value, the I/O load current might be off and the power dissipation in the MOSFET is minimal. However, assuming the worst-case condition that the I/O load draws its full-load current, the power dissipation in the MOSFET would be II/O2 x RDS(ON), where II/O is the I/O full-load current. The worst-case single-shot power dissipation in the MOSFET is the maximum value from the steps above and for a maximum duration of tFAULT. Next, select the MOSFET that can take this single pulse energy without going over its maximum junction temperature rating. The maximum MOSFET junction temperature can be calculated as follows: TJ = TAMB + PPULSE x ZθJA where TJ is the junction temperature, TAMB is the ambient temperature, PPULSE is the single-shot power dissipation calculated in step 6 above, and ZθJA is the junction-to-ambient thermal impedance of the selected MOSFET for a single pulse of t FAULT duration. Z θJA is specified in all typical MOSFET data sheets. Example: I/O = 3.3V, I/O power supply has a current limit (II/O(LIM)) of 6A, I/O full-load current is 3A. CORE is 1.8V, CORE power supply has a current limit (ICORE(LIM)) of 6A, CORE full-load current is 4A. VCC = 5V + 0.5V. CORE and I/O voltages must track to within 400mV. Choose a Si9428DY (N-channel MOSFET, VDS max = 20V, RDS(ON) at +25°C = 0.04Ω at VGS = 2.5V, RDS(ON) at +125°C = 1.5 x RDS(ON) at 25°C, from the MOSFET data sheet, VGS max = 8V). ______________________________________________________________________________________ Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs MAX5039/MAX5040 NORMALIZED THERMAL TRANSIENT IMPEDANCE, JUNCTION TO AMBIENT 2 NORMALIZED EFFECTIVE TRANSIENT THERMAL IMPEDANCE 1 DUTY CYCLE = 0.5 0.2 NOTES: 0.1 PDM 0.1 0.05 t1 0.02 t2 1. DUTY CYCLE, D = SINGLE PULSE 2. PER UNIT BASE = RthJA = +70°C/W 3. TJM - TA = PDMZthJA (t) t1 t2 4. SURFACE MOUNTED 0.01 0.0001 0.001 0.01 0.1 1 SQUARE WAVE PULSE DURATION (s) 10 100 600 Figure 12. Normalized Thermal Transient Impedance From step 5: the maximum VI/O and VCORE differential voltage = (ICORE(LIM)) x (RDS(ON)) = 6A x 0.04Ω x 1.5 = 360mV. From step 6 (first bullet): power dissipation = IPSLIM2 x RDS(ON) = (6A)2 x 0.04Ω x 1.5 = 2.16W. From step 6 (second bullet): power dissipation = (VI/O VCORE) x ICORE = (3.3V - 1.8V) x 4A = 6W. From step 6 (third bullet): power dissipation = II/O2 x RDS(ON) = (3A)2 x 0.04Ω x 1.5 = 0.54W. So, the worst-case power dissipation in the MOSFET is 6W for a maximum duration of 20ms. From the Si9428DY data sheet, under the normalized thermal transient impedance curve (Figure 12), the ZθJA is 0.05 x +70°C/W for a single pulse. The worst-case junction temperature of the MOSFET at +85°C ambient temperature is: TJ = TAMB + PPULSE x ZθJA = +85°C + 6W x 0.05 x +70°C/W = +106°C Programming the CORE Voltage See the application circuit examples in Figures 9 and 10. The following explains constraints on the CORE voltage. The high-side constraint requires that the CORE regulator maintain a minimum voltage during normal operation. The low-side limit requires that the CORE regulator hold the CORE voltage such that the voltage difference from I/O to CORE does not exceed the processor’s maximum allowable voltage difference: To calculate the high-side limit, set the maximum CORE voltage set point at the minimum system CORE voltage minus the total system tolerance: CORESETMAX = COREMIN - TOL (TOL = Total Tolerance) Calculate the low-side constraint by taking the maximum system I/O voltage, subtracting the maximum allowable I/O to CORE difference and adding the total system tolerance. CORESETMIN = I/OMAX - ∆VI/OC + TOL The following comprise the sources for the total system tolerance: • Resistor mismatch • MAX5039/MAX5040 reference error • Loop gain error For example: • VCORE = 1.800 ±5% • VI/O = 3.300 ±5% • Maximum voltage that I/O can exceed CORE without damage to the processor: ∆VI/OC = (VI/O - VCORE)MAX = 2V • System gain = 200V/V ______________________________________________________________________________________ 15 MAX5039/MAX5040 Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs Resistor mismatch: Table 1. Error Summation ERRORRES (%) = RES _ TOL { ( )} × 2 × 1 − Ratio ; Ratio = 800mV VREGNOM If the CORE set point is 1.6V, the ratio is 800mV/1600mV = 0.5. With 1% resistors, the resistor error is: ERRORRES(%) = 1% x {2 x (1 - 0.5)} = 1% MAX5039/MAX5040 reference error: 2.0%. Loop gain error: Loop gain error is due to the finite system gain. A loop gain of 200 yields a 0.5% gain error. Calculate the maximum and minimum regulator core voltage set point as follows: CORESETMAX = COREMIN - TOL = (1.8V - 5%) - 3.5% = 1.8V x 91.5% = 1.647V CORESETMIN = I/OMAX - ∆VI/OC + TOL = ((3.3V + 5%) - 2V) + 3.5% = (3.465V - 2V) x 103.5% = 1.465V x 103.5% = 1.516V Set the CORE voltage set point (VREGNOM) between 1.516V and 1.647V and as close to the upper value (1.647V) as possible. Connect the midpoint of a voltage-divider between CORE and GND to CORE_FB, as shown in the Typical Application Circuit. Set the midpoint voltage to 800mV for a maximum CORE voltage set point of 1.647V. Choose a value for R2 of 10kΩ. Calculate R1 with the following equation: V R1 = REGNOM − 1 R2 V C _ REF Example: V 1.647V R1 = REGNOM − 1 R2 = − 1 10kΩ = 10.6kΩ V 0.8V C _ REF Using a standard 10.0kΩ (±1%) resistor in series with a 604Ω (1%) resistor yields negligible resolution error. Programming UVLO Voltage See the application circuit examples in Figures 9 and 10. The MAX5039/MAX5040 provide a user-programmable undervoltage lockout feature through the UVLO pin. When using a resistor-divider, R7 and R8, from an input voltage rail (VIN) to UVLO to GND, the user-program16 ERROR AMOUNT (%) Divider Mismatch (1% resistor) 1.0 Reference Voltage 2.0 Loop Gain Error 0.5 Total = TOL 3.5% mable UVLO feature allows VIN to get to a certain value before MAX5039/MAX5040 turn the system power supplies on together. VIN is usually the input voltage to the system power supplies and it can be the same as VCC. The UVLO pin also provides the system a way to turn on/off the system power supplies (see the UVLO section). Choose the UVLO trip point such that the minimum VIN voltage exceeds the maximum UVLO rising threshold. Follow the guidelines below to program the UVLO voltage: 1) Determine the VIN tolerance; 5% is common. 2) Determine the VUVLO rising threshold tolerance: Undervoltage lockout rising trip threshold, VUVCC, tolerance: 1.230V ±2.5% Programming resistor tolerance: pick a ±1% resistor or better (±2% over temperature) Resistor-divider stack-up tolerance: ±1% maximum for ±1% resistors Resistor value resolution: ±0.5% (can be zero if exact resistor value is available) Extra margin: 1% Total = 7% 3) Set VUVLO nominal value to: VIN nominal value - (VIN tolerance + VUVLO tolerance) 4) Calculate R7 using the equation: V R7 = UVLONOM − 1 R8 VUVCC where R8 is typically 10kΩ. Example: VIN nominal value = 5V, VIN tolerance = ±5%; set the VUVLO nominal value to 5V - (5% + 7%) = 4.4V. Choose R8 = 10.0kΩ, ±1%: V 4.4V R7 = UVLONOM − 1 R8 = − 1 10kΩ = 25.8kΩ VUVCC 1.230V ______________________________________________________________________________________ Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs Note: The linear regulator spends most of its time in idle mode. It operates in transient mode and regulation mode only during system power-up/power-down, brownout, and occasional system load transient conditions. Loop stability applies when the linear regulator is in the regulation mode. Follow these simple guidelines to stabilize the linear loop: (see the Core Regulator Loop Bode Plot in the Typical Operating Characteristics). 1) Place C1, a 100nF, ceramic capacitor (X5R, X7R type or better) from NDRV to GND. 2) Select R1 and R2, a resistor-divider from CORE to CORE_FB to GND to set the linear regulator output regulation voltage (see the Programming Core Voltage section). 3) Place R3 and C2, an RC network from CORE_FB to NDRV. Set R3 = R1 and calculate C2 as follows: C2 = 1 2π × 10kHz × R3 4) Place R4, a preload resistor from CORE to GND. Calculate R4 as follows: R4 ≤ gfs VCORE where gfs is the transconductance of the external MOSFET, Q1, as specified in its data sheet and ID is the current where gfs is specified. R4 must be sized to properly handle its power dissipation. Example: CORE power supply = 1.8V, VREGNOM = 1.6V, C CORE = 100µF, Q 1 = Si9428 (Vishay Siliconix): R1 = R2 = R3 = 10.0kΩ, 1% 1 C2 = = 1.6nF 2 × π × 10kHz × 10kΩ ) Use 1.5nF standard value. From the Si9428 data sheet, gfs = 24S at ID = 6A: R4 ≤ gfs VCORE 2π × 250Hz × CCORE ID = 24S 1.6V 2π × 250Hz × 100µF 6A Programming I/O_SENSE Voltage (MAX5040 Only) See the application circuit examples in Figures 9 and 10. I/O_SENSE is used to monitor the I/O output voltage or any other voltage. The result is reported by the POK output signal. Choose the I/O_SENSE trip point such that the minimum monitored voltage at I/O_SENSE exceeds the maximum I/O_SENSE rising threshold. Follow the guidelines below to program the I/O_SENSE voltage: 1) Determine the tolerance of the output voltage to be monitored, VO: 5% is common. 2) Determine VI/O_SENSE rising threshold tolerance: I/O sense trip-point threshold, VI/O_REF, tolerance: 1.230V ±2.5% Programming resistor tolerance: pick ±1% resistor or better (±2% over temperature) Resistor-divider stackup tolerance: ±1% maximum for ±1% resistors Resistor value resolution: ±0.5% (can be zero if exact resistor value is available) Extra margin: 1% Total = 7% 3) Set VI/O_SENSE rising nominal value to: VO nominal value - (VO tolerance + VI/O_SENSE tolerance). 4) Calculate using the following equation: 2π × 250Hz × CCORE ID ( In Figures 9 and 10, a resistor value of 50Ω is used for R4 for extra margin. V I / O _ SENSENOM R5 = − 1 R6 VI / O _ REF where R6 is typically 10kΩ. Example: VI/O nominal value = 3.3V, set VI/O_SENSE nominal value to 3.3V - (5% + 7%) = 2.904V. Choose R6 = 10.0kΩ, 1%: V I / O _ SENSENOM R5 = − 1 R6 VI / O _ REF 2.904V R5 = − 1 10kΩ = 13.61kΩ 1.230V = 78Ω ______________________________________________________________________________________ 17 MAX5039/MAX5040 Linear Regulator Compensation See the application circuit examples in Figures 9 and 10. The external MOSFET, together with the feedback resistor-divider, R1 and R2, from CORE to CORE_FB to GND, and NDRV form a linear regulator loop. This linear regulator should be compensated for stable operation. Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs MAX5039/MAX5040 Typical Operating Circuit Pin Configurations TOP VIEW VIN I/O IN POWER OUT SUPPLY VI/O SHDN I/O PowerPC/ DSP/ASIC SDO 8 NDRV 7 I/O 3 6 CORE GND 4 5 CORE_FB VCC 2 UVLO CORE IN POWER OUT SUPPLY VCORE 1 MAX5039 CORE SHDN SDO µMAX CORE I/O VCC NDRV SDO 1 MAX5039 UVLO CORE_FB GND VCC 2 UVLO 3 GND I/O_SENSE 10 NDRV 9 I/O 8 CORE 4 7 CORE_FB 5 6 POK MAX5040 µMAX Chip Information TRANSISTOR COUNT: 1272 PROCESS: BiCMOS 18 ______________________________________________________________________________________ Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs E ÿ 0.50±0.1 8 INCHES DIM A A1 A2 b H c D e E H 0.6±0.1 1 L 1 α 0.6±0.1 S BOTTOM VIEW D MIN 0.002 0.030 MAX 0.043 0.006 0.037 0.010 0.014 0.005 0.007 0.116 0.120 0.0256 BSC 0.116 0.120 0.188 0.198 0.016 0.026 6∞ 0∞ 0.0207 BSC 8LUMAXD.EPS 4X S 8 MILLIMETERS MAX MIN 0.05 0.75 1.10 0.15 0.95 0.25 0.36 0.13 0.18 2.95 3.05 0.65 BSC 2.95 3.05 4.78 5.03 0.41 0.66 0∞ 6∞ 0.5250 BSC TOP VIEW A1 A2 e FRONT VIEW A α c b L SIDE VIEW PROPRIETARY INFORMATION TITLE: PACKAGE OUTLINE, 8L uMAX/uSOP APPROVAL DOCUMENT CONTROL NO. 21-0036 REV. J 1 1 ______________________________________________________________________________________________________ 19 MAX5039/MAX5040 Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.) Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.) e 10LUMAX.EPS MAX5039/MAX5040 Voltage-Tracking Controllers for PowerPC, DSPs, and ASICs 4X S 10 INCHES 10 H ÿ 0.50±0.1 0.6±0.1 1 1 0.6±0.1 BOTTOM VIEW TOP VIEW D2 MILLIMETERS MAX DIM MIN 0.043 A 0.006 A1 0.002 A2 0.030 0.037 D1 0.120 0.116 0.118 D2 0.114 E1 0.116 0.120 E2 0.114 0.118 H 0.187 0.199 L 0.0157 0.0275 L1 0.037 REF b 0.007 0.0106 e 0.0197 BSC c 0.0035 0.0078 0.0196 REF S α 0∞ 6∞ MAX MIN 1.10 0.15 0.05 0.75 0.95 3.05 2.95 2.89 3.00 3.05 2.95 2.89 3.00 4.75 5.05 0.40 0.70 0.940 REF 0.177 0.270 0.500 BSC 0.090 0.200 0.498 REF 0∞ 6∞ E2 GAGE PLANE A2 c A b D1 A1 α E1 L L1 FRONT VIEW SIDE VIEW PROPRIETARY INFORMATION TITLE: PACKAGE OUTLINE, 10L uMAX/uSOP APPROVAL DOCUMENT CONTROL NO. 21-0061 REV. I 1 1 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. 20 ____________________Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 © 2002 Maxim Integrated Products Printed USA is a registered trademark of Maxim Integrated Products.