TI TLC320V343

TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
D
D
D
D
D
General-Purpose Signal-Processing Analog
Front End (AFE)
Single 5-V Power Supply
Power Dissipation . . . 100 mW Typ
Signal-to-Distortion Ratio . . . 70 dB Typ
Serial-Port Interface
D
D
D
D
D
Differential Outputs Drive 3-V Peak into a
600-Ω Differential Load
Differential Architecture Throughout
1-µm Advanced LinEPIC Process
14-Bit Dynamic Range ADC and DAC
2s-Complement Data Format
description
The TLC320V343 analog interface circuit (AIC) is an audio-band processor that provides an analog-to-digital
and digital-to-analog input/output interface system on a single monolithic CMOS chip. This device integrates
a band-pass switched-capacitor antialiasing input filter, a 14-bit-resolution analog-to-digital converter (ADC),
a 14-bit-resolution digital-to-analog converter (DAC), a low-pass switched-capacitor output-reconstruction filter,
(sin x)/x compensation, and a serial port for data and control transfers.
The internal circuit configuration and performance parameters are determined by reading control information
into the eight available data registers. The register data sets up the device for a given mode of operation and
application.
The major functions of the TLC320V343 are:
D
D
D
To convert audio-signal data to digital format by the ADC channel
To provide the interface and control logic to transfer data between its serial input and output terminals and
a DSP or microprocessor
To convert received digital data back to an audio signal through the DAC channel
The antialiasing input low-pass filter is a switched-capacitor filter with a sixth-order elliptic characteristic. The
high-pass filter is a single-pole filter to preserve low-frequency response as the low-pass filter cutoff is adjusted.
There is a 3-pole continuous time filter that precedes this filter to eliminate any aliasing caused by the filter clock
signal.
The output-reconstruction switched-capacitor filter is a sixth-order elliptic transitional low-pass filter followed by
a second-order (sin x)/x correction filter. This filter is followed by a 3-pole continuous time filter to eliminate
images of the filter clock signal.
The AIC consists of two signal processing channels, an ADC channel and a DAC channel, and the associated
digital control. The two channels operate synchronously; data reception at the DAC channel and data
transmission from the ADC channel occur during the same time interval. The data transfer is in 2s-complement
format.
Typical applications for this device include modems, speech processing, analog interface for digital-signal
processors (DSPs), industrial process control, acoustical signal processing, spectral analysis, data acquisition,
and instrumentation recorders.
The TLC320V343 is characterized for operation from 0°C to 70°C.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
LinEPIC is a trademark of Texas Instruments Incorporated.
Copyright  1997, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
1
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
5
4
3 2 1 28 27 26
25
6
24
7
23
8
22
9
21
10
20
11
19
12 13 14 15 16 17 18
IN –
ADC VDD
ADC VMID
ADC GND
SUBS
DGTL GND
EOC
FS
SCLK
MCLK
FC0
FC1
FSD
M/S
DAC VDD
DAC VMID
DAC GND
RESET
DGTL VDD
DIN
DOUT
IN +
OUT –
OUT +
PWR DWN
MON OUT
AUX IN +
AUX IN –
FN PACKAGE
(TOP VIEW)
1
64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49
48
2
47
3
46
4
45
5
44
6
43
7
42
8
41
9
40
10
39
11
38
12
37
13
36
14
35
15
34
33
16
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
EOC
NC
NC
NC
NC
DGTL GND
NC
SUBS
NC
NC
ADC GND
NC
NC
ADC VMID
NC
ADC V DD
DIN
NC
DOUT
FS
NC
NC
NC
SCLK
NC
MCLK
FC0
FC1
NC
FSD
NC
M/S
NC
DAC VDD
NC
NC
NC
NC
NC
DGTL V DD
NC
RESET
NC
NC
DAC GND
NC
NC
DAC VMID
PM PACKAGE
(TOP VIEW)
NC – No internal connection
2
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
NC
NC
OUT–
NC
NC
OUT+
PWR DWN
NC
MON OUT
NC
AUX IN +
AUX IN –
IN +
IN –
NC
NC
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
functional block diagram
IN +
IN –
AUX IN +
AUX IN –
MON OUT
26
25
28
27
Filter
M
U
X
M
U
X
ADC
Serial
Port
1
11
12
14
13
M/S 18
ADC Channel
Internal
Voltage
Reference
DAC Channel
FC0 15
FC1 16
(sin x)/x
Correction
2
PWR
DWN
5
DAC
VDD
7
DAC
GND
20
DGTL
GND
9
DGTL
VDD
23
24
ADC ADC
VMID VDD
22
ADC
GND
DAC
21
SUBS
FS
MCLK
SCLK
10 DIN
17
FSD
19 EOC
Filter
3
OUT +
4
OUT –
DOUT
6
DAC
VMID
8
RESET
NOTE A: Terminal numbers shown are for the FN package.
Terminal Functions
TERMINAL
NAME
NO.†
NO.‡
I/O
DESCRIPTION
ADC VDD
24
32
I
Analog supply voltage for the ADC channel
ADC VMID
23
30
O
Midsupply for the ADC channel (requires a bypass capacitor). ADC VMID must be buffered when used
as an external reference.
ADC GND
22
27
I
Analog ground for the ADC channel
AUX IN +
28
38
I
Noninverting input to auxiliary analog input amplifier
AUX IN –
27
37
I
Inverting input to auxiliary analog input amplifier
DAC VDD
5
49
I
Digital supply voltage for the DAC channel
DAC VMID
6
51
O
Midsupply for the DAC channel (requires a bypass capacitor). DAC VMID must be buffered when used
as an external reference.
DAC GND
7
54
I
Analog ground for the DAC channel
DIN
10
1
I
Data input. DIN receives the DAC input data and command information and is synchronized with
SCLK.
DOUT
11
3
O
Data output. DOUT outputs the ADC data results and register read contents. DOUT is synchronized
with SCLK.
DGTL VDD
9
59
I
Digital supply voltage for control logic
DGTL GND
20
22
I
Digital ground for control logic
EOC
19
17
O
End-of-conversion output. EOC goes high at the start of the ADC conversion period and low when
conversion is complete. EOC remains low until the next ADC conversion period begins and indicates
the internal device conversion period.
FC0
15
11
I
Hardware control input. FC0 is used in conjunction with FC1 to request secondary communication
and phase adjustments. FC0 must be tied low when it is not used.
FC1
16
12
I
Hardware control input. FC1 is used in conjunction with FC0 to request secondary communication
and phase adjustments. FC1 must be tied low when it is not used.
† Terminal numbers shown are for the FN package.
‡ Terminal numbers shown are for the PM package.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
3
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
Terminal Functions (Continued)
TERMINAL
NO.†
NAME
NO.‡
I/O
DESCRIPTION
FS
12
4
I/O
Frame synchronization. When FS goes low, DIN begins receiving data bits and DOUT begins
transmitting data bits. In master mode, FS is low during the simultaneous 16-bit transmission to DIN
and from DOUT. In slave mode, FS is externally generated and must be low for one shift-clock period
minimum to initiate the data transfer.
FSD
17
14
O
Frame synchronization delayed output. This FSD active-low output synchronizes a slave device to
the frame synchronization timing of the master device. FSD is applied to the slave FS input and is
the same duration as the master FS signal but delayed in time by the number of shift clocks
programmed in the FSD register.
IN +
26
36
I
Noninverting input to analog input amplifier
IN –
25
35
I
Inverting input to analog input amplifier
MCLK
14
10
I
The master clock input drives all of the key logic signals of the AIC.
1
40
O
The monitor output allows monitoring of analog input and is a high-impedance output.
18
16
I
Master/slave select input. When M/S is high, the device is the master and when low, it is a slave.
OUT+
3
43
O
Noninverting output of analog output power amplifier. OUT+ can drive transformer hybrids or
high-impedance loads directly in a differential connection or a single-ended configuration with a
buffered VMID.
OUT–
4
46
O
Inverting output of analog output power amplifier. OUT– is functionally identical with and
complementary to OUT+.
PWR DWN
2
42
I
Power-down input. When PWR DWN is taken low, the device is powered down so that the existing
internally programmed state is maintained. When PWR DWN is brought high, full operation resumes.
RESET
8
57
I
Reset input that initializes the internal counters and control registers. RESET initiates the serial data
communications, initializes all of the registers to their default values, and puts the device in a
preprogrammed state. After a low-going pulse on RESET, the device registers are initialized to
provide a 16-kHz data conversion rate and 7.2-kHz filter bandwidth for a 10.368-MHz master clock
input signal.
13
8
I/O
Shift clock. SCLK clocks the digital data into DIN and out of DOUT during the frame synchronization
interval. When configured as an output (M/S high), SCLK is generated internally by dividing the
master clock signal frequency by four. When configured as an input (M/S low), SCLK is generated
externally and synchronously to the master clock. This signal clocks the serial data into and out of
the device.
MON OUT
M/S
SCLK
SUBS
21
24
I
Substrate connection. SUBS should be tied to ADC GND.
† Terminal numbers shown are for the FN package.
‡ Terminal numbers shown are for the PM package.
4
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
detailed description
definitions and terminology
ADC channel
All signal processing circuits between the analog input and the digital conversion results
at DOUT
d
Valid programmed or default data in the control register format (see secondary serial
communications definition) when discussing other data-bit portions of the register
Dxx
Bit position in the primary data word (xx is the bit number)
DAC channel
All signal processing circuits between the digital data word applied to DIN and the
differential output analog signal available at OUT+ and OUT–
Data transfer
interval
The time during which data is transferred from DOUT and to DIN. This interval is 16 shift
clocks regardless of whether the shift clock is internally or externally generated. The
data transfer is initiated by the falling edge of the frame-sync signal.
DSxx
Bit position in the secondary data word (xx is the bit number)
fi
The analog input frequency of interest
Frame sync
The falling edge of the signal that initiates the data-transfer interval. The primary frame
sync starts the primary communications, and the secondary frame sync starts the
secondary communications.
Frame sync and
sampling period
The time between falling edges of successive primary frame-sync signals
Frame-sync
interval
The time period occupied by 16 shift clocks. Regardless of the mode of operation, there
is always an internal frame-sync interval signal that goes low on the rising edge of SCLK
and remains low for 16 shift clocks. It is used for synchronization of the serial-port
internal signals. It goes high on the seventeenth rising edge of SCLK.
fs
The sampling frequency that is the reciprocal of the sampling period
Host
Any processing system that interfaces to DIN, DOUT, SCLK, or FS
Primary (serial)
communications
The digital data-transfer interval. Since the device is synchronous, the signal data words
from the ADC channel and to the DAC channel occur simultaneously.
Secondary (serial)
communications
The digital control and configuration data-transfer interval into DIN, and the register
read-data cycle out DOUT. The data-transfer interval occurs when requested by
hardware or software.
Signal data
The input signal and all of the converted representations through the ADC channel which
returns through the DAC channel to the analog output. This is contrasted with the purely
digital software control data.
ADC signal channel
To produce excellent common-mode rejection of unwanted signals, the analog signal is processed differentially
until it is converted to digital data. The signal is amplified by the input amplifier at one of three software-selectable
gains (typically 0 dB, 6 dB, or 12 dB). A squelch mode can also be programmed for the input amplifier.
The amplifier output is filtered and applied to the ADC input. The ADC converts the signal into discrete digital
words in 2s-complement format corresponding to the analog-signal value at the sampling time. These 16-bit
digital words, representing sampled values of the analog input signal, are clocked out of the serial port, (DOUT),
one word for each primary communication interval. During secondary communications, the data previously
programmed into the registers can be read out with the appropriate register address and with the read bit set
to 1. When no register read is requested, all 16 bits are 0.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
5
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
DAC signal channel
DIN receives the 16-bit serial data word (2s-complement) from the host during the primary communications
interval and latches the data on the seventeenth rising edge of SCLK. The data are converted to an analog
voltage by the DAC with a sample-and-hold circuit and then sent through a (sin x)/x correction circuit and a
smoothing filter. An output buffer with three software-programmable gains (0 dB, – 6 dB, and – 12 dB), as shown
in register four, drives the differential outputs OUT + and OUT –. A squelch mode can also be programmed for
the output buffer. During secondary communications, the configuration program data are read into the device
control registers.
serial interface
The digital serial interface consists of the shift clock, the frame-synchronization signal, the ADC-channel data
output, and the DAC-channel data input. During the primary 16-bit frame-synchronization interval, the SCLK
transfers the ADC channel results from DOUT and transfers 16-bit DAC data into DIN.
During the secondary frame-synchronization interval, the SCLK transfers the register read data from DOUT
when the read bit is set to a 1. In addition, the SCLK transfers control and device parameter information into
DIN. The functional sequence is shown in Figure 1.
ÁÁÁÁÁÁÁÁÁÁÁÁ
ÁÁÁÁÁÁ
ÁÁÁÁÁÁ
ÁÁÁÁÁÁÁÁÁÁÁÁ
ÁÁÁÁÁÁ
ÁÁÁÁÁÁ
Sampling Period and Frame-Sync Period
Frame-Sync Interval
(Primary Communication)
SCLK
Frame-Sync Interval
(Secondary
Communication)
ÁÁÁÁ
ÁÁÁÁ
ÁÁÁ
ÁÁÁ
16 SCLKs
FS
DOUT
DIN
16 SCLKs
ADC Conversion Result
DAC Input Data
ÁÁÁÁÁÁÁÁ
Á
Á
Register Read Data or All 0s
Á
Á
Control and Device Parameter
Data
Figure 1. Functional Sequence for Primary and Secondary Communication
required minimum number of MCLK periods
The number of MCLKs necessary for proper operation when only the primary communications are used is:
Total number of MCLKs= (16 + 2) SCLKs × 4 MCLKs per SCLK
= 72 MCLKs minimum
The number of MCLKs necessary for proper operation when the primary and secondary communications are
used is:
Total number of MCLKs= (16 + 2) SCLKs × 2 × 4 MCLKs per SCLK
= 144 MCLKs minimum
Even though the TLC320V343 can perform with this number of MCLKs, the host may need more time to execute
the required software instructions between primary and secondary communication intervals.
6
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
terminal functions
frame-sync function
The frame-sync signal indicates that the device is ready to send and receive data. The data transfer begins on
the falling edge of the frame-sync signal.
frame sync (FS)
The frame sync is generated internally. FS goes low on the rising edge of SCLK and remains low for the 16-bit
data transfer. In addition to generating its own frame-sync interval, the master also outputs a frame sync for each
slave that is being used.
midpoint voltages (ADC VMID and DAC VMID )
Since the device operates at a single supply voltage, two midpoint voltages are generated for internal signal
processing. ADC VMID is used for the ADC channel reference, and DAC VMID is used for the DAC channel
reference. The two references minimize channel-to-channel noise and crosstalk. ADC VMID and DAC VMID must
be buffered when used as a reference for external signal processing.
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†
Supply voltage range, DGTL VDD (see Notes 1 and 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to 6.5 V
Supply voltage range, DAC VDD (see Notes 1 and 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to 6.5 V
Supply voltage range, ADC VDD (see Notes 1 and 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to 6.5 V
Differential supply voltage range, DGTL VDD to DAC VDD . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to 6.5 V
Differential supply voltage range, all positive supply voltages to
ADC GND, DAC GND, DGTL GND, SUBS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to 6.5 V
Output voltage range, DOUT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to DGTL VDD + 0.3 V
Input voltage range, DIN . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to DGTL VDD + 0.3 V
Ground voltage range, ADC GND, DAC GND,
DGTL GND, SUBS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to DGTL VDD + 0.3 V
Operating free-air temperature range, TA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 40°C to 25°C
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 260°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. Voltage values for DGTL VDD are with respect to DGTL GND, voltage values for DAC VDD are with respect to DAC GND, and voltage
values for ADC VDD are with respect to ADC GND. For the subsequent electrical, operating, and timing specifications, the symbol
VDD denotes all positive supplies. DAC GND, ADC GND, DGTL GND, and SUBS are at 0 V unless otherwise specified.
2. To avoid possible damage to these CMOS devices and associated operating parameters, the sequence below must be followed
when applying power:
(1) Connect SUBS, DGTL GND, ADC GND, and DAC GND to ground.
(2) Connect voltages ADC VDD and DAC VDD.
(3) Connect voltage DGTL VDD.
(4) Connect the input signals.
The sequence below must be followed when removing power.
(1) Disconnect the input signals.
(2) Disconnect voltage DGTL VDD.
(3) Disconnect voltages ADC VDD and DAC VDD.
(4) Disconnect SUBS, DGTL GND, ADC GND, and DAC GND from ground.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
7
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
recommended operating conditions (see Note 2)
Positive supply voltage, VDD
MIN
NOM
MAX
4.5
5
5.5
V
0.1
V
Steady-state differential voltage between any two supplies
High-level digital input voltage, VIH
2.2
UNIT
V
Low-level digital input voltage, VIL
0.8
V
Load current from ADC VMID and DAC, IO
100
µA
Conversion time for the ADC and DAC channels
10 FCLK periods
Master clock frequency, fMCLK
10.368
Analog input voltage (differential, peak to peak), VID(PP)
15
6
Differential output load resistance, RL
600
Single ended to buffered DAC VMID voltage load resistance, RL
300
MHz
V
Ω
Operating free-air temperature, TA
0
70
°C
NOTE: 2. To avoid possible damage to these CMOS devices and associated operating parameters, the sequence below must be followed when
applying power:
(1) Connect SUBS, DGTL GND, ADC GND, and DAC GND to ground.
(2) Connect voltages ADC VDD and DAC VDD.
(3) Connect voltage DGTL VDD.
(4) Connect the input signals.
The sequence below must be followed when removing power.
(1) Disconnect the input signals.
(2) Disconnect voltage DGTL VDD.
(3) Disconnect voltages ADC VDD and DAC VDD.
(4) Disconnect SUBS, DGTL GND, ADC GND, and DAC GND from ground.
electrical characteristics over recommended range of operating free-air temperature,
MCLK = 5.184 MHz, VDD = 5 V, outputs unloaded, for total device
PARAMETER
IDD
Supply
y
current
TEST CONDITIONS
MIN
PWR DWN = 1 and clock signals present
PWR DWN = 0 after 500 µs and clock signals present
PWR DWN = 1 and clock signals present
PD
Power
dissipation
PWR DWN = 0 after 500 µs and clock signals present
Software power down, (bit D00,
register 6 set to 1)
TYP†
MAX
UNIT
20
22
mA
1
2
mA
100
mW
5
mW
15
20
mW
ADC VMID
No load
ADC VDD/2
– 0.1
ADC VDD/2
+ 0.1
V
DAC VMID
No load
DAC VDD/2
– 0.1
DAC VDD/2
+ 0.1
V
† All typical values are at VDD = 5 V and TA = 25°C.
8
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
electrical characteristics over recommended range of operating free-air temperature, VDD = 5 V,
digital I/O terminals (DIN, DOUT, EOC, FC0, FC1, FS, FSD, MCLK, M/S, SCLK)
PARAMETER
TEST CONDITIONS
IOH = – 1.6 mA
IOL = 1.6 mA
MIN
TYP
MAX
High-level output voltage
IIH
IIL
High-level input current, any digital input
Ci
Input capacitance
5
pF
Co
Output capacitance
5
pF
Low-level output voltage
2.4
UNIT
VOH
VOL
V
VI = 2.2 V to DGTL VDD
VI = 0 V to 0.8 V
Low-level input current, any digital input
0.4
V
10
µA
10
µA
electrical characteristics over recommended range of operating free-air temperature, VDD = 5 V,
ADC and DAC channels
ADC channel filter transfer function, FCLK = 144 kHz, fs = 8 kHz
PARAMETER
TEST CONDITIONS
MIN
MAX
fi = 50 Hz
fi = 200 Hz
– 1.8
– 0.2
–2
fi = 300 Hz to 3 kHz
fi = 3.3 kHz
Gain relative to gain at fi = 1020 Hz (see Note 3)
UNIT
– 0.2
0.2
– 0.35
0.03
–1
– 0.1
fi = 3.4 kHz
fi = 4 kHz
dB
– 14
fi ≥ 4.6 kHz
NOTE 3: The differential analog input signals are sine waves at 6 V peak-to-peak. The reference gain is at 1020 Hz.
– 32
ADC channel input, VDD = 5 V, input amplifier gain = 0 dB (unless otherwise noted)
PARAMETER
VI(PP)
TEST CONDITIONS
Single ended
Peak to peak input voltage (see Note 4)
Peak-to-peak
Differential
ADC converter offset error
Band-pass filter selected
CMRR
Common-mode rejection ratio at IN +, IN –, AUX IN +, AUX IN –
(see Note 5)
ri
Input resistance at IN +, IN –, AUX IN +, AUX IN –
DS03, DS02 = 0 in
register 4
Squelch
MIN
TYP
MAX
3
V
6
10
UNIT
V
30
mV
55
dB
100
kΩ
60
dB
NOTES: 4. The differential range corresponds to the full-scale digital output.
5. Common-mode rejection ratio is the ratio of the ADC converter offset error with no signal and the ADC converter offset error with
a common-mode nonzero signal applied to either IN + and IN – together or AUX IN + and AUX IN – together.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
9
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
ADC channel signal-to-distortion ratio, VDD = 5 V, fs = 8 kHz (unless otherwise noted)
PARAMETER
TEST CONDITIONS
ADC channel signal
signal-to
to distortion ratio (see Note 6)
AV = 0 dB
MIN
MAX
AV = 6 dB
MIN
MAX
AV = 12 dB
MIN
MAX
VI = – 6 dB to – 1 dB
VI = – 12 dB to – 6 dB
68
—
—
63
68
—
VI = – 18 dB to – 12 dB
VI = – 24 dB to – 18 dB
57
63
68
51
57
63
VI = – 30 dB to – 24 dB
VI = – 36 dB to – 30 dB
45
51
57
39
45
51
VI = – 42 dB to – 36 dB
VI = – 48 dB to – 42 dB
33
39
45
27
33
39
UNIT
dB
NOTE 6: The analog input test signal is a 1020-Hz sine wave with 0 dB = 6 V peak to peak as the reference level for the analog input signal.
DAC channel filter transfer function, FCLK = 144 kHz, fs = 9.6 kHz, VDD = 5 V
PARAMETER
TEST CONDITIONS
fi < 200 Hz
fi = 200 Hz
fi = 300 Hz to 3 kHz
fi = 3.3 kHz
Gain relative to gain at fi = 1020 Hz (see Note 7)
fi = 3.4 kHz
fi = 4 kHz
MIN
MAX
UNIT
0.15
– 0.5
0.2
– 0.2
0.2
– 0.35
0.03
–1
– 0.1
dB
– 14
fi ≥ 4.6 kHz
– 32
NOTE 7: The input signal is the digital equivalent of a 1020-Hz sine wave (digital full scale = 0 dB). The nominal differential DAC channel output
with this input condition is 6 V peak to peak.
DAC channel signal-to-distortion ratio, VDD = 5 V, fs = 8 kHz (unless otherwise noted)
PARAMETER
TEST CONDITIONS
to distortion ratio (see Note 8)
DAC channel signal
signal-to-distortion
AV = 0 dB
MIN
MAX
AV = – 6 dB
MIN
MAX
AV = – 12 dB
MIN
MAX
VO = – 6 dB to 0 dB
VO = – 12 dB to – 6 dB
68
—
—
63
68
—
VO = – 18 dB to – 12 dB
VO = – 24 dB to – 18 dB
57
63
68
51
57
63
VO = – 30 dB to – 24 dB
VO = – 36 dB to – 30 dB
45
51
57
39
45
51
VO = – 42 dB to – 36 dB
VO = – 48 dB to – 42 dB
33
39
45
27
33
39
UNIT
dB
NOTE 8: The input signal, VI, is the digital equivalent of a 1020-Hz sine wave (full-scale analog output at full-scale digital input = 0 dB). The nominal
differential DAC channel output with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is 600 Ω
from OUT + to OUT –.
10
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
system distortion, VDD = 5 V, fs = 8 kHz, FCLK = 144 kHz (unless otherwise noted)
PARAMETER
TEST CONDITIONS
Second harmonic
ADC channel
attenuation
MIN
Second harmonic
DAC channel
h
l
attenuation
UNIT
70
Single-ended input (see Note 9)
Differential input (see Note 9)
70
dB
Single-ended
g
output
(buffered DAC VMID) (see Note 10)
Differential output (see Note 10)
Third harmonic and
higher harmonics
MAX
Single ended input (see Note 9)
Single-ended
Differential input (see Note 9)
Third harmonic and
higher harmonics
TYP
70
Single-ended output (see Note 10)
Differential output (see Note 10)
70
NOTES: 9. The input signal is a 1020-Hz sine wave for the ADC channel. Harmonic distortion is defined for an input level of – 1 dB.
10. The input signal is the digital equivalent of a 1020-Hz sine wave (digital full scale = 0 dB). The nominal differential DAC channel output
with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is 600 Ω from OUT + to OUT –. Harmonic
distortion is specified for a signal input level of 0 dB.
noise, low-pass and band-pass switched-capacitor filters included, VDD = 5 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
Inputs tied to ADC VMID
fs = 8 kHz,
kHz FCLK = 144 kHz,
kHz
(see Note 11)
ADC idle channel noise
Broad-band noise
DAC idle channel noise
Noise (0 to 7.2 kHz)
Noise (0 to 3.6 kHz)
DIN INPUT = 00000000000000
fs = 8 kHz, FCLK = 144 kHz,
(
(see
Note
N
12))
TYP
MAX
180
300
180
300
180
300
180
300
UNIT
µVrms
NOTES: 11. The ADC channel noise is calculated by taking the RMS value of the digital output codes of the ADC channel and converting it to
microvolts.
12. The DAC channel noise is measured differentially from OUT + to OUT – across 600 Ω .
absolute gain error, VDD = 5 V, fs = 8 kHz (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
MAX
ADC channel absolute gain error
(see Note 13)
– 1-dB input signal
TA = – 40 to 85°C
±1
DAC channel absolute gain error
(see Note 14)
0-dB input signal,
RL = 600 Ω
TA = – 40 to 85°C
±1
UNIT
dB
NOTES: 13. ADC absolute gain error is the variation in gain from the ideal gain over the specified input signal levels. The gain is measured with
a – 1-dB, 1020-Hz sine wave. The – 1-dB input signal allows for any positive gain or offset error that may affect gain measurements
at or close to 0-dB input signal levels.
14. The DAC input signal is the digital equivalent of a 1020-Hz sine wave (full-scale analog output at digital full-scale input = 0 dB). The
nominal differential DAC channel output voltage with this input condition is 6 V peak to peak. The load impedance for the DAC output
buffer is 600 Ω from OUT + to OUT –.
relative gain and dynamic range, VDD = 5 V, fs = 8 kHz (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
MAX
ADC channel relative gain tracking error
(see Note 15)
– 48-dB to – 1-dB input signal range
± 0.2
DAC channel relative gain tracking error
(see Note 16)
– 48-dB to 0-dB input signal range
RL(diff) = 600 Ω
± 0.2
UNIT
dB
NOTES: 15. ADC gain tracking is the ratio of the measured gain at one ADC channel input level to the gain measured at any other input level.
The ADC channel input is a –1-dB 1020-Hz sine wave input signal. A –1-dB input signal allows for any positive gain or offset error
that may affect gain measurements at or close to 0-dB ADC input signal levels.
16. DAC gain tracking is the ratio of the measured gain at one DAC channel digital input level to the gain measured at any other input
level. The DAC channel input signal is the digital equivalent of a 1020-Hz sine wave (digital full scale = 0 dB). The nominal differential
DAC channel output voltage with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is 600 Ω
from OUT + to OUT –.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
11
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
power-supply rejection, VDD = 5 V (unless otherwise noted)(see Note 17)
PARAMETER
TEST CONDITIONS
MIN
TYP
Supply
Supply-voltage
voltage rejection ratio,
ratio ADC channel
fi = 0 to 30 kHz
fi = 30 to 50 kHz
50
Supply
Supply-voltage
voltage rejection ratio,
ratio DAC channel
fi = 0 to 30 kHz
fi = 30 to 50 kHz
40
DGTL VDD Supply
Supply-voltage
voltage rejection ratio,
ratio ADC channel
fi = 0 to 30 kHz
fi = 30 to 50 kHz
50
ADC VDD
DAC VDD
UNIT
55
45
55
Single ended,
fi = 0 to 30 kHz
dB
40
fi = 30 to 50 kHz
Differential,
fi = 0 to 30 kHz
DGTL VDD Supply
Supply-voltage
voltage rejection ratio,
ratio DAC channel
MAX
45
40
fi = 30 to 50 kHz
45
NOTE 17: Power-supply rejection measurements are made with both the ADC and the DAC channels idle and a 200-mV peak-to-peak signal
applied to the appropriate supply.
crosstalk attenuation, VDD = 5 V (unless otherwise noted)
PARAMETER
ADC channel crosstalk attenuation
DAC channel crosstalk attenuation
TEST CONDITIONS
MIN
TYP
DAC channel idle with
DIN = 00000000000000,
ADC input = 0 dB,
1020-Hz sine wave,
Gain = 0 dB (see Note 18)
80
ADC channel idle with INP, INM,
AUX IN +, and AUX IN – at ADC VMID
80
DAC channel input = digital equivalent of
a 1020-Hz sine wave (see Note 19)
80
MAX
UNIT
dB
dB
NOTES: 18. The test signal is a 1020-Hz sine wave with a 0 dB = 6-V peak-to-peak reference level for the analog input signal.
19. The input signal is the digital equivalent of a 1020-Hz sine wave (digital full scale = 0 dB). The nominal differential DAC channel output
with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is 600 Ω from OUT + to OUT –.
12
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
monitor output characteristics, VDD = 5 V (unless otherwise noted) (see Note 20)
PARAMETER
TEST CONDITIONS
VO(PP)
Peak-to-peak ac output voltage
Quiescent level = ADC VMID
ZL = 10 kΩ and 60 pF
VOO
Output offset voltage
No load, single ended
relative to ADC VMID
ro
DC output resistance
VOC
G
MIN
TYP
1.3
MAX
1.5
V
5
10
Output common-mode voltage
No load
Voltage gain (see Note 21)
0.5 ADC
VDD
mV
Ω
50
0.4 ADC
VDD
UNIT
0.6 ADC
VDD
Gain = 0 dB
– 0.2
0
0.2
Gain 2 = – 8 dB
– 8.2
–8
– 7.8
Gain 3 = – 18 dB
– 18.4
– 18
– 17.6
Squelch (see Note 22)
V
dB
– 60
NOTES: 20. All monitor output tests are performed with a 10-kΩ load resistance.
21. Monitor gains are measured with a 1020-Hz, 6-V peak-to-peak sine wave applied differentially between IN + and IN –.The monitor
output gains are nominally 0 dB, – 8 dB, and – 18 dB relative to its input; however, the output gains are – 6 dB relative to IN + and
IN – or AUX IN + and AUX IN –.
22. Squelch is measured differentially with respect to ADC VMID.
timing requirements and specifications in master mode
recommended input timing requirements for master mode, VDD = 5 V
MIN
tr(MCLK)
tf(MCLK)
NOM
Master clock rise time
5
Master clock fall time
5
Master clock duty cycle
40%
tw(RESET)
tsu(DIN)
RESET pulse duration
1 MCLK
th(DIN)
DIN hold time after SCLK high (see Figure 3)
DIN setup time before SCLK low (see Figure 3)
POST OFFICE BOX 655303
MAX
ns
ns
60%
25
ns
20
• DALLAS, TEXAS 75265
UNIT
ns
13
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
operating characteristics over recommended range of operating free-air temperature, VDD = 5 V (unless
otherwise noted) (see Note 23)
PARAMETER
tf(SCLK)
tr(SCLK)
MIN
Shift clock fall time (see Figure 3 )
Shift clock rise time (see Figure 3)
TYP
MAX
13
18
ns
18
ns
13
Shift clock duty cycle
45%
UNIT
55%
td(CH-FL)
Delay time from SCLK high to FS low
(see Figure 3, Figure 5, and Note 24)
5
15
ns
td(CH-FH)
td(CH-DOUT)
Delay time from SCLK high to FS high (see Figure 3)
5
20
ns
20
ns
td(CH-DOUTZ)
td(ML-EL)
Delay time from SCLK↑ to DOUT in high-impedance state (see Figure 9)
20
ns
Delay time from MCLK low to EOC low (see Figure 10)
40
ns
td(ML-EH)
tf(EL)
Delay time from MCLK low to EOC high (see Figure 10)
40
ns
EOC fall time (see Figure 10)
13
ns
tr(EH)
EOC rise time (see Figure 10)
13
ns
td(MH-CH)
td(MH-CL)
Delay time from MCLK high to SCLK high
50
ns
Delay time from MCLK high to SCLK low
50
ns
53
ns
Delay time from SCLK high to DOUT valid
(see Figure 3 and Figure 8)
td(MH-FL)
Delay time from MCLK high to FS low
NOTES: 23. All timing specifications are valid with CL = 20 pF.
24. FSD occurs 1/2 shift-clock cycle ahead of FS when the device is operating in the master mode.
14
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
timing requirements and specifications in slave mode and codec emulation mode
recommended input timing requirements for slave mode, VDD = 5 V
MIN
tr(MCLK)
tf(MCLK)
NOM
MAX
UNIT
Master clock rise time
5
ns
Master clock fall time
5
ns
Master clock duty cycle
40%
tw(RESET)
tsu(DIN)
RESET pulse duration
1 MCLK
th(DIN)
tsu(FL-CH)
DIN hold time after SCLK high (see Figure 4)
DIN setup time before SCLK low (see Figure 4)
60%
20
ns
20
± SCLK/4
Setup time from FS low to SCLK high
ns
ns
operating characteristics over recommended range of operating free-air temperature, VDD = 5 V (unless
otherwise noted) (see Note 23)
PARAMETER
MIN
TYP
MAX
125
UNIT
tc(SCLK)
tf(SCLK)
Shift clock cycle time (see Figure 4)
Shift clock fall time (see Figure 4)
18
ns
tr(SCLK)
Shift clock rise time (see Figure 4)
18
ns
Shift clock duty cycle
ns
45%
55%
td(CH-FDL)
td(CH-FDH)
Delay time from SCLK high to FSD low (see Figure 7)
50
ns
Delay time from SCLK high to FSD high
40
ns
td(FL-FDL)
Delay time from FS low to FSD low (slave to slave) (see Figure 6)
40
ns
td(CH-DOUT)
td(CH-DOUTZ)
Delay time from SCLK high to DOUT valid (see Figure 4 and Figure 8)
40
ns
Delay time from SCLK↑ to DOUT in high-impedance state (see Figure 9)
20
ns
td(ML-EL)
td(ML-EH)
Delay time from MCLK low to EOC low (see Figure 10)
40
ns
Delay time from MCLK low to EOC high (see Figure 10)
40
ns
tf(EL)
tr(EH)
EOC fall time (see Figure 10)
13
ns
EOC rise time (see Figure 10)
13
td(MH-CH)
td(MH-CL)
Delay time from MCLK high to SCLK high
50
ns
Delay time from MCLK high to SCLK low
50
ns
ns
NOTE 23: All timing specifications are valid with CL = 20 pF.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
15
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
PARAMETER MEASUREMENT INFORMATION
Rfb
_
R
+
IN + or AUX IN +
To MUX
R
_
IN – or AUX IN –
+
Rfb
Rfb = R for DS03 = 0 and DS02 = 1
Rfb = 2R for DS03 = 1 and DS02 = 0
Rfb = 4R for DS03 = 1 and DS02 = 1
R = 100 kΩ nominal
Figure 2. IN + and IN – Gain-Control Circuitry
Table 1. Gain Control (Analog Input Signal Required for
Full-Scale Bipolar A /D Conversion 2s Complement)†
INPUT CONFIGURATION
Differential configuration
Analog input = IN + – IN –
= AUX IN + – AUX IN –
Single-ended configuration§
Analog input = IN + – VMID
= AUX IN + – VMID
CONTROL REGISTER 4
ANALOG INPUT‡
A /D CONVERSION
RESULT
All
Squelch
DS03
DS02
0
0
0
1
1
0
VID = ± 3 V
VID = ± 1.5 V
1
1
VID = ± 0.75 V
0
0
0
1
1
0
± Full scale
± Full scale
± Full scale
All
VI = ± 1.5 V
VI = ± 1.5 V
± Full scale
± Full scale
† VDD = 5 V
‡ VID = differential input voltage, VI = input voltage referenced to ADC VMID with IN – or AUX IN – connected to ADC VMID. In order to minimize
distortion, it is recommended that the analog input not exceed 0.1 dB below full scale.
§ For single-ended inputs, the analog input voltage must not exceed the supply rails. All single-ended inputs must be referenced to the internal
reference voltage, ADC VMID, for best common-mode performance.
1
16
1
POST OFFICE BOX 655303
VI = ± 0.75 V
Squelch
± Half scale
• DALLAS, TEXAS 75265
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
PARAMETER MEASUREMENT INFORMATION
tf(SCLK)
SCLK
2V
tr(SCLK)
2V
2V
0.8 V
td(CH-FH)
td(CH-FL)
FS†
2V
0.8 V
td(CH-DOUT)
DOUT‡
D15
D14
D13
D12
D11
D2
D1
D0
D13
D12
D11
D2
D1
D0
tsu(DIN)
DIN
D15
D14
th(DIN)
† The time between falling edges of two primary FS signals is the conversion period.
‡ The data on DOUT are shifted out on the rising edge of the shift clock, and the data on DIN are shifted in on the falling edge
of the shift clock.
Figure 3. AIC Stand-Alone and Master-Mode Timing
tf(SCLK)
SCLK
2V
tr(SCLK)
2V
tc(SCLK)
2V
2V
0.8 V
§
FS†
td(CH-DOUT)
DOUT‡
D15
D14
D13
D12
D11
D2
D1
D0
D13
D12
D11
D2
D1
D0
tsu(DIN)
DIN
D15
D14
th(DIN)
† The time between falling edges of two primary FS signals is the conversion period.
‡ The data on DOUT are shifted out on the rising edge of the shift clock, and the data on DIN are shifted in on the falling edge
of the shift clock.
§ The high-to-low transition of FS must must occur within ±1/4 of a shift-clock period around the 2-V level of the shift clock.
Figure 4. AIC Slave and Codec Emulation Mode
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
17
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
PARAMETER MEASUREMENT INFORMATION
2.4 V
SCLK
SCLK period/2
FSD
0.8 V
td(CH-FL)
FS
0.8 V
NOTE A: Timing shown is for the TLC320V343 operating as the master or as a stand-alone device.
Figure 5. Master or Stand-Alone FS and FSD Timing
FS
0.8 V
td(FL-FDL)
FSD
0.8 V
NOTE A: Timing shown is for the TLC320V343 operating in the slave mode (FS and SCLK signals generated externally). The programmed data
value in the FSD register is 0.
Figure 6. Slave FS to FSD Timing
2.4 V
SCLK
0.8 V
td(CH-FDL)
FSD
0.8 V
NOTE A: Timing shown is for the TLC320V343 operating in the slave mode (FS and SCLK signals generated externally). There is a data value
in the FSD register greater than 18 decimal.
Figure 7. Slave SCLK to FSD Timing
18
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
PARAMETER MEASUREMENT INFORMATION
2V
SCLK
0.8 V
td(CH-DOUT)
Hi-Z
DOUT
2.4 V
0.4 V
2.4 V
0.4 V
Figure 8. DOUT Enable Timing from Hi-Z
2V
SCLK
0.8 V
td(CH-DOUTZ)
Hi-Z
0.8 V
DOUT
Figure 9. DOUT Delay Timing to Hi-Z
td(ML-EH)
2V
2V
MCLK
0.8 V
0.8 V
tr(EH)
2.4 V
EOC
td(ML-EL)
2.4 V
0.4 V
0.4 V
tf(EL)
Internal ADC
Conversion Time
Figure 10. EOC Frame Timing
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
19
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
PARAMETER MEASUREMENT INFORMATION
Delay Is m Shift Clocks†
Master
FS
Delay Is m Shift Clocks†
Master FSD,
Slave Device 1 FS
Delay Is m Shift Clocks†
Slave Device 1 FSD,
Slave Device 2 FS
Slave Device 2 FSD,
Slave Device 3 FS
Slave Device
(n – 1) FSD,
Slave Device n FS
† The delay time from any FS signals to the corresponding FSD signals is m shift clocks with the value of m being the
numerical value of the data programmed into the FSD register. In the master mode with slave devices, the same data word
programs the master and all slave devices; therefore, master to slave 1, slave 1 to slave 2, slave 2 to slave 3, etc., have
the same delay time.
Figure 11. Master-Slave Frame-Sync Timing After a Delay Has Been
Programmed into the FSD Registers
t=0
t=1
t=2
Sampling
Period
Master AIC
Only Primary
Frame Sync
FS
MP
MP
MP
1/2 Period
Master AIC
Only Primary
and Secondary
Frame Sync
FS
MP
MS
MP
MS
MP
FSD
Master and Slave FS
AIC Primary
Frame Sync
MP
SP
Master and Slave
AIC Primary and FS
Secondary
Frame Sync
MP
SP
MP = Master Primary
MS = Master Secondary
SP = Slave Primary
SS = Slave Secondary
MS
SS
MP
SP
MP
SP
MS
SS
MP
SP
MP
SP
Figure 12. Master and Slave Frame-Sync Sequence with One Slave
20
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
MS
SS
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
TYPICAL CHARACTERISTICS
ADC LOW-PASS RESPONSE
0
TA = 25°C
FCLK = 144 kHz
Attenuation – dB
– 10
– 20
– 30
– 40
– 50
– 60
0
1
2
3
4
5
6
7
8
fi – Input Frequency – kHz
9
10
Figure 13.
ADC LOW-PASS RESPONSE
0.5
TA = 25°C
FCLK = 144 kHz
0.4
0.3
Attenuation – dB
0.2
0.1
0
– 0.1
– 0.2
– 0.3
– 0.4
– 0.5
0
0.5
1
1.5
2
2.5
3
fi – Input Frequency – kHz
3.5
4
Figure 14.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
21
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
TYPICAL CHARACTERISTICS
ADC GROUP DELAY
1
TA = 25°C
FCLK = 144 kHz
0.9
0.8
t – Time – ms
0.7
0.6
0.5
0.4
0.3
0.2
0.1
0
0
1
2
7
8
3
4
5
6
fi – Input Frequency – kHz
9
10
Figure 15.
ADC BAND-PASS RESPONSE
0
TA = 25°C
fs = 8 kHz
FCLK =144 kHz
Attenuation – dB
– 10
– 20
– 30
– 40
– 50
– 60
0
1
2
3
4
5
6
fi – Input Frequency – kHz
Figure 16.
22
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
7
8
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
TYPICAL CHARACTERISTICS
ADC BAND-PASS RESPONSE
0.5
TA = 25°C
0.4 fs = 8 kHz
FCLK =144 kHz
Attenuation – dB
0.3
0.2
0.1
0
– 0.1
– 0.2
– 0.3
– 0.4
– 0.5
0
0.5
1
1.5
2
2.5
3
fi – Input Frequency – kHz
3.5
4
Figure 17.
ADC HIGH-PASS RESPONSE
–0
Attenuation – dB
–5
– 10
– 15
– 20
– 25
TA = 25°C
fs = 8 kHz
FCLK =144 kHz
– 30
0
50
100
150
200
fi – Input Frequency – kHz
250
Figure 18.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
23
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
TYPICAL CHARACTERISTICS
ADC BAND-PASS GROUP DELAY
1
TA = 25°C
fs = 8 kHz
FCLK =144 kHz
0.9
0.8
t – Time – ms
0.7
0.6
0.5
0.4
0.3
0.2
0.1
0
0
1
2
3
4
5
6
fi – Input Frequency – kHz
7
8
Figure 19.
DAC LOW-PASS RESPONSE
0
TA = 25°C
fs = 9.6 kHz
FCLK =144 kHz
Attenuation – dB
– 10
– 20
– 30
– 40
– 50
– 60
0
1
2
3
4
5
6
7
8
fi – Input Frequency – kHz
Figure 20.
24
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
9
10
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
TYPICAL CHARACTERISTICS
DAC LOW-PASS RESPONSE
0.5
TA = 25°C
0.4 fs = 9.6 kHz
FCLK =144 kHz
0.3
Attenuation – dB
0.2
0.1
0
– 0.1
– 0.2
– 0.3
– 0.4
– 0.5
0
0.5
3.5
1
1.5
2
2.5
3
fi – Input Frequency – kHz
4
Figure 21.
DAC LOW-PASS GROUP DELAY
1
TA = 25°C
fs = 9.6 kHz
FCLK =144 kHz
0.9
0.8
t – Time – ms
0.7
0.6
0.5
0.4
0.3
0.2
0.1
0
0
1
2
3
4
5
6
7
8
9
10
fi – Input Frequency – kHz
Figure 22.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
25
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
TYPICAL CHARACTERISTICS
DAC (sin x)/x CORRECTION FILTER RESPONSE
4
Magnitude – dB
2
0
–2
TA = 25°C
Input = ± 3-V Sine Wave
–4
–6
0
2
4
6
8
10 12 14 16
Normalized Frequency
18
20
Figure 23.
DAC (sin x)/x CORRECTION FILTER RESPONSE
500
TA = 25°C
Input = ± 3-V Sine Wave
Group Delay – µ s
400
300
200
100
0
0
2
4
6
8
10 12 14 16
Normalized Frequency
Figure 24.
26
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
18
20
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
TYPICAL CHARACTERISTICS
DAC (sin x)/x CORRECTION ERROR
2
TA = 25°C
Input = ± 3-V Sine Wave
1.6
1.2
(sin x) /x Correction
Magnitude – dB
0.8
0.4
Error
0
– 0.4
– 0.8
19.2-kHz (sin x) /x
Distortion
–1.2
–1.6
–2
0
1
2
3
4
5
6
7
8
9
10
Normalized Frequency
Figure 25.
APPLICATION INFORMATION
TLC320V343
DAC VDD
14
10
11
12
DAC VMID
MCLK
DIN
DAC GND
DOUT
ADC VDD
FS
ADC VMID
13
ADC GND
SCLK
5
5V
6
7
0.1 µF
0.1 µF
24
5V
23
22
0.1 µF
0.1 µF
9
5V
DGTL VDD
DGTL GND
0.1 µF
20
DGND
AGND
Figure 26. Stand-Alone Mode (to DSP Interface)
NOTE A: Terminal numbers shown are for the FN package.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
27
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
MECHANICAL DATA
FN (S-PQCC-J**)
PLASTIC J-LEADED CHIP CARRIER
20 PIN SHOWN
Seating Plane
0.004 (0,10)
0.180 (4,57) MAX
0.120 (3,05)
0.090 (2,29)
D
D1
0.020 (0,51) MIN
3
1
19
0.032 (0,81)
0.026 (0,66)
4
E
18
D2 / E2
E1
D2 / E2
14
8
0.021 (0,53)
0.013 (0,33)
0.007 (0,18) M
0.050 (1,27)
9
13
0.008 (0,20) NOM
D/E
D2 / E2
D1 / E1
NO. OF
PINS
**
MIN
MAX
MIN
MAX
MIN
MAX
20
0.385 (9,78)
0.395 (10,03)
0.350 (8,89)
0.356 (9,04)
0.141 (3,58)
0.169 (4,29)
28
0.485 (12,32)
0.495 (12,57)
0.450 (11,43)
0.456 (11,58)
0.191 (4,85)
0.219 (5,56)
44
0.685 (17,40)
0.695 (17,65)
0.650 (16,51)
0.656 (16,66)
0.291 (7,39)
0.319 (8,10)
52
0.785 (19,94)
0.795 (20,19)
0.750 (19,05)
0.756 (19,20)
0.341 (8,66)
0.369 (9,37)
68
0.985 (25,02)
0.995 (25,27)
0.950 (24,13)
0.958 (24,33)
0.441 (11,20)
0.469 (11,91)
84
1.185 (30,10)
1.195 (30,35)
1.150 (29,21)
1.158 (29,41)
0.541 (13,74)
0.569 (14,45)
4040005 / B 10/94
NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-018
28
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
MECHANICAL DATA
PM (S-PQFP-G64)
PLASTIC QUAD FLATPACK
0,27
0,17
0,50
0,08 M
33
48
49
32
64
17
0,13 NOM
1
16
7,50 TYP
Gage Plane
10,20
SQ
9,80
12,20
SQ
11,80
0,25
0,05 MIN
0°– 7°
0,75
0,45
1,45
1,35
Seating Plane
0,08
1,60 MAX
4040152 / B 10/94
NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MO-136
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
29
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO
BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright  1998, Texas Instruments Incorporated