Datasheet

PT7C4512
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
PLL Clock Multiplier
Features
Description

Zero ppm multiplication error
This Clock Multiplier is the most cost-effective way to

Input crystal frequency of 5 - 40 MHz
generate a high quality, high frequency clock outputs

Input clock frequency of 4 - 50 MHz
from lower frequency crystal or clock input. It is

Output clock frequencies up to 200 MHz
designed to replace crystal oscillators in most electronic

Low period jitter 80ps (100~200MHz)
systems, clock multipliers and frequency translation

Duty cycle of 45/55% of output clock up to 160MHz
devices with low output jitter. The device implements a

9 selectable frequencies controlled by S0, S1 pins
standard fundamental mode using PLL techniques and

Operating voltages of 3.0 to 5.5V

Lead free SOIC-8 package
inexpensive crystal to produce output clocks up to 200
MHz.
Pin Configuration
The internal Logic divider is to generate nine different
popular multiplication factors, allowing one chip to
1
X1/ICLK
X2
8
2
Vcc
S1
7
3
GND
S0
6
4
REF
CLK
5
output many common frequencies.
SOIC-8 package
Pin Description
Name
X1/ICLK
Vcc
GND
Pin No.
1
2
3
Type
X1
P
P
REF
4
O
CLK
5
O
S0
6
T1
S1
7
T1
X2
8
XO
Description
Crystal connection or clock input.
Connect to +3.3V or +5V.
Connect to ground.
Buffered crystal oscillator output
clock
Clock output per Clock Output
Table.
Multiplier select pin 0, connect to
GND or Vcc or floating (no
connection).
Multiplier select pin 1, connect to
GND or Vcc or floating (no
connection).
Crystal connection. Leave
unconnected for clock input.
2014-08-0003
Clock Output Table
S1
S0
CLK
0
0
×41)
0
M2)
×(16/3)
0
1
×5
M
0
×2.5
M
M
×2
M
1
×(10/3)
1
0
×6
1
M
×3
1
1
×8
1) Note: CLK output frequency=ICLK×4.
2) Note: M=Leave unconnected (self-biases to
Vcc/2).
PT0152-7
1
08/14/14
PT7C4511
PLL Clock Multiplier
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Block Diagram
S0
PLL Clock Synthesis
and
Control Circuit
S1
Output
Buffer
CLK
Output
Buffer
REF
X1/ICLK
X2
Crystal
Oscillator
VCC
GND
External Components
pads for small capacitors from X1 to ground and from
X2 to ground. These capacitors are used to adjust the
stray capacitance of the board to match the nominally
required crystal load capacitance. Because load
capacitance can only be increased in this trimming
process, it is important to keep stray capacitance to a
minimum by using very short PCB traces (and no vias)
between the crystal and device. Crystal capacitors, if
needed, must be connected from each of the pins X1
and X2 to ground. The value (in pF) of these crystal
caps should equal CL*2. In this equation, CL= crystal
load capacitance in pF. Example: For a crystal with a 15
pF load capacitance, each crystal capacitor would be
30pF.
Decoupling Capacitor
As with any high-performance mixed-signal IC, the
PT7C4512 must be isolated from system power supply
noise to perform optimally. A decoupling capacitor of
0.01μF or 0.1uF must be connected between VCC and
the GND. It must be connected close to the PT7C4512
to minimize lead inductance. No external power supply
filtering is required for the PT7C4512.
Series Termination Resistor
A 33Ω terminating resistor can be used next to the
CLK pin for trace lengths over one inch.
Crystal Load Capacitors
There is no on-chip capacitance build-in chip. A
parallel resonant, fundamental mode crystal should be
used. The device crystal connections should include
Maximum Ratings
Storage Temperature..................................................................................... - 65oC to +150oC
Ambient Operating Temperature...................................................................-40oC to +85oC
Supply Voltage to Ground Potential (VCC)................................................... - 0.3V to +7.0V
Inputs(Referenced to GND) ............................................. -0.5V to VCC +0.5V
Clock Output(Referenced to GND)................................ -0.5V to VCC +0.5V
Soldering Temperature(Max of 10 seconds).................... 260 oC (Max. 10s)
Note:
Stresses greater than those listed under MAXIMUM
RATINGS may cause permanent damage to the
device. This is a stress rating only and functional
operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to
absolute maximum rating conditions for extended
periods may affect reliability.
Recommended Operating Conditions
Sym
Parameter
Conditions
Min
Typ
Max
Unit
VCC
Supply voltage
-
3.0
-
5.5
V
TA
Operating temperature
-
-40
-
+85
°C
2014-08-0003
PT0152-7
2
08/14/14
PT7C4511
PLL Clock Multiplier
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
DC Electrical Characteristics
(VCC = 3.3V±0.3V, TA = -40 ~ 85ºC, unless otherwise noted)
Sym.
Parameter
Test Condition
Pin
Min.
Typ.
Max.
Unit
Vcc
Supply Voltage
-
Vcc
3
3.3
3.6
V
Icc
Supply Current
no load, 20MHz
crystal,100MHz output
Vcc
-
12
20
mA
VIH
Input Logic High
-
ICLK
(Vcc/2)+1
Vcc/2
-
V
VIL
Input Logic Low
-
ICLK
-
Vcc/2
(Vcc/2)-1
V
VIH
Input Logic High
-
S0, S1
Vcc-0.5
-
-
V
VIM
Input mid-level
-
S0, S1
-
Vcc/2
-
V
VIL
Input Logic Low
-
S0, S1
-
-
0.5
V
VOH
High-level output voltage
IOH = -12mA
CLK
2.4
-
-
V
VOL
Low-level output voltage
IOL = 12mA
CLK
-
-
0.4
V
Short Circuit Current
-
CLK
-
30
-
mA
Pin
Min.
Typ.
Max.
Unit
IS
(VCC = 5.0V±0.5V, TA = -40 ~ 85ºC, unless otherwise noted)
Sym.
Parameter
Test Condition
Vcc
Supply Voltage
-
Vcc
4.5
5.0
5.5
V
Icc
Supply Current
no load, 20MHz
crystal,100MHz output
Vcc
-
20
30
mA
VIH
Input Logic High
-
ICLK
(Vcc/2)+1
Vcc/2
-
V
VIL
Input Logic Low
-
ICLK
-
Vcc/2
(Vcc/2)-1
V
VIH
Input Logic High
-
S0, S1
Vcc-0.4
-
-
V
VIM
Input mid-level
-
S0, S1
-
Vcc/2
-
V
VIL
Input Logic Low
-
S0, S1
-
-
0.4
V
VOH
High-level output voltage
IOH = -12mA
CLK
Vcc-0.5
-
-
V
VOL
Low-level output voltage
IOL = 12mA
CLK
-
-
0.4
V
Short Circuit Current
-
CLK
-
70
-
mA
IS
Test circuits
1>Load circuit for output clock duty cycle, rise and fall time Measurement
33om
From Output
Under Test
15pF
2>Timing Definitions for output clock rise and fall time Measurement
2014-08-0003
PT0152-7
3
08/14/14
PT7C4511
PLL Clock Multiplier
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
AC Electrical Characteristics
(VCC = 3.3V±0.3V, TA = -40 ~ 85ºC, unless otherwise noted)
Sym.
fIN
fOUT
Parameter
Pin
Min.
Typ.
Max.
Unit
Crystal
ICLK
5
-
40
MHz
Clock
ICLK
4
-
50
MHz
Vcc: 3.0 to 3.6V
CLK
20
-
180
MHz
CLK
-
1
-
ns
CLK
-
1
-
ns
CLK
45
50
55
%
CLK
40
60
%
-
10
-
-
kHz
CLK
-
-
120
ps
Pin
Min.
Typ.
Max.
Unit
Crystal
ICLK
5
-
40
MHz
Clock
ICLK
4
-
50
MHz
Vcc: 4.5 to 5.5V
CLK
20
-
200
MHz
CLK
-
1.2
-
ns
CLK
-
1.2
-
ns
CLK
45
50
55
%
CLK
40
60
%
-
10
-
-
kHz
CLK
-
-
120
ps
Input Frequency
Output Frequency**
tR
Output clock rise time
tF
Output clock fall time
Duty
Test Condition
Output clock duty cycle
0.8 to 2.0V, with 15pF
load
2.0 to 0.8V, with 15pF
load
At Vcc/2, below
160MHz
At Vcc/2, 160MHz to
180MHz
PLL bandwidth*
-
Period Jitter
70MHz~160MHz, 25C
Note:
*: Only reference for design
**: The phase relationship between input and output clocks can change at power up.
(VCC = 5.0V±0.5V, TA = -40 ~ 85ºC, unless otherwise noted)
Sym.
fIN
fOUT
Parameter
Input Frequency
Output Frequency**
tR
Output clock rise time
tF
Output clock fall time
Duty
Test Condition
Output clock duty cycle
20%Vcc to 80%Vcc,
with 15pF load
80%Vcc to 20%Vcc,
with 15pF load
At Vcc/2,
below160MHz
At Vcc/2, 160MHz to
200MHz
PLL bandwidth*
-
Period Jitter
70MHz~200MHz, 25C
Note:
*: Only reference for design
**: The phase relationship between input and output clocks can change at power up.
2014-08-0003
PT0152-7
4
08/14/14
PT7C4511
PLL Clock Multiplier
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Mechanical Information
SOIC-8
Ordering Information
Part No.
Package Code
Package
PT7C4512WE
W
Lead free and Green 8-pin SOIC
Note:

E = Pb-free and Green

Adding X Suffix= Tape/Reel
Pericom Semiconductor Corporation  1-800-435-2336  www.pericom.com
Pericom reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply
the best possible product. Pericom does not assume any responsibility for use of any circuitry described other than the circuitry embodied in Pericom product. The
company makes no representations that circuitry described herein is free from patent infringement or other rights, of Pericom.
2014-08-0003
PT0152-7
5
08/14/14