Si52147 PCI-E XPRESS G EN 1, G EN 2, & G EN 3 N IN E O UTPUT C L O C K G ENERATOR Features Ordering Information: See page 20. Applications Pin Assignments 43 42 41 SCLK 44 SDATA XOUT 45 VDD_CORE XIN/CLKIN 46 40 39 38 37 1 36 DIFF8 VDD_DIFF 2 35 DIFF8 OE_DIFF01 3 34 VDD_DIFF OE_DIFF11 4 33 DIFF7 SSON2 5 VSS_DIFF 6 VSS_DIFF 7 OE_DIFF21 8 29 VSS_DIFF OE_DIFF31 9 28 DIFF5 OE_DIFF[4:5]1 10 27 DIFF5 32 DIFF7 31 DIFF6 49 GND 30 DIFF6 26 DIFF4 OE_DIFF[6:8]1 11 25 DIFF4 13 14 15 16 17 18 19 20 21 22 23 24 DIFF2 DIFF3 DIFF3 VDD_DIFF VSS_DIFF 12 DIFF2 VDD_DIFF Functional Block Diagram 47 VDD_DIFF DIFF1 The Si52147 is a high-performance, PCIe clock generator that can source nine PCIe clocks from a 25 MHz crystal or clock input. The clock outputs are compliant to PCIe Gen 1, Gen 2, and Gen 3 specifications. The device has six hardware output enable control pins for enabling and disabling differential outputs. A spread spectrum control pin for EMI reduction is also available. The small footprint and low power consumption makes the Si52147 the ideal clock solution for consumer and embedded applications. 48 NC Description NC Wireless access point Servers CKPWRGD/PDB1 VSS_CORE Network attached storage Multi-function printer DIFF1 VSS_DIFF NC VSS_DIFF DIFF0 I2C support with readback capabilities Triangular spread spectrum profile for maximum electromagnetic interference (EMI) reduction Industrial temperature: –40 to 85 oC 3.3 V power supply 48-pin QFN package NC Up to nine PCI-Express clock outputs DIFF0 PCI-Express Gen 1, Gen 2, & Gen 3 compliant Supports Serial-ATA (SATA) at 100 MHz Low power push-pull HCSL compatible differential outputs No termination resistors required Output enable pins for all clocks Spread enable pin 25 MHz crystal input or clock input VDD_DIFF Notes: 1. Internal 100 kohm pull-up. 2. Internal 100 kohm pull-down. DIFF0 Patents pending XIN/CLKIN DIFF1 XOUT DIFF2 DIFF3 PLL1 (SSC) Divider DIFF4 DIFF5 DIFF6 SCLK SDATA Control & Memory DIFF7 CKPWRGD/PDB Control OE [8:0] RAM DIFF8 SSON Rev. 1.2 2/14 Copyright © 2014 by Silicon Laboratories Si52147 Si52147 2 Rev. 1.2 Si52147 TABLE O F C ONTENTS Section Page 1. Electrical Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4 2. Functional Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7 2.1. Crystal Recommendations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7 2.2. CKPWRGD/PDB (Power Down) Pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8 2.3. PDB (Power Down) Assertion . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8 2.4. PDB Deassertion . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8 2.5. OE Pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8 2.6. OE Assertion . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8 2.7. OE Deassertion . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8 2.8. SSON Pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8 3. Test and Measurement Setup . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9 4. Control Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11 4.1. I2C Interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 4.2. Data Protocol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11 5. Pin Descriptions: 48-Pin QFN . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 6. Ordering Guide . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 7. Package Outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 Document Change List . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .22 Contact Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .24 Rev. 1.2 3 Si52147 1. Electrical Specifications Table 1. DC Electrical Specifications Parameter Symbol Test Condition Min Typ Max Unit 3.3 V Operating Voltage VDD core 3.3 ±5% 3.135 3.3 3.465 V 3.3 V Input High Voltage VIH Control input pins 2.0 — VDD + 0.3 V 3.3 V Input Low Voltage VIL Control input pins VSS – 0.3 — 0.8 V Input High Voltage VIHI2C SDATA, SCLK 2.2 — — V Input Low Voltage VILI2C SDATA, SCLK — — 1.0 V Input High Leakage Current IIH Except internal pull-down resistors, 0 < VIN < VDD — — 5 A Input Low Leakage Current IIL Except internal pull-up resistors, 0 < VIN < VDD –5 — — A High-impedance Output Current IOZ –10 — 10 A Input Pin Capacitance CIN 1.5 — 5 pF COUT — — 6 pF LIN — — 7 nH Power Down Current IDD_PD — — 1 mA Dynamic Supply Current IDD_3.3V — — 85 mA Output Pin Capacitance Pin Inductance 4 All outputs enabled. Differential clocks with 5” traces and 2 pF load. Rev. 1.2 Si52147 Table 2. AC Electrical Specifications Parameter Symbol Test Condition Min Typ Max Unit LACC Measured at VDD/2 differential — — 250 ppm TDC Measured at VDD/2 47 — 53 % CLKIN Rise and Fall Times TR/TF Measured between 0.2 VDD and 0.8 VDD 0.5 — 4.0 V/ns CLKIN Cycle to Cycle Jitter TCCJ Measured at VDD/2 — — 250 ps CLKIN Long Term Jitter TLTJ Measured at VDD/2 — — 350 ps Input High Voltage VIH XIN/CLKIN pin 2 — VDD+0.3 V Input Low Voltage VIL XIN/CLKIN pin — — 0.8 V Input High Current IIH XIN/CLKIN pin, VIN = VDD — — 35 uA Input Low Current IIL XIN/CLKIN pin, 0 < VIN <0.8 –35 — — uA TDC Measured at 0 V differential 45 — 55 % TSKEW Measured at 0 V differential — — 800 ps Cycle to Cycle Jitter TCCJ Measured at 0 V differential — 35 50 ps PCIe Gen 1 Pk-Pk Jitter Pk-Pk PCIe Gen 1 0 40 50 ps PCIe Gen 2 Phase Jitter RMSGEN2 10 kHz < F < 1.5 MHz 0 1.8 2.0 ps 1.5 MHz < F < Nyquist 0 1.8 2.1 ps RMSGEN3 Includes PLL BW 2–4 MHz, CDR = 10 MHz 0 0.5 0.6 ps Long Term Accuracy LACC Measured at 0 V differential — — 100 ppm Rising/Falling Slew Rate TR/TF Measured differentially from ±150 mV 1 — 8 V/ns Voltage High VHIGH — — 1.15 V Voltage Low VLOW –0.3 — — V VOX 300 — 550 mV — –0.5 — % Crystal Long-term Accuracy Clock Input CLKIN Duty Cycle DIFF at 0.7 V Duty Cycle Output-to-Output skew PCIe Gen 3 Phase Jitter Crossing Point Voltage at 0.7 V Swing Spread Range SPR-2 Down spread Modulation Frequency FMOD 30 31.5 33 kHz Clock Stabilization from Power-up TSTABLE — — 1.8 ms Stopclock Set-up Time TSS 10.0 — — ns Enable/Disable and Setup Note: Visit www.pcisig.com for complete PCIe specifications. Rev. 1.2 5 Si52147 Table 3. Absolute Maximum Conditions Parameter Symbol Test Condition Min Typ Max Unit VDD_3.3V Functional — — 4.6 V Input Voltage VIN Relative to VSS –0.5 — 4.6 VDC Temperature, Storage TS Non-functional –65 — 150 °C Temperature, Operating Ambient TA Functional –40 — 85 °C Temperature, Junction TJ Functional — — 150 °C Dissipation, Junction to Case ØJC JEDEC (JESD 51) — — 22 °C/W Dissipation, Junction to Ambient ØJA JEDEC (JESD 51) — — 30 °C/W ESDHBM JEDEC (JESD 22-A114) 2000 — — V UL-94 UL (Class) Main Supply Voltage ESD Protection (Human Body Model) Flammability Rating V–0 Note: While using multiple power supplies, the voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is not required. 6 Rev. 1.2 Si52147 2. Functional Description 2.1. Crystal Recommendations If using crystal input, the device requires a parallel resonance 25 MHz crystal. Table 4. Crystal Recommendations Frequency (Fund) Cut Loading Load Cap 25 MHz AT Parallel 12–15 pF Shunt Cap (max) Motional (max) Tolerance (max) Stability (max) Aging (max) 5 pF 0.016 pF 35 ppm 30 ppm 5 ppm 2.1.1. Crystal Loading Crystal loading is critical in achieving low ppm performance. In order to achieve low/zero ppm error, use the calculations in section 2.1.2 to estimate the appropriate capacitive loading (CL). Figure 1 shows a typical crystal configuration using the two trim capacitors. It is important that the trim capacitors are in series with the crystal. Figure 1. Crystal Capacitive Clarification 2.1.2. Calculating Load Capacitors In addition to the standard external trim capacitors, consider the trace capacitance and pin capacitance to calculate the crystal loading correctly. The capacitance on each side is in series with the crystal. The total capacitance on both sides is twice the specified crystal load capacitance (CL). Trim capacitors are calculated to provide equal capacitive loading on both sides. Figure 2. Crystal Loading Example Use the following formulas to calculate the trim capacitor values for Ce1 and Ce2. Rev. 1.2 7 Si52147 Load Capacitance (each side) Ce = 2 x CL – (Cs + Ci) Total Capacitance (as seen by the crystal) CLe = 1 1 ( Ce1 + Cs1 + Ci1 + 1 Ce2 + Cs2 + Ci2 ) CL: Crystal load capacitance CLe: Actual loading seen by crystal using standard value trim capacitors Ce: External trim capacitors Cs: Stray capacitance (terraced) Ci : Internal capacitance (lead frame, bond wires, etc.) 2.2. CKPWRGD/PDB (Power Down) Pin The CKPWRGD/PDB pin is a dual-function pin. During initial power up, the pin functions as the CKPWRGD pin. Upon the first power up, if the CKPWRGD pin is low, the outputs will be disabled, but the crystal oscillator and I2C logics will be active. Once the CKPWRGD pin has been sampled high by the clock chip, the pin assumes a PDB functionality. When the pin has assumed a PDB functionality and is pulled low, the device will be placed in power down mode. The CKPWRGD/PDB pin is required to be driven at all times even though it has an internal 100 k resistor. 2.3. PDB (Power Down) Assertion The PDB pin is an asynchronous active low input used to disable all output clocks in a glitch-free manner. All outputs will be driven low in power down mode. In power down mode, all outputs, the crystal oscillator, and the I2C logic are disabled. 2.4. PDB Deassertion When a valid rising edge on CKPWRGD/PDB pin is applied, all outputs are enabled in a glitch-free manner within two to six output clock cycles. 2.5. OE Pin The OE pin is an active high input used to enable and disable the output clock. To enable the output clock, the OE pin and the I2C OE bit need to be a logic high. By default, the OE pin and the I2C OE bit are set to a logic high. There are two methods to disable the output clock: the OE pin is pulled to a logic low, or the I2C OE bit is set to a logic low. The OE pin is required to be driven at all times even though it has an internal 100 k resistor. 2.6. OE Assertion The OE pin is an active high input used for synchronous stopping and starting the respective output clock while the rest of the clock generator continues to function. The assertion of the OE function is achieved by pulling the OE pin and the I2C OE bit high which causes the respective stopped output to resume normal operation. No short or stretched clock pulses are produced when the clocks resume. The maximum latency from the assertion to active outputs is no more than two to six output clock cycles. 2.7. OE Deassertion The OE function is deasserted by pulling the pin or the I2C OE bit to a logic low. The corresponding output is stopped cleanly and the final output state is driven low. 2.8. SSON Pin The SSON pin is an active input used to enable –0.5% spread spectrum on the outputs. When sampled high, –0.5% spread is enabled on the output clocks. When sampled low, the output clocks are non-spread. 8 Rev. 1.2 Si52147 3. Test and Measurement Setup Figure 3 shows the test load configuration for the HCSL compatible output clocks. M e a s u re m e n t P o in t L1 O U T+ 5 0 2 pF L1 = 5" M e a s u re m e n t P o in t L1 O U T- 5 0 2 pF Figure 3. 0.7 V Differential Load Configuration Please reference application note AN781 for recommendations on how to terminate the differential outputs for LVDS, LVPECL, or CML signalling levels. Figure 4. Differential Output Signals (for AC Parameters Measurement) Rev. 1.2 9 Si52147 VMIN = –0.30V VMIN = –0.30V Figure 5. Single-ended Measurement for Differential Output Signals (for AC Parameters Measurement) 10 Rev. 1.2 Si52147 4. Control Registers 4.1. I2C Interface To enhance the flexibility and function of the clock synthesizer, an I2C interface is provided. Through the I2C interface, various device functions are available, such as individual clock output enablement. The registers associated with the I2C interface initialize to their default setting at power-up. The use of this interface is optional. Clock device register changes are normally made at system initialization, if any are required. 4.2. Data Protocol The clock driver I2C protocol accepts byte write, byte read, block write, and block read operations from the controller. For block write/read operation, access the bytes in sequential order from lowest to highest (most significant bit first) with the ability to stop after any complete byte is transferred. For byte write and byte read operations, the system controller can access individually indexed bytes. The block write and block read protocol is outlined in Table 5 while Table 6 outlines byte write and byte read protocol. The slave receiver address is 11010110 (D6h). Table 5. Block Read and Block Write Protocol Block Write Protocol Bit 1 8:2 Block Read Protocol Description Bit Start 1 Slave address—7 bits 8:2 Description Start Slave address–7 bits 9 Write 9 Write 10 Acknowledge from slave 10 Acknowledge from slave 18:11 Command Code—8 bits 18:11 19 Acknowledge from slave 19 Acknowledge from slave Byte Count—8 bits 20 Repeat start 27:20 28 36:29 37 45:38 Acknowledge from slave 27:21 Command Code–8 bits Slave address–7 bits Data byte 1–8 bits 28 Read = 1 Acknowledge from slave 29 Acknowledge from slave Data byte 2–8 bits 46 Acknowledge from slave .... Data Byte/Slave Acknowledges .... Data Byte N–8 bits .... Acknowledge from slave .... Stop 37:30 38 46:39 47 55:48 Rev. 1.2 Byte Count from slave–8 bits Acknowledge Data byte 1 from slave–8 bits Acknowledge Data byte 2 from slave–8 bits 56 Acknowledge .... Data bytes from slave/Acknowledge .... Data Byte N from slave–8 bits .... NOT Acknowledge .... Stop 11 Si52147 Table 6. Byte Read and Byte Write Protocol Byte Write Protocol Bit 1 8:2 Byte Read Protocol Description Bit Start 1 Slave address–7 bits 8:2 Start Slave address–7 bits 9 Write 9 Write 10 Acknowledge from slave 10 Acknowledge from slave 18:11 19 27:20 Command Code–8 bits 18:11 Command Code–8 bits Acknowledge from slave 19 Acknowledge from slave Data byte–8 bits 20 Repeated start 28 Acknowledge from slave 29 Stop 27:21 Rev. 1.2 Slave address–7 bits 28 Read 29 Acknowledge from slave 37:30 12 Description Data from slave–8 bits 38 NOT Acknowledge 39 Stop Si52147 Control Register 0. Byte 0 Bit D7 D6 D5 D4 D3 D2 D1 D0 R/W R/W R/W R/W R/W R/W R/W R/W D2 D1 D0 DIFF1_OE DIFF2_OE DIFF3_OE R/W R/W R/W Name Type Reset settings = 00000000 Bit Name 7:0 Reserved Function Control Register 1. Byte 1 Bit D7 D6 D5 Name Type D4 D3 DIFF0_OE R/W R/W R/W R/W R/W Reset settings = 00010111 Bit Name 7:5 Reserved 4 DIFF0_OE Function Output Enable for DIFF0. 0: Output disabled. 1: Output enabled. 3 Reserved 2 DIFF1_OE Output Enable for DIFF1. 0: Output disabled. 1: Output enabled. 1 DIFF2_OE Output Enable for DIFF2. 0: Output disabled. 1: Output enabled. 0 DIFF3_OE Output Enable for DIFF3. 0: Output disabled. 1: Output enabled. Rev. 1.2 13 Si52147 Control Register 2. Byte 2 Bit D7 D6 D5 D4 D3 Name DIFF4_OE DIFF5_OE DIFF6_OE DIFF7_OE DIFF8_OE Type R/W R/W R/W R/W R/W Reset settings = 11111000 Bit Name 7 DIFF4_OE Function Output Enable for DIFF4. 0: Output disabled. 1: Output enabled. 6 DIFF5_OE Output Enable for DIFF5. 0: Output disabled. 1: Output enabled. 5 DIFF6_OE Output Enable for DIFF6. 0: Output disabled. 1: Output enabled. 4 DIFF7_OE Output Enable for DIFF7. 0: Output disabled. 1: Output enabled. 3 DIFF8_OE Output Enable for DIFF8. 0: Output disabled. 1: Output enabled. 2:0 14 Reserved Rev. 1.2 D2 D1 D0 R/W R/W R/W Si52147 Control Register 3. Byte 3 Bit D7 D6 Name Type D5 D4 D3 Rev Code[3:0] R/W R/W R/W D2 D1 D0 Vendor ID[3:0] R/W R/W R/W R/W R/W D3 D2 D1 D0 R/W R/W R/W R/W Reset settings = 00001000 Bit Name Function 7:4 Rev Code[3:0] Program Revision Code. 3:0 Vendor ID[3:0] Vendor Identification Code. Control Register 4. Byte 4 Bit D7 D6 D5 D4 Name Type BC[7:0] R/W R/W R/W R/W Reset settings = 00000110 Bit Name 7:0 BC[7:0] Function Byte Count Register. Rev. 1.2 15 Si52147 Control Register 5. Byte 5 Bit D7 D6 D5 D4 D3 D2 D1 D0 R/W R/W R/W R/W Name DIFF_Amp_Sel DIFF_Amp_Cntl[2] DIFF_Amp_Cntl[1] DIFF_Amp_Cntl[0] Type R/W R/W R/W R/W Reset settings = 11011000 Bit Name 7 DIFF_Amp_Sel Function Amplitude Control for DIFF Differential Outputs. 0: Differential outputs with Default amplitude. 1: Differential outputs amplitude is set by Byte 5[6:4]. 16 6 DIFF_Amp_Cntl[2] 5 DIFF_Amp_Cntl[1] 4 DIFF_Amp_Cntl[0] 3:0 Reserved DIFF Differential Outputs Amplitude Adjustment. 000: 300 mV 001: 400 mV 010: 500 mV 100: 700 mV 101: 800 mV 110: 900 mV Rev. 1.2 011: 600 mV 111: 1000 mV Si52147 NC NC VSS_DIFF VSS_CORE NC NC XIN/CLKIN XOUT VDD_CORE CKPWRGD/PDB1 SDATA SCLK 5. Pin Descriptions: 48-Pin QFN 48 47 46 45 44 43 42 41 40 39 38 37 VDD_DIFF 1 36 DIFF8 VDD_DIFF 2 35 DIFF8 OE_DIFF0 1 3 34 VDD_DIFF OE_DIFF1 1 4 33 DIFF7 SSON 2 5 32 DIFF7 VSS_DIFF 6 31 DIFF6 VSS_DIFF 7 30 DIFF6 OE_DIFF2 1 8 29 VSS_DIFF OE_DIFF3 1 9 28 DIFF5 OE_DIFF[4:5]1 10 27 DIFF5 OE_DIFF[6:8]1 11 26 DIFF4 VDD_DIFF 12 49 GND 17 18 19 20 21 VSS_DIFF DIFF1 DIFF1 DIFF2 DIFF2 DIFF3 22 23 24 VSS_DIFF 16 VDD_DIFF 15 DIFF3 14 DIFF0 VDD_DIFF 13 DIFF0 25 DIFF4 Notes: 1. Internal 100 kohm pull-up. 2. Internal 100 kohm pull-down. . Table 7. Si 52147 48-Pin QFN Descriptions Pin # Name Type Description 1 VDD_DIFF PWR 3.3 V Power Supply 2 VDD_DIFF PWR 3.3 V Power Supply 3 OE_DIFF0 I,PU Active high input pin enables DIFF0 (internal 100 k pull-up). 4 OE_DIFF1 I,PU Active high input pin enables DIFF1 (internal 100 k pull-up). 5 SSON I, PD Active high input pin enables –0.5% spread on DIFF clocks (internal 100 k pull-down) 6 VSS_DIFF GND Ground 7 VSS_DIFF GND Ground Rev. 1.2 17 Si52147 Table 7. Si 52147 48-Pin QFN Descriptions (Continued) Pin # Name Type 8 OE_DIFF2 I,PU Active high input pin enables DIFF2 (internal 100 k pull-up). 9 OE_DIFF3 I,PU Active high input pin enables DIFF3 (internal 100 k pull-up). 10 OE_DIFF[4:5] I,PU Active high input pin enables DIFF[4:5] (internal 100 k pull-up). 11 OE_DIFF[6:8] I,PU Active high input pin enables DIFF[6:8] (internal 100 k pull-up). 12 VDD_DIFF PWR 3.3 V Power Supply 13 VDD_DIFF PWR 3.3 V Power Supply 14 DIFF0 O, DIF 0.7 V, 100 MHz differential clock output 15 DIFF0 O, DIF 0.7 V, 100 MHz differential clock output 16 VSS_DIFF 17 DIFF1 O, DIF 0.7 V, 100 MHz differential clock output 18 DIFF1 O, DIF 0.7 V, 100 MHz differential clock output 19 DIFF2 O, DIF 0.7 V, 100 MHz differential clock output 20 DIFF2 O, DIF 0.7 V, 100 MHz differential clock output 21 DIFF3 O, DIF 0.7 V, 100 MHz differential clock output 22 DIFF3 O, DIF 0.7 V, 100 MHz differential clock output 23 VDD_DIFF PWR 3.3V Power Supply 24 VSS_DIFF GND 25 DIFF4 O, DIF 0.7 V, 100 MHz differential clock output 26 DIFF4 O, DIF 0.7 V, 100 MHz differential clock output 27 DIFF5 O, DIF 0.7 V, 100 MHz differential clock output 28 DIFF5 O, DIF 0.7 V, 100 MHz differential clock output 29 VSS_DIFF 30 DIFF6 O, DIF 0.7 V, 100 MHz differential clock output 31 DIFF6 O, DIF 0.7 V, 100 MHz differential clock output 32 DIFF7 O, DIF 0.7 V, 100 MHz differential clock output 33 DIFF7 O, DIF 0.7 V, 100 MHz differential clock output 34 VDD_DIFF 35 DIFF8 O, DIF 0.7 V, 100 MHz differential clock output 36 DIFF8 O, DIF 0.7 V, 100 MHz differential clock output 18 GND GND Description Ground Ground Ground PWR 3.3 V Power Supply Rev. 1.2 Si52147 Table 7. Si 52147 48-Pin QFN Descriptions (Continued) Pin # Name Type Description 2 37 SCLK I I C compatible SCLOCK 38 SDATA I/O 39 CKPWRGD/PDB I, PU 40 VDD_CORE 41 XOUT O 25.00 MHz crystal output, Float XOUT if using only CLKIN (Clock input). 42 XIN/CLKIN I 25.00 MHz crystal input or 3.3 V, 25 MHz Clock Input. 43 NC NC No Connect 44 NC NC No Connect 45 VSS_CORE GND Ground 46 VSS_DIFF GND Ground 47 NC NC No Connect 48 NC NC No Connect 49 GND GND I2C compatible SDATA Active low input pin asserts power down (PDB) and disables all outputs (internal 100 k pull-up). PWR 3.3 V Power Supply Ground for bottom pad of the IC. Rev. 1.2 19 Si52147 6. Ordering Guide Part Number Package Type Temperature Si52147-A01AGM 48-pin QFN Industrial, –40 to 85 C Si52147-A01AGMR 48-pin QFN—Tape and Reel Industrial, –40 to 85 C Lead-free 20 Rev. 1.2 Si52147 7. Package Outline Figure 6 illustrates the package details for the Si52147. Table 8 lists the values for the dimensions shown in the illustration. Figure 6. 48-Pin Quad Flat No Lead (QFN) Package Table 8. Package Diagram Dimensions Symbol Millimeters Min Nom Max 0.70 0.75 0.80 A1 0.00 0.025 0.05 b 0.15 0.20 0.25 A D D2 6.00 BSC 4.30 4.40 e 0.40 BSC E 6.00 BSC 4.50 E2 4.30 4.40 4.50 L 0.30 0.40 0.50 aaa 0.10 bbb 0.10 ccc 0.08 ddd 0.07 Notes: 1. All dimensions shown are in millimeters (mm) unless otherwise noted. 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. 3. This drawing conforms to JEDEC outline MO-220, variation VGGD-8. 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. Rev. 1.2 21 Si52147 DOCUMENT CHANGE LIST Revision 0.1 to Revision 1.0 Updated pinout. Updated Table 2. Updated section 2.1. Updated section 2.1.1. Updated sections 2.2 through 2.8. Updated section 4.2. Updated Table 7. Revision 1.0 to Revision 1.1 Removed Moisture Sensitivity Level specification from Table 3. Revision 1.1 to Revision 1.2 22 Updated Table 2. Updated Section 3. Rev. 1.2 Si52147 NOTES: Rev. 1.2 23 Si52147 CONTACT INFORMATION Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request. Patent Notice Silicon Labs invests in research and development to help our customers differentiate in the market with innovative low-power, small size, analogintensive mixed-signal solutions. Silicon Labs' extensive patent portfolio is a testament to our unique approach and world-class engineering team. The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders. 24 Rev. 1.2