® RT8130B 12V High Efficiency Synchronous Buck PWM Controller General Description Features The RT8130B is a high efficiency single phase synchronous Buck DC/DC controller with 5V/12V supply voltage. High Light Load Efficiency Single 5V to 12V Driver Voltage Integrated High Driving Capability N-MOSFET Gate Drivers 300kHz Fixed Frequency Internal Oscillator 88% Maximum PWM Duty Cycle Power Good Indicator Enable/Disable Control Internal Soft-Start Lossless Low-Side MOSFET RDS(ON) Current Sensing for Over-Current Fault Monitoring LGATE Over-Current Setting (LGOCS) OCP, UVP, OVP, OTP, UVLO The RT8130B has embedded MOSFET gate driver with high driving capability, supporting driving voltage up to 12V for high output current application. This device uses lossless low-side MOSFET R DS(ON) current sense technique for over-current protection with adjustable threshold set by the LGATE pin (LGOCS). Other features include power good indication, enable/disable control and internal soft-start. The RT8130B also provides fault protection functions to protect the power stage output. With above functions, the IC provides customers a costeffective solution for high efficiency power conversion. The RT8130B is available in the WDFN-10L 3x3 package. Ordering Information RT8130B Package Type QW : WDFN-10L 3x3 (W-Type) Applications Lead Plating System G : Green (Halogen Free and Pb Free) Motherboard, Memory/Chip-set Power Graphic Card, GPU/Memory Core Power Low Voltage, High Current DC/DC Regulator Note : Richtek products are : RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. Suitable for use in SnPb or Pb-free soldering processes. Simplified Application Circuit VIN RT8130B BOOT VCC VOUT VCC UGATE VPGOOD PHASE PGOOD LGATE COMP/EN EN GND Copyright © 2016 Richtek Technology Corporation. All rights reserved. DS8130B-02 January 2016 FB is a registered trademark of Richtek Technology Corporation. www.richtek.com 1 RT8130B Pin Configurations Marking Information BOOT PHASE UGATE LGATE GND 1 2 3 4 5 GND (TOP VIEW) 11 10 9 8 7 6 8X= : Product Code PGOOD NC FB COMP/EN VCC 8X=YM DNN YMDNN : Date Code WDFN-10L 3x3 Functional Pin Description Pin No. Pin Name Pin Function 1 BOOT Bootstrap Supply for High-Side Gate Driver. Connect this pin to a power source VCC through a bootstrap diode, and connect a 0.1F or greater ceramic capacitor from this pin to the PHASE pin to supply the power for high-side gate driver. 2 PHASE Switch Node. Connect this pin to the switching node of Buck converter. This pin is also the floating drive return of the high-side MOSFET gate driver. 3 UGATE 4 LGATE 5, GND 11 (Exposed Pad) High-Side MOSFET Gate Driver Output. Connect this pin to the Gate of highside MOSFET for floating drive. Low-Side MOSFET Gate Driver Output. Connect this pin to the Gate of low-side MOSFET. This pin is also used for Over-Current Protection (OCP) threshold setting. Connect a resistor (ROCSET) from this pin to the GND pin to set the OCP threshold. Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. 6 VCC Supply Voltage Input. It is recommended to connect a 1F or greater ceramic capacitor from this pin to the GND pin. VCC also powers the low-side gate driver. 7 COMP/EN Compensation Node. Connect R-C network between this pin and the FB pin for PWM control loop compensation. This pin is also used for enable/disable control. Connect a small signal MOSFET to this pin to implement enable/disable control. 8 FB Feedback Voltage Input. This pin is used for output voltage feedback input and it is also monitored for power good indication, over-voltage and under-voltage protections. Connect this pin to the converter output through voltage divider resistors for output voltage regulation. 9 NC No Internal Connection. PGOOD Power Good Indicator Output. This pin provides an open-drain output. Connect this pin to a voltage source through a pull-up resistor. The PGOOD voltage goes high to indicate the output voltage is in regulation. This pin can be left open if the power good indication function is not used. 10 Copyright © 2016 Richtek Technology Corporation. All rights reserved. www.richtek.com 2 is a registered trademark of Richtek Technology Corporation. DS8130B-02 January 2016 RT8130B Function Block Diagram COMP/EN VCC Regulator BOOT UGATE FB VREF VREF EA + + CMP UV_level PHASE PWM + CMP - VCC + UV - OV_level IOCSET Control Logic - OV OC Current Sense & OCP Comparator VCC LGATE + PGH_level GND + - PGL_level - -1 PGOOD + Operation Under-Voltage Protection The RT8130B is a high efficiency single-phase synchronous Buck controller with integrated MOSFET driver. The controller has a fixed frequency control, a fixed frequency 300kHz oscillator is integrated to minimize external components. If the FB voltage is lower than the UVP threshold during normal operation, UVP will be triggered. When the UVP is triggered, both UGATE and LGATE go low until VCC is resupplied and exceeds the POR rising threshold voltage. Enable If the FB pin voltage is higher than the OVP threshold during normal operation, OVP will be triggered. When OVP is triggered, UGATE will go low and LGATE will go high until VCC is resupplied and exceeds the POR rising threshold voltage. The RT8130B remains in shutdown if the COMP/EN pin is lower than 0.3V (Max). When the COMP/EN pin rises above the enable trip point, the RT8130B will begin a softstart cycle. Over-Voltage Protection Over-Current Threshold Setting Current limit threshold is externally programmed by adding a resistor (ROCSET) between LGATE and GND. Once VCC exceeds the POR threshold, an internal current source IOC flows through ROCSET. The voltage across ROCSET is stored as the current limit protection threshold. After that, the current source is switched off. Copyright © 2016 Richtek Technology Corporation. All rights reserved. DS8130B-02 January 2016 is a registered trademark of Richtek Technology Corporation. www.richtek.com 3 RT8130B Absolute Maximum Ratings (Note 1) Supply Voltage, VCC ------------------------------------------------------------------------------------------------------- 15V BOOT to PHASE ------------------------------------------------------------------------------------------------------------ 15V PGOOD ------------------------------------------------------------------------------------------------------------------------ 15V Input, Output or I/O Voltage ----------------------------------------------------------------------------------------------- −0.3V to 7V PHASE to GND DC ------------------------------------------------------------------------------------------------------------------------------- −5V to 25V < 100ns ------------------------------------------------------------------------------------------------------------------------ −10V to 30V BOOT to GND DC ------------------------------------------------------------------------------------------------------------------------------- −0.3V to 40V < 100ns ------------------------------------------------------------------------------------------------------------------------ −0.3V to 45V UGATE to GND DC ------------------------------------------------------------------------------------------------------------------------------- −0.3V to 40V < 100ns ------------------------------------------------------------------------------------------------------------------------ −10V to 45V UGATE to PHASE DC ------------------------------------------------------------------------------------------------------------------------------- −0.3V to 15V < 100ns ------------------------------------------------------------------------------------------------------------------------ −5V to 20V LGATE to GND DC ------------------------------------------------------------------------------------------------------------------------------- −0.3V to 15V < 100ns ------------------------------------------------------------------------------------------------------------------------ −5V to 20V Power Dissipation, PD @ TA = 25°C (Note 2) WDFN-10L 3x3 --------------------------------------------------------------------------------------------------------------- 3.27W Package Thermal Resistance WDFN-10L 3x3, θJA --------------------------------------------------------------------------------------------------------- 30.5°C/W WDFN-10L 3x3, θJC --------------------------------------------------------------------------------------------------------- 7.5°C/W Junction Temperature ------------------------------------------------------------------------------------------------------- 150°C Lead Temperature (Soldering, 10 sec.) --------------------------------------------------------------------------------- 260°C Storage Temperature Range ---------------------------------------------------------------------------------------------- −65°C to 150°C ESD Susceptibility (Note 3) HBM (Human Body Model) ------------------------------------------------------------------------------------------------ 2kV Recommended Operating Conditions (Note 4) Power Input Voltage, VIN -------------------------------------------------------------------------------------------------- 2.5V to 21V Supply Input Voltage, VCC ------------------------------------------------------------------------------------------------ 4.5V to 13.2V Junction Temperature Range ---------------------------------------------------------------------------------------------- −40°C to 125°C Ambient Temperature Range ---------------------------------------------------------------------------------------------- −40°C to 85°C Copyright © 2016 Richtek Technology Corporation. All rights reserved. www.richtek.com 4 is a registered trademark of Richtek Technology Corporation. DS8130B-02 January 2016 RT8130B Electrical Characteristics (VCC = 12V, TA = 25°C, unless otherwise specified) Parameter Symbol Test Conditions Min Typ Max Unit 4.5 12 13.2 V mA General Supply Input Voltage VCC VCC Supply Current ICC No Load for UGATE/ LGATE -- 2 -- VPORH VCC Rising -- 4.1 4.2 VRORL VCC Falling 3.6 3.8 -- -- 0.3 -- V 3 -- 7 ms VCC POR Threshold VCC POR Hysteresis VFB from 0V to 0.8V V Soft-Start Interval tSS Reference Voltage VREF 0.793 0.8 0.807 V Thermal Shutdown Limit TSD -- 165 -- C Over-Voltage Threshold VOVP Relative to FB Voltage 115 125 135 % Under-Voltage Threshold VUVP Relative to FB Voltage -- 75 -- % OC Current Source IOC 9 10 11 A OC Preset Trigger Voltage VOC_Preset ROCSET is Not Populated -- 0.6 -- V From VCC > 4.5V to Soft-Start -- -- 5 ms -- 1.5 -- A -- 1.5 -- A Protection Over Current Setting Time Delay tOCP MOSFET Gate Driver VBOOT – VPHASE = 12V, Max Source Current VLGATE = 12V, Max Source Current UGATE Drive Source IUGATEsr LGATE Drive Source ILGATEsr UGATE Drive Sink RUGATEsk VUGATE – VPHASE = 0.1V -- 1.8 -- LGATE Drive Sink RLGATEsk VLGATE = 0.1V -- 1.2 -- Dead Time tDEAD -- 30 -- ns PWM Controller EA Open Loop Gain GEA (Note 5) -- 80 -- dB EA Bandwidth BW (Note 5) -- 15 -- MHz Maximum Duty DMAX -- 88 -- % -- 0.9 -- V -- 1.6 -- V -- -- 0.3 V 270 300 330 kHz Ramp Valley Ramp Amplitude VOSC VIN = 12V COMP/EN Disable Threshold PWM Frequency PGOOD Threshold fOSC VPGOOD_H Relative to FB Voltage 0.86 0.89 0.92 VPGOOD_L Relative to FB Voltage 0.68 0.71 0.74 V PGOOD Low Level VOL_PGOOD Sink Current = 4mA -- -- 0.4 V EN to Soft-Start Delay tDELAY_EN -- -- 500 s (Note 5) Copyright © 2016 Richtek Technology Corporation. All rights reserved. DS8130B-02 January 2016 is a registered trademark of Richtek Technology Corporation. www.richtek.com 5 RT8130B Note 1. Stresses beyond those listed “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Note 2. θJA is measured at TA = 25°C on a high effective thermal conductivity four-layer test board per JEDEC 51-7. θJC is measured at the exposed pad of the package. Note 3. Devices are ESD sensitive. Handling precaution is recommended. Note 4. The device is not guaranteed to function outside its operating conditions. Note 5. Guaranteed by design. Copyright © 2016 Richtek Technology Corporation. All rights reserved. www.richtek.com 6 is a registered trademark of Richtek Technology Corporation. DS8130B-02 January 2016 RT8130B Typical Application Circuit VIN 2.5V to 21V DBOOT VCC 5V to 12V VPGOOD up to 12V C1 NC RFB2 13.7k 6 BOOT 1 UGATE 3 PHASE 10 PGOOD 7 CS 4.7nF VCC CBP 2.2µF RPGOOD 10k RS 8.2k EN RT8130B R1 2.2 RBOOT 0 RUGATE 0 DS8130B-02 January 2016 L1 1.2µH 2 LGATE 4 Q2 ROCSET 10k COMP/EN GND 5, 11 (Exposed Pad) Copyright © 2016 Richtek Technology Corporation. All rights reserved. 470µF x 2 VOUT Q1 FB 8 CP 82pF C4 10µF x 4 CBOOT 0.1µF RSNB 1 CSNB 2.2nF RFB1 4.3k R2 560 C2 8.2nF RL COUT 820µF x 2 is a registered trademark of Richtek Technology Corporation. www.richtek.com 7 RT8130B Typical Operating Characteristics Efficiency vs. Output Current 100 95 95 90 90 85 85 Efficiency (%) Efficiency (%) Efficiency vs. Output Current 100 80 75 70 65 80 75 70 65 60 60 VIN = VCC = 5V, VOUT = 1.5V, L = 1μH, DCR = 1.5mΩ 55 50 VIN = VCC = 12V, VOUT = 1.1V, L = 1μH, DCR = 1.5mΩ 55 50 0 2 4 6 8 10 12 14 16 18 0 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 Output Current (A) Output Current (A) Reference Voltage vs. Temperature Load Transient Response 0.804 VOUT (50mV/Div) Reference Voltage (V) 0.803 0.802 0.801 0.800 I LOAD (20A/Div) 0.799 0.798 0.797 0.796 0.795 VIN = VCC = 12V, No Load UGATE (20V/Div) LGATE (20V/Div) VIN = VCC = 12V, VOUT = 1.1V, ILOAD = 6A to 30A 0.794 -50 -25 0 25 50 75 100 Time (100μs/Div) 125 Temperature (°C) Power On from VCC Power Off from VCC VOUT (1V/Div) VOUT (1V/Div) V CC (10V/Div) V CC (10V/Div) UGATE (50V/Div) UGATE (50V/Div) LGATE (10V/Div) LGATE (10V/Div) VIN = VCC = 12V, VOUT = 1.1V, ILOAD = 10A Time (4ms/Div) Copyright © 2016 Richtek Technology Corporation. All rights reserved. www.richtek.com 8 VIN = VCC = 12V, VOUT = 1.1V, ILOAD = 10A Time (4ms/Div) is a registered trademark of Richtek Technology Corporation. DS8130B-02 January 2016 RT8130B Power Off from COMP/EN Power On from COMP/EN VOUT (1V/Div) COMP/EN (2V/Div) VOUT (1V/Div) COMP/EN (2V/Div) UGATE (20V/Div) UGATE (20V/Div) LGATE (10V/Div) VIN = VCC = 12V, VOUT = 1.1V, ILOAD = 10A LGATE (10V/Div) VIN = VCC = 12V, VOUT = 1.1V, ILOAD = 10A Time (2ms/Div) Time (400μs/Div) OCP Short OCP PGOOD (20V/Div) PGOOD (20V/Div) Inductor Current (20A/Div) Inductor Current (20A/Div) UGATE (20V/Div) LGATE (20V/Div) UGATE (20V/Div) LGATE (20V/Div) VIN = VCC = 12V, VOUT = 1.1V, ROCSET = 7.5kΩ VIN = VCC = 12V, VOUT = 1.1V, ROCSET = 7.5kΩ Time (5μs/Div) Time (5μs/Div) UVP OVP VFB (1V/Div) VFB (1V/Div) PGOOD (10V/Div) PGOOD (10V/Div) UGATE (20V/Div) LGATE (20V/Div) UGATE (20V/Div) LGATE (20V/Div) VIN = VCC = 12V, VOUT = 1.1V, No Load Time (2ms/Div) Copyright © 2016 Richtek Technology Corporation. All rights reserved. DS8130B-02 January 2016 VIN = VCC = 12V, VOUT = 1.1V, No Load Time (40μs/Div) is a registered trademark of Richtek Technology Corporation. www.richtek.com 9 RT8130B Application Information Supply Voltage and Power-On Reset The VCC pin is the power supply pin of the RT8130B. The input voltage range (VCC) is from 4.5V to 13.2V with respect to the GND pin. An internal linear regulator regulates the supply voltage for internal control logic circuit. The VCC pin also supplies the power for the integrated low-side MOSFET gate driver. A 1μF ceramic capacitor or greater is recommended for the Vcc voltage de-coupling. Place the de-coupling capacitor physically close to the VCC pin. The Power-On Reset (POR) circuit monitors the VCC pin voltage. If VCC exceeds the POR rising threshold, the controller begins to work and prepares for soft-start operation. If VCC falls below the POR falling threshold, the controller stops working. All MOSFETs stop switching, and all protections are reset. There is a hysteresis between the POR rising and falling thresholds to prevent inadvertently reset caused by noise. Soft-Start When the controller input voltage (VCC) rises and exceeds the POR rising threshold at power up, the RT8130B initiates soft-start operation after the tOCP time delay. The soft-start function is used to prevent large inrush current from input power source while converter is powered up. The IC provides soft-start function internally. The FB voltage will track the internal soft-start voltage, which ramps up from zero in a monotone during the soft-start period. Therefore, the duty cycle of PWM signal will increase gradually and so does the input current. Power Up with Pre-bias Voltage Conventionally, when the converter output capacitor has been pre-charged to a non-zero positive voltage, the FB pin voltage of the PWM controller is non-zero. If the converter is powered up under this condition, the softstart function of PWM controller will turn on low-side MOSFET with maximum duty ratio to rapidly discharge the output capacitor so as to force the FB voltage to track the internal soft-start voltage. Large current is then drawn from the output capacitor while the discharge is taking place. The discharge current depends on the inductance and the output capacitance. Output voltage may oscillate Copyright © 2016 Richtek Technology Corporation. All rights reserved. www.richtek.com 10 and go negative. The negative output voltage could damage the load. The RT8130B implements control circuits specifically to prevent the negative voltage when the converter is powered up with pre-biased voltage on the output capacitor. In order to prevent the high inrush current at power up beginning. The RT8130B control circuits specifically design the pre-biased power up circuit. And it only can be activated when VFB < 0.1V. Figure 1 shows the waveform that converter is powered up with pre-biased output voltage. EN (5V/Div) VOUT (5V/Div) UGATE (20V/Div) LGATE (10V/Div) Time (50ms/Div) Figure 1. Power Up with Pre-biased Output Voltage Enable/Disable Function The COMP/EN pin is used to enable or to disable the controller. Because the COMP/EN pin is also the error amplifier output, it is recommended to use a small signal MOSFET with low capacitance Cgd to minimize the influence of the COMP/EN pin capacitance on loop response. Use a small signal MOSFET or BJT to implement the enable/disable control. Connect the Drain of small signal MOSFET (or the Collector of BJT) to the COMP/EN pin and its Source (or the Emitter of BJT) to ground for enable/disable control. If the COMP/EN voltage is pulled down below the enable level VEN, the controller is disabled with both UGATE and LGATE go low after about 3μs delay time. If the COMP/EN pin is released, the COMP/EN voltage rises and then begins to soft-start. Since COMP/EN directly affects the behavior of voltage mode controller. Thus it should be pulled low as soon as possible during shutdown procedure, less than 0.3μs is recommended. is a registered trademark of Richtek Technology Corporation. DS8130B-02 January 2016 RT8130B Power Good Indication Over-Current Protection (OCP) The RT8130B monitors the converter output voltage through the FB pin for power good indication, over-voltage protection and under voltage protection. The PGOOD pin is an open-drain output, and it should be tied to a voltage source VPGOOD no greater than 12V through a pull up resistor RPGOOD. Referring to the typical application, it is recommended to choose the RPGOOD to set maximum 1mA sink current into the PGOOD pin. If the FB pin voltage stays within the voltage window of ±12% of VREF (typical), the PGOOD voltage will go high to indicate that the converter output voltage is in regulation. If the FB pin voltage is out of the voltage window, the PGOOD voltage goes low to indicate that the converter output voltage is out of regulation. If the power good indication function is not used, the PGOOD pin can be left open. The RT8130B utilizes low-side MOSFET RDS(ON) current sense technique for over-current protection (OCP). After low-side MOSFET is turned on, the controller monitors the voltage across low-side MOSFET by sensing the PHASE voltage. The RT8130B uses cycle-by-cycle inductor valley current sense, the controller samples and holds the PHASE voltage before low-side MOSFET is turned off. This sampled PHASE voltage represents the inductor valley current, and it is compared with the user defined threshold voltage for OCP. When the inductor current exceeds the user defined threshold level for two consecutive PWM switching cycles, OCP will be triggered. When OCP is triggered, both UGATE and LGATE will go low to protect the load from over-current condition. The OCP function belongs to a latch protection. The IC will not repeat the soft-start operation unless the VCC voltage is toggled off and on to reset the OCP. Over Voltage Protection (OVP) If the FB pin voltage is higher than the OVP threshold during normal operation, OVP will be triggered. When OVP is triggered, UGATE will go low and LGATE will go high to discharge the converter output capacitor to protect the load from over voltage condition. When the FB pin voltage falls below 0.1V, LGATE will go low to stop the discharge. The OVP function belongs to a latch protection. The RT8130B will not repeat the soft-start operation unless the VCC voltage is toggled off and on to reset the OVP. Under-Voltage Protection (UVP) If the FB pin voltage is lower than the UVP threshold during normal operation, UVP will be triggered. When UVP is triggered, both UGATE and LGATE will go low to protect the load from under-voltage condition. Referring to Figure 1, the UVP function is not activated until the soft-start period tSS completes. The UVP function belongs to a latch protection, and it is masked during the soft-start time tSS. The RT8130B will not repeat the soft-start operation unless the VCC voltage is toggled off and on to reset the UVP. A power on sequence should be concerned. When VCC exceeds than POR threshold but VIN is not present, the UVP will be triggered. So, the VIN sequence should be earlier than VCC for successfully power up. Copyright © 2016 Richtek Technology Corporation. All rights reserved. DS8130B-02 January 2016 LGATE Over-Current Protection Threshold Setting (LGOCS) The LGATE pin is not only for driving the low-side MOSFET, but also is used to set the over-current protection (OCP) threshold. Figure 3 shows the connection for OCP threshold setting, in which a resistor ROCSET connected from the LGATE pin to the GND pin sets the OCP threshold. After the controller input voltage VCC exceeds the POR rising threshold at power up, the IC waits for a period of time for OCP setting before soft-start operation begins. During this period, the UGATE output is low and the LGATE output is in tri-state. An internal current source IOCSET is switched on and then flows out of the LGATE pin to the external resistor ROCSET to set the OCP threshold. The voltage drop across ROCSET is stored by the controller as the OCP threshold VOCSET. After that, the current source is switched off, and the LGATE output leaves tri-state then goes low. The resistance value of ROCSET is determined by the following equation : RDS(ON) IMAX V ROCSET OCSET IOCSET IOCSET where IMAX represents the maximum inductor valley current, RDS(ON) is the on state channel resistance of the low-side MOSFET. is a registered trademark of Richtek Technology Corporation. www.richtek.com 11 RT8130B If the ROCSET is not connected, the internal current source IOCSET will charge the Cgs of the low-side MOSFET during the OCP threshold setting period. Under this condition, the LGATE voltage may be high enough to turn on the low-side MOSFET so that the output capacitor is discharged. Although the LGATE voltage may be high enough to turn on the low-side MOSFET, the OCP threshold voltage is internally clamped at 600mV (typical) and stored as the preset value. Although the OCP threshold voltage is internally clamped at 600mV when ROCSET is not connected, this preset threshold voltage may be very high to most of applications. Hence, it is recommended to keep the ROCSET always well-connected to protect the converter from over-current condition. VCC IOCSET Control Logic OC PHASE Current Sense and OCP Comparator L x1 VCC LGATE ROCSET Figure 2. OCP Threshold Setting Bootstrap Circuit Figure 3 shows the bootstrap circuit, which is used for the high-side MOSFET driving. The CBOOT is used to store and supply the energy for high-side MOSFET floating drive, and the DBOOT is used for voltage blocking. Choose the DBOOT with sufficient voltage rating to block the PHASE peak voltage (consider switching spike) plus the voltage V CC. When the low-side MOSFET is on, the PHASE voltage is pulled down to ground and the DBOOT conducts to charge the CBOOT. When the high-side MOSFET driver is on, part of the charge stored in the CBOOT is transferred to the high-side MOSFET to turn it on. Use 0.1μF or greater ceramic capacitor as the CBOOT to ensure the high-side MOSFET gate driver operation. The CBOOT and DBOOT should be placed physically close to the BOOT and PHASE pins to minimize the trace parasitic components. Copyright © 2016 Richtek Technology Corporation. All rights reserved. www.richtek.com 12 VGD BOOT DBOOT VIN CBOOT UGATE MOSFET Driver RUGATE High-Side MOSFET PHASE Figure 3. Bootstrap Circuit MOSFET Gate Drivers In synchronous rectified Buck topology, the dead-time is utilized to prevent cross conduction of high-side and lowside MOSFETs. The RT8130B implements non-overlapping MOSFET gate drivers with dead-time control scheme to ensure a safe operation of MOSFET switching. For high output current applications, multiple power MOSFETs are usually paralleled to reduce the total RDS(ON). The MOSFET gate driver needs to have higher driving capability to switch on/off these paralleled MOSFETs. The RT8130B integrates MOSFET gate drivers that have high current driving capability to have lower switching loss and thus better performance of conversion efficiency. The embedded MOSFET drivers contribute to the majority of power dissipation of the controller. Therefore, WDFN package is chosen because of its power dissipation rating. If gate resistor is not used, the power dissipation of the controller can be approximately calculated by the following equation : PSW = FSW (Qg_High x VBOOT-PHASE + Qg_Low x VCC) where VBOOT-PHASE represents the voltage across the bootstrap capacitor. It is important to make sure that the controller can dissipate the switching loss and have enough room for safe operation when power MOSFETs are paralleled. Inductor Selection Inductor plays an important role in step-down converters because the energy from the input power rail is stored in it and then released to the load. From the viewpoint of efficiency, the DC resistance (DCR) of inductor should be as small as possible to minimize the conduction loss. In addition, because inductor uses most of the board space, is a registered trademark of Richtek Technology Corporation. DS8130B-02 January 2016 RT8130B its size is also important. Low profile inductors can save board space especially when the height has limitation. However, low DCR and low profile inductors are usually cost ineffective. Additionally, larger inductance results in lower ripple current, which means lower power loss. However, the inductor current rising time increases with inductance value. This means the transient response will be slower. Therefore, the inductor design is a trade-off between performance, size and cost. In general, inductance is designed so that the ripple current ranges between 20% to 40% of full load current. The inductance can be calculated by the following equation : VIN VOUT V LMIN OUT , FSW k IOUT_FULL LOAD VIN where k is 0.2 to 0.4 Input Capacitor Selection Voltage rating and current rating are the key parameters in selecting input capacitor. Generally, input capacitor has a voltage rating 1.5 times greater than the maximum input voltage is a conservatively safe design. capacitor results in ripple voltage, which can be determined by the following equation : VOUT_ESR IL x ESR In addition, the output voltage ripple is also influenced by the switching frequency and the capacitance value. VOUT_C = IL 1 8 COUT FSW Another parameter that has influence on the output voltage sag is the equivalent series inductance (ESL). The rapid change in load current results in di/dt during transient. Therefore, ESL contributes to part of the voltage sag. Using capacitors that have low ESL can obtain better transient performance. Generally, using several capacitors connected in parallel can have better transient performance than using single capacitor for the same total ESR. Unlike the electrolytic capacitor, the ceramic capacitor has relative low ESR and can reduce the voltage deviation during load transient. However, the ceramic capacitor can only provide low capacitance value. Therefore, using a mixed combination of electrolytic capacitor and ceramic capacitor can also have better transient performance. PWM Feedback Loop Compensation The input capacitor is used to supply the input RMS current, which can be approximately calculated by the following equation : IRMS IOUT VOUT V 1 OUT VIN VIN The next step is to select proper capacitor for RMS current rating. Using more than one capacitor with low equivalent series resistance (ESR) in parallel to form a capacitor bank is a good design. Besides, placing ceramic capacitor close to the Drain of the high-side MOSFET is helpful for reducing the input voltage ripple at heavy load. Output Capacitor Selection The output capacitor and the inductor form a low-pass filter in the Buck topology. The electrolytic capacitor is used for this application because it can provide large capacitance value. In steady state condition, the output capacitor supplies only AC ripple current to the load, which means the output capacitor must be able to handle the inductor ripple current. The ripple current flows into/out of the Copyright © 2016 Richtek Technology Corporation. All rights reserved. DS8130B-02 January 2016 In continuous conduction mode, the RT8130B operates with fixed frequency and uses voltage mode control for output voltage regulation. The IC utilizes voltage error amplifier with external compensation to provide flexibility in feedback loop compensator design. Figure 4 shows the voltage mode control loop of a Buck converter. The control loop consists of the modulator, power stage and the compensator. LOUT Q1 VIN DCR VOUT To Load CIN ESR MOSFET Driver Q2 COUT Z2 PWM Comparator + COMP FB EA + Z1 VREF RFB2 Ramp Figure 4. Voltage Mode Control Loop of Buck Converter is a registered trademark of Richtek Technology Corporation. www.richtek.com 13 RT8130B Output voltage of the converter is scaled by the divider resistors and then compared to the reference voltage, which is the regulation level seen by the controller. The error amplifier output voltage VCOMP is compared to the sawtooth waveform from the oscillator to generate PWM signal. The output voltage is then regulated according to the duty cycle of the PWM signal. V̂OUT The system open loop gain has two poles at V̂COMP fLC and one zero at fESR. The frequency of fLC and fESR can The Type-III compensator introduces three poles and two zeros to the system. The first pole is located in low frequency to increase the DC gain for voltage regulation accuracy and is usually referred to as the pole at zero. The location of rest of the two poles and two zeros can be determined as follows : fZ1 1 1 , fZ2 2 RS CS 2 R2 RFB1 C2 fP1 1 , fP2 2 R2 C2 be calculated by the following expressions : fLC 1 2 LOUT COUT fESR 1 2 COUT ESR In order to obtain an accurate output voltage regulation and fast transient response, a compensator is necessary. Depending on the inductor and output capacitor, different type of compensator can be used to finish the feedback loop compensation. By inserting a well designed compensator into the feedback loop, the closed loop control-to-output transfer function can be shaped to have adequate crossover frequency and sufficient phase margin. The design goals are: Obtain high gain at low frequency for DC regulation accuracy Obtain sufficient bandwidth for transient performance (generally, 1/10 to 1/5 switching frequency) Obtain sufficient phase margin for stability (generally >45° ) 1 C CP 2 RS S CS CP Figure 6 shows the system Bode plot. The close loop gain is the sum of modulation gain and the compensation gain. The modulation DC gain is determined by VIN/ΔVOSC, where ΔVOSC is peak to peak voltage of the saw-tooth ramp. In general, fZ1 is placed at half of fLC, and fZ2 is placed at fLC to boost the large phase lag created by the double pole especially when ESR is low. fP1 is typically placed at fESR to obtain a −20dB/dec slope at crossover frequency. fP2 is placed at half of the switching frequency to increase the attenuation in high frequency. After calculating the compensation values, draw the system Bode plot to check the crossover frequency and phase margin. Due to the circuit parasitic components and the characteristic deviation in the inductor and output capacitors, further tuning of the compensation value to obtain the required crossover frequency and phase margin is necessary. (dB) Figure 5 shows the Type-III compensator, which is composed of voltage error amplifier, impedance network Z1 and Z2. fLC fESR Compensation Gain Freq.(Log) 0 Z2 Close Loop Gain CP RS CS fZ1 Z1 C2 COMP EA + FB VREF fZ2 R2 RFB1 fP1 fP2 Modulation Gain fCROSS Figure 6. System Bode Plot VOUT RFB2 Figure 5. Type-III Compensator Copyright © 2016 Richtek Technology Corporation. All rights reserved. www.richtek.com 14 is a registered trademark of Richtek Technology Corporation. DS8130B-02 January 2016 RT8130B Thermal Considerations Layout Considerations For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula : PCB layout plays an important role in high current, high frequency switching converter design. The general layout guide line is listed as follows. PD(MAX) = (TJ(MAX) − TA) / θJA where TJ(MAX) is the maximum junction temperature, TA is the ambient temperature, and θJA is the junction to ambient thermal resistance. For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance, θJA, is layout dependent. For WDFN-10L 3x3 packages, the thermal resistance, θJA, is 30.5C/W on a standard JEDEC 51-7 four-layer thermal test board. The maximum power dissipation at TA = 25°C can be calculated by the following formula : PD(MAX) = (125°C − 25°C) / (30.5°C/W) = 3.27W for WDFN-10L 3x3 package The maximum power dissipation depends on the operating ambient temperature for fixed T J(MAX) and thermal resistance, θJA. The derating curve in Figure 7 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation. Maximum Power Dissipation (W) 4.0 Four-Layers PCB 3.6 3.2 2.8 2.4 2.0 1.6 1.2 0.8 0.4 0.0 0 25 50 75 100 125 Ambient Temperature (°C) Figure 7. Derating Curve of Maximum Power Dissipation Copyright © 2016 Richtek Technology Corporation. All rights reserved. DS8130B-02 January 2016 Minimize the high-current loop as short as possible. The current transition between MOSFETs usually causes di/ dt voltage spike and thus the EMI issue due to parasitic components on PCB trace and component lead. The PCB trace parasitic components cause not only excessive voltage spike, but also power loss. To reduce the PCB trace parasitic, place the high-side, low-side MOSFETs and the inductor with short current loop as possible. Connect the controller and power MOSFETs with wide width and short length PCB traces. Because the RT8130B has integrated high-current MOSFET gate drivers, the PCB trace for MOSFET driving should be sized to carry at least 2A peak current. For bootstrap circuit, place the bootstrap diode DBOOT close to the BOOT pin, and place the bootstrap capacitor CBOOT physically close to BOOT pin and PHASE pin with wide and short copper trace connection. Place the ceramic capacitor close to the VCC pin for noise de-coupling. Place all the function setting and compensation components as close to their associated pins as possible. This includes : Place the compensation components close to the FB pin and COMP pin to avoid noise pickup. Voltage divider resistors connected to the FB pin should be placed close to the controller. Place the OCP setting resistor ROCSET close to the LGATE pin. Place the small-signal MOSFET or BJT used for enable/ disable function close to the COMP pin. Place ceramic capacitor close to the drain of high-side MOSFET to decrease the input voltage ripple. The output voltage feedback trace should be away from the switching node, power MOSFETs and inductor to avoid noise pickup. Place the bulk capacitors close to the load. is a registered trademark of Richtek Technology Corporation. www.richtek.com 15 RT8130B Place bootstrap circuit close to the BOOT pin. MOSFET driver trace : wide and short To other circuit Enough copper area to carry load current. VOUT LOAD Via inner ground layer RPGOOD VIN BOOT PHASE UGATE 1 10 2 9 LGATE GND 4 3 5 GND Place CIN close to MOSFET. DBOOT CBOOT 8 7 11 6 PGOOD NC FB COMP/EN VCC EN 5V/12V ROCSET Via inner layer Place noise Place ROCSET close decoupling MLCC to the LGATE pin. close to the VCC pin. Place COUT Place snubber close to load. close to low-side MOSFET. Enough vias around MOSFET lead to inner ground layer. Place disable MOSFET close to the COMP pin. Keep voltage feedback trace away from noisy node. Figure 8. PCB Layout Guide Copyright © 2016 Richtek Technology Corporation. All rights reserved. www.richtek.com 16 is a registered trademark of Richtek Technology Corporation. DS8130B-02 January 2016 RT8130B Outline Dimension D2 D L E E2 1 SEE DETAIL A 2 e A A1 1 2 1 b DETAIL A Pin #1 ID and Tie Bar Mark Options A3 Note : The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated. Symbol Dimensions In Millimeters Dimensions In Inches Min Max Min Max A 0.700 0.800 0.028 0.031 A1 0.000 0.050 0.000 0.002 A3 0.175 0.250 0.007 0.010 b 0.180 0.300 0.007 0.012 D 2.950 3.050 0.116 0.120 D2 2.300 2.650 0.091 0.104 E 2.950 3.050 0.116 0.120 E2 1.500 1.750 0.059 0.069 e L 0.500 0.350 0.020 0.450 0.014 0.018 W-Type 10L DFN 3x3 Package Richtek Technology Corporation 14F, No. 8, Tai Yuen 1st Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries. DS8130B-02 January 2016 www.richtek.com 17