CM1213 6 and 8-Channel Low Capacitance ESD Protection Arrays Product Description The CM1213 family of diode arrays has been designed to provide ESD protection for electronic components or sub−systems requiring minimal capacitive loading. These devices are ideal for protecting systems with high data and clock rates or for circuits requiring low capacitive loading. Each ESD channel consists of a pair of diodes in series which steer the positive or negative ESD current pulse to either the positive (VP) or negative (VN) supply rail. A Zener diode is embedded between VP and VN, offering two advantages. First, it protects the VCC rail against ESD strikes, and second, it eliminates the need for a bypass capacitor that would otherwise be needed for absorbing positive ESD strikes to ground. The CM1213 will protect against ESD pulses up to ±8 kV per the IEC 61000−4−2 standard. These devices are particularly well−suited for protecting systems using high−speed ports such as USB2.0, IEEE1394 (Firewire®, iLinkt), Serial ATA, DVI, HDMI and corresponding ports in removable storage, digital camcorders, DVD−RW drives and other applications where extremely low loading capacitance with ESD protection are required in a small package footprint. http://onsemi.com SOIC−8 SM SUFFIX CASE 751AC MSOP−8 MR SUFFIX CASE 846AD BLOCK DIAGRAMS CH6 VP CH5 CH4 CH1 CH2 VN CH3 CM1213−06SM CM1213−06MR Features • 6 or 8 Channels of ESD Protection • • • • • • • • • Note: For 1, 2, and 4 Channel Devices, See the CM1213A Datasheet Provides ESD Protection to IEC61000−4−2 Level 4 • ±8 kV Contact Discharge Low Channel Input Capacitance of 1.0 pF Typical Minimal Capacitance Change with Temperature and Voltage Channel Input Capacitance Matching of 0.02 pF Typical is Ideal for Differential Signals Mutual Capacitance between Signal Pin and Adjacent Signal Pin −0.11 pF Typical Zener Diode Protects Supply Rail and Eliminates the Need for External By−pass Capacitors Each I/O Pin Can Withstand Over 1000 ESD Strikes* Available in SOIC and MSOP These Devices are Pb−Free and are RoHS Compliant Applications and Peripherals • IEEE1394 Firewire® Ports at 400 Mbps / 800 Mbps • DVI Ports, HDMI Ports in Notebooks, Set Top Boxes, Digital TVs, • • • • CH8 CH7 CH1 CH2 LCD Displays Serial ATA Ports in Desktop PCs and Hard Disk Drives PCI Express Ports General Purpose High−speed Data Line ESD Protection Handheld PCs/PDAs VP VN CH6 CH5 CH3 CH4 CM1213−08MR ORDERING INFORMATION Device Package Shipping† CM1213−06SM SOIC−8 (Pb−Free) MSOP−8 (Pb−Free) MSOP−10 (Pb−Free) 2500/Tape & Reel CM1213−06MR CM1213−08MR • USB2.0 Ports at 480 Mbps in Desktop PCs, Notebooks MSOP−10 MR SUFFIX CASE 846AE 4000/Tape & Reel 4000/Tape & Reel †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. *Standard test condition is IEC61000−4−2 level 4 test circuit with each pin subjected to ±8 kV contact discharge for 1000 pulses. Discharges are timed at 1 second intervals and all 1000 strikes are completed in one continuous test run. The part is then subjected to standard production test to verify that all of the tested parameters are within spec after the 1000 strikes. © Semiconductor Components Industries, LLC, 2013 June, 2013 − Rev. 5 1 Publication Order Number: CM1213/D CM1213 PACKAGE / PINOUT DIAGRAMS Table 1. PIN DESCRIPTIONS 6−Channel, 8−Lead MSOP−8/SOIC−8 Packages Top View Name Type Description 1 CH1 I/O ESD Channel 2 CH2 I/O ESD Channel 3 VN GND Negative voltage supply rail 4 CH3 I/O ESD Channel 5 CH4 I/O ESD Channel 6 CH5 I/O ESD Channel 7 VP PWR Positive voltage supply rail 8 CH6 I/O ESD Channel 1 2 3 4 CH1 CH2 VN CH3 D136 Pin 8 7 6 5 CH6 VP CH5 CH4 8−Lead SOIC−8 Top View 8−Channel, 10−Lead MSOP−10 Package D137 1 2 3 4 CH1 CH2 VN CH3 8 7 6 5 CH6 VP CH5 CH4 8−Lead MSOP−8 Pin Name Type Description 1 CH1 I/O ESD Channel 2 CH2 I/O ESD Channel 3 CH3 I/O ESD Channel 4 CH4 I/O ESD Channel 5 VN GND Negative voltage supply rail 6 CH5 I/O ESD Channel 7 CH6 I/O ESD Channel 8 VP PWR Positive voltage supply rail 9 CH7 I/O ESD Channel 10 CH8 I/O ESD Channel Top View D138 1 2 3 4 5 CH1 CH2 CH3 CH4 VN 10 9 8 7 6 10−Lead MSOP−10 GENERIC MARKING DIAGRAMS CM1213−06SM CM1213−06MR CM1213−08MR D136 YYWW XXXX D137 XXXXX YYWW D138 XXXXX YYWW XXXXX YY WW = Lot Number = Year = Work Week http://onsemi.com 2 CH8 CH7 VP CH6 CH5 CM1213 SPECIFICATIONS Table 2. ABSOLUTE MAXIMUM RATINGS Parameter Rating Units 6.0 V Operating Temperature Range −40 to +85 °C Storage Temperature Range −65 to +150 °C (VN − 0.5) to (VP + 0.5) V Operating Supply Voltage (VP − VN) DC Voltage at any channel input Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. Table 3. STANDARD OPERATING CONDITIONS Parameter Operating Temperature Range Package Power Rating MSOP−8 Package (CM1213−06MR) MSOP−10 Package (CM1213−08MR) SOIC−8 Package (CM1213−06SM) Rating Units −40 to +85 °C mW 400 400 600 Table 4. ELECTRICAL OPERATING CHARACTERISTICS (Note 1) Symbol Conditions VP Operating Supply Voltage (VP−VN) IP Operating Supply Current (VP−VN) = 3.3 V VF Diode Forward Voltage Top Diode Bottom Diode IF = 8 mA; TA = 25°C Channel Leakage Current ILEAK CIN DCIN CMUTUAL VESD VCL RDYN 1. 2. 3. 4. Parameter Min Max Units 3.3 5.5 V 8.0 mA V 0.80 0.80 0.95 0.95 TA = 25°C; VP = 5 V, VN = 0 V ±0.1 ±1.0 mA Channel Input Capacitance At 1 MHz, VP = 3.3 V, VN = 0 V, VIN = 1.65 V 1.0 1.5 pF Channel Input Capacitance Matching At 1 MHz, VP = 3.3 V, VN = 0 V, VIN = 1.65 V 0.02 pF Mutual Capacitance between signal pin and adjacent signal pin At 1 MHz, VP = 3.3 V, VN = 0 V, VIN = 1.65 V 0.11 pF ESD Protection Peak Discharge Voltage at any channel input, in system Contact discharge per IEC 61000−4−2 standard 0.60 0.60 Typ kV TA = 25°C (Notes 3 and 4) Channel Clamp Voltage Positive Transients Negative Transients TA = 25°C, IPP = 1 A, tP = 8/20 mS (Note 4) Dynamic Resistance Positive Transients Negative Transients IPP = 1 A, tP = 8/20 mS Any I/O pin to Ground (Note 4) ±8 +8.8 −1.4 0.7 0.4 All parameters specified at TA = −40°C to +85°C unless otherwise noted. Human Body Model per MIL−STD−883, Method 3015, CDischarge = 100 pF, RDischarge = 1.5 KW, VP = 3.3 V, VN grounded. Standard IEC 61000−4−2 with CDischarge = 150 pF, RDischarge = 330 W, VP = 3.3 V, VN grounded. These measurements performed with no external capacitor on VP (VP floating). http://onsemi.com 3 V W CM1213 PERFORMANCE INFORMATION Input Channel Capacitance Performance Curves Figure 1. Typical Variation of CIN vs. VIN (f = 1 MHz, VP = 3.3 V, VN = 0 V, 0.1 mF Chip Capacitor between VP and VN, 255C) Figure 2. Typical Variation of CIN vs. Temp (f = 1 MHz, VIN = 30 mV, VP = 3.3 V, VN = 0 V, 0.1 mF Chip Capacitor between VP and VN) http://onsemi.com 4 CM1213 PERFORMANCE INFORMATION (Cont’d) Typical Filter Performance (Nominal Conditions unless Specified Otherwise, 50 Ohm Environment) Figure 3. Insertion Loss (S21) vs. Frequency (0 V DC Bias, VP=3.3 V) Figure 4. Insertion Loss (S21) vs. Frequency (2.5 V DC Bias, VP=3.3 V) http://onsemi.com 5 CM1213 APPLICATION INFORMATION Design Considerations In order to realize the maximum protection against ESD pulses, care must be taken in the PCB layout to minimize parasitic series inductances on the Supply/Ground rails as well as the signal trace segment between the signal input (typically a connector) and the ESD protection device. Refer to Application of Positive ESD Pulse between Input Channel and Ground, which illustrates an example of a positive ESD pulse striking an input channel. The parasitic series inductance back to power supply is represented by L1 and L2. The voltage VCL on the line being protected is: VCL = Fwd voltage drop of D1 + VSUPPLY + L1 x d(IESD ) / dt + L2 x d(IESD ) / dt where IESD is the ESD current pulse, and VSUPPLY is the positive supply voltage. An ESD current pulse can rise from zero to its peak value in a very short time. As an example, a level 4 contact discharge per the IEC61000−4−2 standard results in a current pulse that rises from zero to 30 Amps in 1 ns. Here d(IESD)/dt can be approximated by DIESD/Dt, or 30/(1x10−9). So just 10 nH of series inductance (L1 and L2 combined) will lead to a 300 V increment in VCL! Similarly for negative ESD pulses, parasitic series inductance from the VN pin to the ground rail will lead to drastically increased negative voltage on the line being protected. The CM1213 has an integrated Zener diode between VP and VN. This greatly reduces the effect of supply rail inductance L2 on VCL by clamping VP at the breakdown voltage of the Zener diode. However, for the lowest possible VCL, especially when VP is biased at a voltage significantly below the Zener breakdown voltage, it is recommended that a 0.22 mF ceramic chip capacitor be connected between VP and the ground plane. As a general rule, the ESD Protection Array should be located as close as possible to the point of entry of expected electrostatic discharges. The power supply bypass capacitor mentioned above should be as close to the VP pin of the Protection Array as possible, with minimum PCB trace lengths to the power supply, ground planes and between the signal input and the ESD device to minimize stray series inductance. Additional Information See also ON Semiconductor Application Note, “Design Considerations for ESD Protection”, in the Applications section. L2 VP ÇÇÇÇÇÇ ÇÇÇÇÇÇ ÇÇÇÇÇÇ ÇÇÇÇÇÇ ÇÇÇÇÇÇ ÇÇÇÇÇÇ D1 0.22 mF ONE CHANNEL D2 OF CM1213 VN POSITIVE SUPPLY RAIL VCC ÇÇÇÇÇÇ ÇÇÇÇÇÇ ÇÇÇÇÇÇ ÇÇÇÇÇÇ ÇÇÇÇÇÇ ÇÇÇÇÇÇ PATH OF ESD CURRENT PULSE IESO LINE BEING PROTECTED L1 CHANNEL INPUT 25 A 0A SYSTEM OR CIRCUITRY BEING PROTECTED VCL GROUND RAIL CHASSIS GROUND Figure 5. Application of Positive ESD Pulse between Input Channel and Ground http://onsemi.com 6 CM1213 PACKAGE DIMENSIONS SOIC−8 EP CASE 751AC ISSUE B 2X D E1 2X 0.10 C D EXPOSED PAD 5 ÉÉ ÉÉ 1 PIN ONE LOCATION DETAIL A D A 8 5 F 8 G E h 2X 4 4 0.20 C e 1 BOTTOM VIEW 8X b 0.25 C A-B D B A 0.10 C A2 8X A SEATING PLANE SIDE VIEW A1 b1 L 0.25 (L1) DETAIL A q SOLDERING FOOTPRINT* 2.72 0.107 1.52 0.060 7.0 0.275 2.03 0.08 0.6 0.024 ÇÇ ÉÉ ÉÉ ÇÇ ÉÉ ÇÇ c H GAUGE PLANE 0.10 C A END VIEW TOP VIEW C NOTES: 1. DIMENSIONS AND TOLERANCING PER ASME Y14.5M, 1994. 2. DIMENSIONS IN MILLIMETERS (ANGLES IN DEGREES). 3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 MM TOTAL IN EXCESS OF THE “b” DIMENSION AT MAXIMUM MATERIAL CONDITION. 4. DATUMS A AND B TO BE DETERMINED AT DATUM PLANE H. 0.10 C A-B Exposed Pad 4.0 0.155 1.270 0.050 SCALE 6:1 mm Ǔ ǒinches *For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. http://onsemi.com 7 c1 (b) SECTION A−A DIM A A1 A2 b b1 c c1 D E E1 e L L1 F G h q MILLIMETERS MIN MAX 1.35 1.75 0.00 0.10 1.35 1.65 0.31 0.51 0.28 0.48 0.17 0.25 0.17 0.23 4.90 BSC 6.00 BSC 3.90 BSC 1.27 BSC 0.40 1.27 1.04 REF 2.24 3.20 1.55 2.51 0.25 0.50 0_ 8_ CM1213 PACKAGE DIMENSIONS MSOP 8, 3x3 CASE 846AD ISSUE O SYMBOL MIN NOM MAX 1.10 A E A1 0.05 0.10 0.15 A2 0.75 0.85 0.95 b 0.22 0.38 0.23 c 0.13 D 2.90 3.00 3.10 E 4.80 4.90 5.00 E1 2.90 3.00 3.10 E1 0.65 BSC e L 0.60 0.40 L1 0.25 BSC L2 θ 0.80 0.95 REF 0º 6º TOP VIEW D A A2 A1 DETAIL A e b c SIDE VIEW END VIEW q L2 Notes: (1) All dimensions are in millimeters. Angles in degrees. (2) Complies with JEDEC MO-187. L L1 DETAIL A http://onsemi.com 8 CM1213 PACKAGE DIMENSIONS MSOP 10, 3x3 CASE 846AE ISSUE O SYMBOL MIN NOM A E E1 MAX 1.10 A1 0.00 0.05 0.15 A2 0.75 0.85 0.95 b 0.17 0.27 c 0.13 0.23 D 2.90 3.00 3.10 E 4.75 4.90 5.05 E1 2.90 3.00 3.10 e L 0.50 BSC 0.40 0.60 L1 0.95 REF L2 0.25 BSC θ 0º 0.80 8º DETAIL A TOP VIEW D A A2 END VIEW c A1 e b q SIDE VIEW L2 Notes: (1) All dimensions are in millimeters. Angles in degrees. (2) Complies with JEDEC MO-187. L L1 DETAIL A FireWire is a registered trademark of Apple Computer, Inc. Optiguard is a trademark of Semiconductor Components Industries, LLC (SCILLC). ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada Email: [email protected] N. American Technical Support: 800−282−9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81−3−5817−1050 http://onsemi.com 9 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative CM1213/D