NXP Semiconductors Advance Information Document Number: MC09XS3400 Rev. 4.0, 1/2016 Quad High-side Switch (9.0 mOhm) 09XS3400 The 09XS3400 is one in a family of SMARTMOS devices designed for lowvoltage automotive lighting applications. Its four low RDS(on) MOSFETs (quad 9.0 mΩ) can control four separate 55 W/28 W bulbs, and/or Xenon modules, and/or LEDs. Programming, control and diagnostics are accomplished using a 16-bit SPI interface. Output slew rates are selectable to control electromagnetic emissions. Additionally, each output has its own parallel input or SPI control for pulse-width modulation (PWM) control if desired. The 09XS3400 allows the user to program via the SPI the fault current trip levels and duration of acceptable lamp inrush. The device has fail-safe mode to provide fail-safe functionality of the outputs in case of MCU damage. Features • Four protected 9.0 mΩ high-side switches (at 25 °C) • Operating voltage range of 6.0 V to 20 V with sleep current < 5.0 μA, extended mode from 4.0 V to 28 V • 8.0 MHz 16-bit 3.3 V and 5.0 V SPI control and status reporting with daisy chain capability • PWM module using external clock or calibratable internal oscillator with programmable outputs delay management HIGH-SIDE SWITCH FK SUFFIX (PB-FREE) 98ARL10596D 24-PIN PQFN Applications • Low-voltage automotive lighting • Halogen bulbs • Light-emitting diodes (LEDs) • High beam • Low beam • Flashers • Low-voltage industrial lighting • Smart overcurrent shutdown compliant to huge inrush current, severe short-circuit, overtemperature protections with time limited autoretry, and fail-safe mode in case of MCU damage • Output OFF or ON open load detection compliant to bulbs or LEDs and short-to-battery detection, analog current feedback with selectable ratio and board temperature feedback VDD VDD VPWR VDD VPWR 09XS3400 VDD I/O SCLK CS SI I/O MCU SO I/O I/O I/O I/O A/D VPWR HS0 WAKE FSB SCLK CBS SO RSTB SI IN0 IN1 IN2 IN3 CSNS FSI GND LOAD HS1 LOAD HS2 LOAD HS3 LOAD GND Figure 1. 09XS3400 Simplified Application Diagram * This document contains certain information on a new product. Specifications and information herein are subject to change without notice. © NXP Semiconductors N.V. 2016. All rights reserved. Table of Contents 1 2 3 4 5 6 7 8 9 Orderable Parts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Internal Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 Pin Connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 3.1 Pinout Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 3.2 Pin Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 4.1 Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 4.2 Static Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 4.3 Dynamic Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 4.4 Timing Diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 Functional Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 5.1 Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 5.2 Functional Pin Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 5.3 Functional Internal Block Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 Functional Device Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 6.1 SPI Protocol Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 6.2 Operational Modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 6.3 Protection and Diagnostic Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 6.4 Logic Commands and Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 Typical Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 7.1 Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 Packaging . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 8.1 Soldering Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 8.2 Marking Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 8.3 Package Dimensions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 2 ORDERABLE PARTS 1 Orderable Parts Table 1. Orderable Part Variations Part Number MC09XS3400AFK (1) Temperature (TA) Package -40 °C to 125 °C 24 PQFN Notes 1. To order parts in Tape & Reel, add the R2 suffix to the part number. 09XS3400 3 Analog Integrated Circuit Device Data NXP Semiconductors INTERNAL BLOCK DIAGRAM 2 Internal Block Diagram VDD IUP VPWR VDD Failure Detection Internal Regulator POR Over/Undervoltage Protections VPWR Voltage Clamp Charge Pump VREG CSB SCLK Selectable Slew Rate Gate Driver IDWN Selectable Overcurrent Detection SO SI RSTB WAKE FSB IN0 HS0 Severe Short-circuit Detection Logic Short to VPWR Detection Overtemperature Detection IN1 IN2 Open-Load Detections IN3 HS0 RDWN IDWN RDWN HS1 Calibratable Oscillator HS1 PWM Module HS2 VREG HS2 HS3 FSI HS3 Programmable Watchdog Selectable Output Current Recopy Temperature Feedback Overtemperature Prewarning Analog MUX VDD GND CSNS Figure 2. 09XS3400 Simplified Internal Block Diagram 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 4 PIN CONNECTIONS PINOUT DIAGRAM 3 Pin Connections 3.1 Pinout Diagram WAKE FSB IN3 IN2 NC IN1 IN0 CSNS 13 12 11 10 RSTB CSB SCLK SI VDD Transparent Top View of Package 9 8 7 6 5 4 3 2 1 SO 16 24 FSI GND 17 23 GND 14 GND 22 18 HS3 HS2 15 VPWR 19 20 21 HS1 NC HS0 Figure 3. 09XS3400 Pin Connections 3.2 Pin Definitions A functional description of each pin can be found in the Functional Pin Description section beginning on page 19. Table 2. 09XS3400 Pin Definitions Pin Number Pin Name Pin Function Formal Name Definition 1 CSNS Output Output Current Monitoring This pin reports an analog value proportional to the designated HS[0:3] output current or the temperature of the GND flag (pin 14). It is used externally to generate a groundreferenced voltage for the microcontroller (MCU) . Current recopy and temperature feedback is SPI programmable. 2 3 5 6 IN0 IN1 IN2 IN3 Input Direct Inputs Each direct input controls the device mode. The IN[0 : 3] high-side input pins are used to directly control HS0 : HS3 high-side output pins. If the device is SPI configured to use an external clock, the external clock is applied at the IN0 pin. 7 FSB Output Fault Status (Active Low) This pin is an open drain configured output requiring an external pull-up resistor to VDD for fault reporting. 8 WAKE Input Wake This input pin controls the device mode. 9 RSTB Input Reset This input pin is used to initialize the device configuration and fault registers, as well as place the device in a low-current sleep mode. 10 CSB Input Chip Select (Active Low) This input pin is connected to a chip select output of a master microcontroller (MCU). 11 SCLK Input Serial Clock This input pin is connected to the MCU providing the required bit shift clock for SPI communication. 09XS3400 5 Analog Integrated Circuit Device Data NXP Semiconductors PIN CONNECTIONS PIN DEFINITIONS Table 2. 09XS3400 Pin Definitions (continued) Pin Number Pin Name Pin Function Formal Name Definition 12 SI Input Serial Input This pin is a command data input pin connected to the SPI Serial Data Output of the MCU or to the SO pin of the previous device of a daisy-chain of devices. 13 VDD Power Digital Drain Voltage This pin is an external voltage input pin used to supply power interfaces to the SPI bus. 14, 17, 23 GND Ground Ground 15 VPWR Power Positive Power Supply This pin connects to the positive power supply and is the source of operational power for the device and power for the load. 16 SO Output Serial Output This output pin is connected to the SPI Serial Data Input pin of the MCU or to the SI pin of the next device of a daisy-chain of devices. 18 19 21 22 HS3 HS1 HS0 HS2 Output High-side Outputs 4, 20 NC N/A No Connect 24 FSI Input Fail-safe Input These pins, internally shorted, are the ground for the logic and analog circuitry of the device. These ground pins must be also shorted on the board. Protected 9.0 mΩ high-side power output pins to the load. These pins can be left open or shorted to GND. This input enables the watchdog timeout feature. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 6 ELECTRICAL CHARACTERISTICS MAXIMUM RATINGS 4 Electrical Characteristics 4.1 Maximum Ratings Table 3. Maximum Ratings All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. Symbol Ratings Value Unit Notes Electrical Ratings VPWR(SS) VPWR Supply Voltage Range • Load Dump (400 ms) • Maximum Operating Voltage • Reverse Battery 41 28 -18 V VDD VDD Supply Voltage Range -0.3 to 5.5 V VDIG Input / Output Voltage -0.3 to 5.5 V VSO SO and CSNS Output Voltage -0.3 to VDD + 0.3 V IDIG Digital Input/Output Current in Clamp Mode 100 µA ICL(WAKE) WAKE Input Clamp Current 2.5 mA ICL(CSNS) CSNS Input Clamp Current 2.5 mA HS [0:3] Voltage • Positive • Negative 41 -24 V High-side Breakdown Voltage 47 V IHS[0:3] Output Current 6.0 A (2) ECL [0:3] Output Clamp Energy Using Single Pulse Method 100 mJ (3) VESD1 VESD2 ESD Voltage • Human Body Model (HBM) for HS[0:3], VPWR and GND • Human Body Model (HBM) for other pins • Charge Device Model (CDM) • Corner Pins (1, 13, 19, 21) V (4) VHS[0:3] VPWR - VHS VESD3 VESD4 • All Other Pins (2-12, 14-18, 20, 22-24) ± 8000 ± 2000 (5) (5) ± 750 ± 500 THERMAL RATINGS TA TJ TSTG Operating Temperature • Ambient • Junction - 40 to 125 - 40 to 150 °C Storage Temperature - 55 to 150 °C Notes 2. Continuous high-side output current rating per channel so long as maximum junction temperature is not exceeded. Calculation of maximum output current using package thermal resistance is required. 3. Active clamp energy using single-pulse method (L = 2.0 mH, RL = 0 Ω, VPWR = 14.0 V, TJ = 150 °C initial). 4. ESD testing is performed in accordance with the Human Body Model (HBM) (CZAP = 100 pF, RZAP = 1500 Ω), and the Charge Device Model (CDM), Robotic (CZAP = 4.0 pF). 5. Input / Output pins are: IN[0:3], RSTB, FSI, SI, SCLK, CSB, and FSB. 09XS3400 7 Analog Integrated Circuit Device Data NXP Semiconductors ELECTRICAL CHARACTERISTICS MAXIMUM RATINGS Table 3. Maximum Ratings (continued) All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. Symbol Ratings Value Unit Notes <1.0 30 °C/ W (6) Note 8 °C (7), (8) THERMAL RESISTANCE RθJC RθJA TSOLDER Thermal Resistance • Junction to Case • Junction to Ambient Peak Pin Reflow Temperature During Solder Mounting Notes 6. Thermal resistance for all channels active. Device mounted on a 2s2p test board per JEDEC JESD51-2 all channels active. 15 °C/W of RθJA can be reached in a real application case (4 layer board). 7. Refer to Soldering Information. 8. Freescale’s Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 8 ELECTRICAL CHARACTERISTICS STATIC ELECTRICAL CHARACTERISTICS 4.2 Static Electrical Characteristics Table 4. Static Electrical Characteristics Characteristics noted under conditions 6.0 V ≤ VPWR ≤ 20 V, 3.0 V ≤ VDD ≤ 5.5 V, - 40 °C ≤ TA ≤ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at TA = 25 °C and at nominal conditions, unless otherwise noted. Symbol Characteristic Min Typ Max Unit Notes Battery Supply Voltage Range • Fully Operational • Extended mode 6.0 4.0 – – 20 28 V (9) Battery Clamp Voltage 41 47 53 V (10) IPWR(ON) VPWR Operating Supply Current • Outputs commanded ON, HS[0 : 3] open, IN[0:3] > VIH – 7.2 10 mA IPWR(SBY) VPWR Supply Current • Outputs commanded OFF, OFF Open Load Detection Disabled, HS[0 : 3] shorted to the ground with VDD= 5.5 V, WAKE > VIH or RSTB > VIH and IN[0:3] < VIL – 6.5 7.5 mA – – 1.0 – 5.0 30 3.0 – 5.5 V POWER INPUTS VPWR VPWR(CLAMP) IPWR(SLEEP) Sleep State Supply Current VPWR = 12 V, RSTB = WAKE = IN[0:3] < VIL, HS[0 : 3] shorted to the ground • TA = 25 °C • TA = 85 °C μA VDD(ON) VDD Supply Voltage IDD(ON) VDD Supply Current at VDD = 5.5 V • No SPI Communication • 8.0 MHz SPI Communication – – 1.6 5.0 2.2 – mA IDD(SLEEP) VDD Sleep State Current at VDD = 5.5 V – – 5.0 μA VPWR(OV) Overvoltage Shutdown Threshold 28 32 36 V VPWR(OVHYS) Overvoltage Shutdown Hysteresis 0.2 0.8 1.5 V VPWR(UV) Undervoltage Shutdown Threshold 3.3 3.9 4.3 V VSUPPLY(POR) VPWR and VDD Power on Reset Threshold 0.5 – 0.9 VPWR(UV) VPWR(UV)_UP Recovery Undervoltage Threshold 3.4 4.1 4.5 V VDD Supply Failure Threshold (for VPWR > VPWR(UV)) 2.2 2.5 2.8 V RDS(on) HS[0:3] Output Drain-to-Source ON Resistance (IHS = 5.0 A, TA = 25 °C) • VPWR = 4.5 V • VPWR = 6.0 V • VPWR = 10 V • VPWR = 13 V – – – – – – – – 32.5 14.5 9.0 9.0 RDS(on) HS[0:3] Output Drain-to-Source ON Resistance (IHS = 5.0 A, TA = 150 °C) • VPWR = 4.5 V • VPWR = 6.0 V • VPWR = 10 V • VPWR = 13 V – – – – – – – – 55.3 24.7 15.3 15.3 VDD(FAIL) (11) (12) OUTPUTS HS0 TO HS3 mΩ mΩ Notes 9. In extended mode, the functionality is guaranteed but not the electrical parameters. From 4.0 V to 6.0 V voltage range, the device is only protected with the thermal shutdown detection. 10. Measured with the outputs open. 11. Typical value guaranteed per design. 12. Output automatically recover with time limited autoretry to instructed state when VPWR voltage is restored to normal, as long as the VPWR degradation level does not go below the undervoltage power-ON reset threshold. This applies to all internal device logic supplied by VPWR and assumes the external VDD supply is within specification. 09XS3400 9 Analog Integrated Circuit Device Data NXP Semiconductors ELECTRICAL CHARACTERISTICS STATIC ELECTRICAL CHARACTERISTICS Table 4. Static Electrical Characteristics (continued) Characteristics noted under conditions 6.0 V ≤ VPWR ≤ 20 V, 3.0 V ≤ VDD ≤ 5.5 V, - 40 °C ≤ TA ≤ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at TA = 25 °C and at nominal conditions, unless otherwise noted. Symbol Characteristic Min Typ Max Unit Notes RSD(ON) HS[0:3] Output Source-to-Drain ON Resistance (IHS = -5.0 A, VPWR= -18 V) • TA = 25 °C • TA = 150 °C – – – – 13.5 18 mΩ (13) RSHORT HS[0:3] Maximum Severe Short-circuit Impedance Detection 21 47 75 mΩ (14) HS[0:3] Output Leakage Current in OFF State • Sleep mode, outputs grounded, TA = 25 °C • Sleep mode, outputs grounded, TA = 125 °C Normal mode (OLOFF_dis_s=1 and OS_dis_s=1), outputs grounded – – – 0 0 20 2.0 3.0 25 89.4 55.8 49.8 42.4 35.7 28.1 21.6 14 11 6.9 – – – – – – – – – – 131.6 83.7 73 62.7 52 41.6 31.2 20.8 16.7 11.5 – – 1/10300 1/61000 – – -12 -13 -16 -20 – – – – 12 13 16 20 -5.0 – 5.0 % (16) – – 0.04 %/°C (17) -17 -12 – – +17 +12 % -5.0 – 5.0 % VDD+0.2 5 – VDD+1.0 V OUTPUTS HS0 TO HS3 (CONTINUED) ILEAK(OFF) OCHI1 OCHI2 OC1 OC2 OC3 OC4 OCLO4 OCLO3 OCLO2 OCLO1 CSR0 CSR1 CSR0_ACC CSR0_ACC(CAL) Δ(CSR0)/Δ(T) CSR1_ACC CSR1_ACC(CAL) VCL(CSNS) HS[0:3] Output Overcurrent Detection Levels (6.0 V < VHS[0:3] < 20 V) HS[0:3] Current Sense Ratio (6.0 V < HS[0:3] < 20 V, CSNS < 5.0 V) • CSNS_ratio bit = 0 • CSNS_ratio bit = 1 HS[0:3] Current Sense Ratio (CSR0) Accuracy (6.0 V < VHS[0:3] < 20 V) • IHS[0:3] = 12.5 A • IHS[0:3] = 5.0 A • IHS[0:3] = 3.0 A • IHS[0:3] = 1.5 A HS[0:3] Current Recopy Accuracy with one calibration point done at 5.0 A and 25 °C (6.0 V < VHS[0:3] < 20 V) • IHS[0:3] = 5.0 A HS[0,3] CSR0 Current Recopy Temperature Drift (6.0 V < VHS[0:3] < 20 V) • IHS[0:3] = 5.0 A HS[0,3] Current Sense Ratio (CSR1) Accuracy (6.0 V < VHS[0:3] < 20 V) • IHS[0:3] = 12.5 A • IHS[0:3] = 75 A HS[0,3] Current Recopy Accuracy with one calibration point done at 12.5 A and 25 °C (6.0 V < VHS[0:3] < 20 V) • IHS[0:3] = 12.5 A Current Sense Clamp Voltage • CSNS Open; IHS[0:3] = 5.0 A with CSR0 ratio µA A (15) – % (16) Notes 13. Source-Drain ON Resistance (Reverse Drain-to-Source ON Resistance) with negative polarity VPWR. 14. 15. Short-circuit impedance calculated from HS[0:3] to GND pins. Value guaranteed per design. Current sense ratio = ICSNS / IHS[0:3] 16. 17. Based on statistical analysis. It is not production tested. Based on statistical data: delta(CSR0)/delta(T) = {(measured ICSNS at T1 - measured ICSNS at T2) / measured ICSNS at room} / {T1-T2}. Not production tested. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 10 ELECTRICAL CHARACTERISTICS STATIC ELECTRICAL CHARACTERISTICS Table 4. Static Electrical Characteristics (continued) Characteristics noted under conditions 6.0 V ≤ VPWR ≤ 20 V, 3.0 V ≤ VDD ≤ 5.5 V, - 40 °C ≤ TA ≤ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at TA = 25 °C and at nominal conditions, unless otherwise noted. Symbol Characteristic Min Typ Max Unit Notes OFF Open Load Detection Source Current 30 – 100 μA (18) VOLD(THRES) OFF Open Load Fault Detection Voltage Threshold 2.0 3.0 4.0 V (18) IOLD(on) ON Open Load Fault Detection Current Threshold 110 330 660 mA IOLD(ON_LED) ON Open Load Fault Detection Current Threshold with LED VHS[0:3] = VPWR - 0.75 V 2.5 5.0 10 mA VOSD(THRES) Output Short to VPWR Detection Voltage Threshold, Output programmed OFF VPWR-1.2 VPWR0.8 VPWR-0.4 V OUTPUTS HS0 TO HS3 (CONTINUED) IOLD(off) VCL Output Negative Clamp Voltage • 0.5 A < IHS[0:3] < 5.0 A, Output programmed OFF - 22 – -16 V TSD Output Overtemperature Shutdown for 4.5 V < VPWR < 28 V 155 175 195 °C VIH Input Logic High Voltage 2.0 – 5.5 V (19) VIL Input Logic Low Voltage -0.3 – 0.8 V (19) Input Logic Pull-down Current (SCLK, SI) 5.0 – 20 μA (22) IUP Input Logic Pull-up Current (CSB) 5.0 – 20 μA (23) CSO SO, FSB Tri-state Capacitance – – 20 pF (20) IDWN RDWN 125 250 500 kΩ Input Capacitance – 4.0 12 pF (20) VCL(WAKE) Wake Input Clamp Voltage • ICL(WAKE) < 2.5 mA 18 25 32 V (21) VF(WAKE) Wake Input Forward Voltage • ICL(WAKE) = -2.5 mA - 2.0 – - 0.3 V VSOH SO High-state Output Voltage • IOH = 1.0 mA VDD-0.4 – – V – – 0.4 V - 2.0 0.0 2.0 μA – 10 0.0 Infinite 1.0 – kΩ CIN Input Logic Pull-down Resistor (RSTB, WAKE and IN[0:3]) CONTROL INTERFACE VSOL ISO(LEAK) RFS SO and FSB Low-state Output Voltage • IOL = -1.0 mA SO, CSNS and FSB Tri-state Leakage Current • CSB = VIH and 0 V < VSO < VDD, or FSB = 5.5 V, or CSNS = 0.0 V FSI External Pull-down Resistance • Watchdog Disabled • Watchdog Enabled (24) Notes 18. Output OFF Open Load Detection current is the internal current source used during OFF state open load diagnostic. An open load fault is detected when the output voltage is greater than VOLD(THRES) 19. Upper and lower logic threshold voltage range applies to SI, CSB, SCLK, RSTB, IN[0:3] and WAKE input signals. The WAKE and RSTB signals may be supplied by a voltage reference derived from VPWR. 20. 21. 22. Input capacitance of SI, CSB, SCLK, RSTB, IN[0:3] and WAKE. This parameter is guaranteed by process monitoring but is not production tested. The current must be limited by a series resistance when using voltages > 7.0 V. Pull-down current is with VSI > 1.0 V and VSCLK > 1.0 V. 23. Pull-up current is wiTH VCSB < 2.0 V. CSB has an active internal pull-up to VDD. 24. In fail-safe HS[0:3] output depends respectively on IN[0:3] input. FSI has an active internal pull-up to VREG ~ 3.0 V. 09XS3400 11 Analog Integrated Circuit Device Data NXP Semiconductors ELECTRICAL CHARACTERISTICS DYNAMIC ELECTRICAL CHARACTERISTICS 4.3 Dynamic Electrical Characteristics Table 5. Dynamic Electrical Characteristics Characteristics noted under conditions 6.0 V ≤ VPWR ≤ 20 V, 3.0 V ≤ VDD ≤ 5.5 V, - 40 °C ≤ TA ≤ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at TA = 25 °C and at nominal conditions, unless otherwise noted. Symbol Characteristic Min Typ Max Unit Notes SRR_00 Output Rising Medium Slew Rate (medium speed slew rate / SR[1:0] = 00) • VPWR = 14 V 0.25 0.6 1.0 V/μs (25) SRR_01 Output Rising Slow Slew Rate (low speed slew rate / SR[1:0] = 01) • VPWR = 14 V 0.125 0.3 0.5 V/μs (25) SRR_10 Output Rising Fast Slew Rate (high speed slew rate / SR[1:0] = 10) • VPWR = 14 V 0.5 1.2 1.5 V/μs (25) SRF_00 Output Falling Medium Slew Rate (medium speed slew rate / SR[1:0] = 00) • VPWR = 14 V 0.25 0.6 1.0 V/μs (25) SRF_01 Output Falling Slow Slew Rate (low speed slew rate / SR[1:0] = 01) • VPWR = 14 V 0.125 0.3 0.5 V/μs (25) SRF_10 Output Falling Fast Slew Rate (high speed slew rate / SR[1:0] = 10) • VPWR = 14 V 0.5 1.2 1.5 V/μs (25) t DLY(on) HS[0:3] Outputs Turn-ON Delay Times • VPWR = 14 V for medium speed slew rate (SR[1:0] = 00) 55 – 105 μs (26)(27) t DLY(off) HS[0:3] Outputs Turn-OFF Delay Times • VPWR = 14 V for medium speed slew rate (SR[1:0] = 00) 15 – 65 μs (26)(27) 0.64 1.0 0.96 POWER OUTPUT TIMING HS0 TO HS3 Δ SR Driver Output Matching Slew Rate (SRR /SRF) VPWR = 14 V at 25 °C and for medium speed slew rate (SR[1:0] = 00) Δ t RF HS[0:3] Driver Output Matching Time (t DLY(on) - t DLY(off)) VPWR = 14 V, f PWM = 240 Hz, PWM duty cycle = 50%, at 25 °C for medium speed slew rate (SR[1:0] = 00) 15 – 65 μs tFAULT Fault Detection Blanking Time 1.0 5.0 20 μs (28) tDETECT Output Shutdown Delay Time – 7.0 30 μs (29) t CNSVAL CSNS Valid Time – 70 100 μs (30) Watchdog Timeout 217 310 400 ms (31) ON Open Load Fault Cyclic Detection Time with LED • default value (PWM_en bit = 0) • Outputs controlled with PWM module (PWM_en bit = 1) 6.3 – 8.4 PWM period 12 – ms t WDTO tOLD(LED) Notes 25. Rise and Fall Slew Rates measured across a 5.0 Ω resistive load at high-side output = 30% to 70% (see Figure 4, page 16). 26. Turn-ON delay time measured from rising edge of any signal (IN[0 : 3] and CSB) that would turn the output ON to VHS[0 : 3] = VPWR / 2 with RL = 5.0 Ω resistive load. 27. Turn-OFF delay time measured from falling edge of any signal (IN[0 : 3] and CSB) that would turn the output OFF to VHS[0 : 3] = VPWR / 2 with RL = 5.0 Ω resistive load. 28. 29. Time necessary to report the fault to the FSB pin. Time necessary to switch-off the output in case of OT or OC or SC or UV fault detection (from negative edge of the FSB pin to HS voltage = 50% of VPWR 30. Time necessary for CSNS to be within ±5.0% of the targeted value (from HS voltage = 50% of VPWR to ±5.0% of the targeted CSNS value). 31. For FSI open, the Watchdog timeout delay measured from the rising edge of RST, to commanded HS[0:3] output state depend on the corresponding input command. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 12 ELECTRICAL CHARACTERISTICS DYNAMIC ELECTRICAL CHARACTERISTICS Table 5. Dynamic Electrical Characteristics (continued) Characteristics noted under conditions 6.0 V ≤ VPWR ≤ 20 V, 3.0 V ≤ VDD ≤ 5.5 V, - 40 °C ≤ TA ≤ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at TA = 25 °C and at nominal conditions, unless otherwise noted. Symbol Characteristic Min Typ Max Unit Notes POWER OUTPUT TIMING HS0 TO HS3 (CONTINUED) tOC1_00 tOC2_00 tOC3_00 tOC4_00 tOC5_00 tOC6_00 tOC7_00 HS[0:3] Output Overcurrent Time Step for OC[1:0] = 00 (slow by default) 4.40 1.62 2.10 2.88 4.58 10.16 73.2 6.30 2.32 3.00 4.12 6.56 14.52 104.6 8.02 3.00 3.90 5.36 8.54 18.88 134.0 tOC1_01 tOC2_01 tOC3_01 tOC4_01 tOC5_01 tOC6_01 tOC7_01 OC[1:0] = 01 (fast) 1.10 0.40 0.52 0.72 1.14 2.54 18.2 1.57 0.58 0.75 1.03 1.64 3.63 26.1 2.00 0.75 0.98 1.34 2.13 4.72 34.0 tOC1_10 tOC2_10 tOC3_10 tOC4_10 tOC5_10 tOC6_10 tOC7_10 OC[1:0] = 10 (medium) 2.20 0.81 1.05 1.44 2.29 5.08 36.6 3.15 1.16 1.50 2.06 3.28 7.26 52.3 4.01 1.50 1.95 2.68 4.27 9.44 68.0 tOC1_11 tOC2_11 tOC3_11 tOC4_11 tOC5_11 tOC6_11 tOC7_11 OC[1:0] = 11 (very slow) 8.8 3.2 4.2 5.7 9.1 20.3 146.4 12.6 4.6 6.0 8.2 13.1 29.0 209.2 16.4 21.4 7.8 10.7 17.0 37.7 272.0 tBC1_00 tBC2_00 tBC3_00 tBC4_00 tBC5_00 tBC6_00 HS[0:3] Bulb Cooling Time Step for CB[1:0] = 00 or 11 (medium) 242 126 140 158 181 211 347 181 200 226 259 302 452 236 260 294 337 393 tBC1_01 tBC2_01 tBC3_01 tBC4_01 tBC5_01 tBC6_01 CB[1:0] = 01 (fast) 121 63 70 79 90 105 173 90 100 113 129 151 226 118 130 147 169 197 484 252 280 316 362 422 694 362 400 452 518 604 1904 472 520 588 674 786 tBC1_10 tBC2_10 tBC3_10 tBC4_10 tBC5_10 tBC6_10 ms ms CB[1:0] = 10 (slow) 09XS3400 13 Analog Integrated Circuit Device Data NXP Semiconductors ELECTRICAL CHARACTERISTICS DYNAMIC ELECTRICAL CHARACTERISTICS Table 5. Dynamic Electrical Characteristics (continued) Characteristics noted under conditions 6.0 V ≤ VPWR ≤ 20 V, 3.0 V ≤ VDD ≤ 5.5 V, - 40 °C ≤ TA ≤ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at TA = 25 °C and at nominal conditions, unless otherwise noted. Symbol Characteristic Min Typ Max Unit Notes Input PWM Clock Range on IN0 7.68 – 30.72 kHz fIN0(LOW) Input PWM Clock Low Frequency Detection Range on IN0 1.0 2.0 4.0 kHz (32) fIN0(HIGH) Input PWM Clock High Frequency Detection Range on IN0 100 – 400 kHz (32) fPWM Output PWM Frequency Range using external clock on IN0 31.25 – 781 Hz Output PWM Frequency Accuracy using Calibrated Oscillator -10 – +10 % PWM MODULE TIMING fIN0 AFPWM(CAL) Default Output PWM Frequency using Internal Oscillator 84 120 156 Hz t CSB(MIN) fPWM(0) CSB Calibration Low Minimum Time Detection Range 14 20 26 μs t CSB(MAX) CSB Calibration Low Maximum Time Detection Range 140 200 260 μs RPWM_1k Output PWM Duty Cycle Range for fPWM = 1.0 kHz for high speed slew rate 10 94 % (33) RPWM_400 Output PWM Duty Cycle Range for fPWM = 400 Hz 6.0 98 % (33) RPWM_200 Output PWM Duty Cycle Range for fPWM = 200 Hz 5.0 98 % (33) Direct Input Toggle Timeout 175 250 325 ms 105 150 195 ms Thermal Prewarning Detection 110 125 140 °C Analog Temperature Feedback at TA = 25 °C with RCSNS = 2.5 kΩ 1.15 1.20 1.25 V Analog Temperature Feedback Derating with RCSNS = 2.5 kΩ -3.5 -3.7 -3.9 mV/°C INPUT TIMING tIN AUTORETRY TIMING tAUTO Autoretry Period TEMPERATURE ON THE GND FLAG TOTWAR TFEED DTFEED (34) (34) Notes 32. Clock Fail detector available for PWM_en bit is set to logic [1] and CLOCK_sel is set to logic [0]. 33. The PWM ratio is measured at VHS = 50% of VPWR and for the default SR value. It is possible to put the device fully-on (PWM duty cycle 100%) and fully-off (duty cycle 0%). For values outside this range, a calibration is needed between the PWM duty cycle programming and the PWM on the output with RL = 5.0 Ω resistive load. 34. Parameters guaranteed by design, not production tested. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 14 ELECTRICAL CHARACTERISTICS DYNAMIC ELECTRICAL CHARACTERISTICS Table 5. Dynamic Electrical Characteristics (continued) Characteristics noted under conditions 6.0 V ≤ VPWR ≤ 20 V, 3.0 V ≤ VDD ≤ 5.5 V, - 40 °C ≤ TA ≤ 125 °C, GND = 0 V, unless otherwise noted. Typical values are measured at TA = 25 °C and at nominal conditions, unless otherwise noted. Symbol Characteristic SPI INTERFACE CHARACTERISTICS Min Typ Max Unit Notes (35) f SPI Maximum Frequency of SPI Operation – (41) 8.0 MHz t WRST Required Low State Duration for RSTB 10 – – μs (36) Rising Edge of CSB to Falling Edge of CSB (Required Setup Time) – – 500 ns (37) t ENBL Rising Edge of RSTB to Falling Edge of CSB (Required Setup Time) – – 5.0 μs (37) t LEAD Falling Edge of CSB to Rising Edge of SCLK (Required Setup Time) – – 500 ns (37) t WSCLKh Required High State Duration of SCLK (Required Setup Time) – – 50 ns (37) t WSCLKl Required Low State Duration of SCLK (Required Setup Time) – – 50 ns (37) Falling Edge of SCLK to Rising Edge of CSB (Required Setup Time) – – 60 ns (37) t SI (SU) SI to Falling Edge of SCLK (Required Setup Time) – – 37 ns (38) t SI (HOLD) Falling Edge of SCLK to SI (Required Setup Time) – – 49 ns (38) t RSO SO Rise Time • CL = 80 pF – – 13 ns t FSO SO Fall Time • CL = 80 pF – – 13 ns t RSI SI, CSB, SCLK, Incoming Signal Rise Time – – 13 ns (38) t FSI SI, CSB, SCLK, Incoming Signal Fall Time – – 13 ns (38) t SO(EN) Time from Falling Edge of CSB to SO Low-impedance – – 60 ns (39) t SO(DIS) Time from Rising Edge of CSB to SO High-impedance – – 60 ns (40) t CS t LAG Notes 35. 36. 37. 38. 39. 40. 41. Parameters guaranteed by design, not production tested. RSTB low duration measured with outputs enabled and going to OFF or disabled condition. Maximum setup time required for the 09XS3400 is the minimum guaranteed time needed from the microcontroller. Rise and Fall time of incoming SI, CSB, and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing. Time required for output status data to be available for use at SO. 1.0 kΩ on pull-up on CSB. Time required for output status data to be terminated at SO. 1.0 kΩ on pull-up on CSB. The SPI frequency is limited if tRSI and tFSI are higher than 13 ns due to resistor in series with SPI signal. 09XS3400 15 Analog Integrated Circuit Device Data NXP Semiconductors ELECTRICAL CHARACTERISTICS TIMING DIAGRAMS 4.4 Timing Diagrams IN[0:3] High logic level Low logic level Time or CSB High logic level Low logic level Time VHS[0:3] VPWR RPWM 50%VPWR Time t DLY(on) VHS[0:3] 70% VPWR t DLY(off) SR F SR R 30% VPWR Time Figure 4. Output Slew Rate and Time Delays IOCH1 IOCH2 Load Current IOC1 IOC2 IOC3 IOC4 IOCLO4 IOCLO3 IOCLO2 IOCLO1 Time t OC1 t OC2 t OC3 t OC4 t OC5 t OC6 t OC7 Figure 5. Overcurrent Shutdown Protection 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 16 ELECTRICAL CHARACTERISTICS TIMING DIAGRAMS IOCH1 IOCH2 IOC1 IOC2 IOC3 IOC4 IOCLO4 IOCLO3 IOCLO2 IOCLO1 t BC3 tB C1 t BC2 t BC4 tB C5 Previous OFF duration (tOFF) tB C6 Figure 6. Bulb Cooling Management VIH VIH RSTB RSTB 10% 0.2 VDDVDD tWRSTB TwRSTB tENBL VIL VIL tTCSB CSB TENBL VIH VIH 90% VDD 0.7VDD CSB CSB 10% VDD 0.7VDD t WSCLKH TwSCLKh tTlead LEAD VIL VIL t RSI TrSI t LAG Tlag 90% VDD 0.7VDD SCLK SCLK VIH VIH 10% VDD 0.2VDD t TSIsu SI(SU) VIL VIL t WSCLKl TwSCLKl t SI(HOLD) TSI(hold) SI SI Don’t Care 90% VDD 0.7 VDD 0.2VDD 10% VDD Valid tTfSI FSI Don’t Care Valid Don’t Care VIH VIH VIL VIH Figure 7. Input Timing Switching Characteristics 09XS3400 17 Analog Integrated Circuit Device Data NXP Semiconductors ELECTRICAL CHARACTERISTICS TIMING DIAGRAMS tFSI tRSI TrSI TfSI VOH VOH 90% VDD 3.5V 50% SCLK SCLK 1.0V VDD 10% VOL VOL t SO(EN) TdlyLH SO SO 90% VDD 0.7 VDD 0.210% VDDVDD VOH VOH VOL VOL Low-to-High Low to High TrSO t RSO VALID tTVALID SO TfSO t FSO SO VOH VOH VDD VDD High to Low 0.790% High-to-Low 0.2VDD 10% VDD TdlyHL VOL VOL t SO(DIS) Figure 8. SCLK Waveform and Valid SO Data Delay Time 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 18 FUNCTIONAL DESCRIPTION INTRODUCTION 5 Functional Description 5.1 Introduction The 09XS3400 is one in a family of devices designed for low-voltage automotive lighting applications. Its four low RDS(on) MOSFETs (quad 9.0 mΩ) can control four separate 55 W/28 W bulbs and/or Xenon modules. Programming, control and diagnostics are accomplished using a 16-bit SPI interface. Its output with selectable slew-rate improves electromagnetic compatibility (EMC) behavior. Additionally, each output has its own parallel input or SPI control for pulse-width modulation (PWM) control if desired. The 09XS3400 allows the user to program via the SPI the fault current trip levels and duration of acceptable lamp inrush. The device has fail-safe mode to provide fail-safe functionality of the outputs in case of MCU damage. 5.2 Functional Pin Description 5.2.1 Output Current Monitoring (CSNS) The current sense pin provides a current proportional to the designated HS0 : HS3 output or a voltage proportional to the temperature on the GND flag. This current feeds into a ground-referenced resistor (2.5 kΩ typical) and its voltage is monitored by an MCU's A/D. The output type is selected via the SPI. This pin can be tri-stated through the SPI. 5.2.2 Direct Inputs (IN0, IN1, IN2, IN3) Each IN input wakes the device. The IN0 : IN3 high-side input pins are also used to directly control HS0 : HS3 high-side output pins. In case of the outputs are controlled by PWM module, the external PWM clock is applied to IN0 pin. These pins are to be driven with CMOS levels, and they have a passive internal pull-down, RDWN. 5.2.3 Fault Status (FSB) This pin is an open drain configured output requiring an external pull-up resistor to VDD for fault reporting. If a device fault condition is detected, this pin is active LOW. Detailed diagnostic and fault in formation is reported via the SPI SO pin. 5.2.4 Wake The WAKE input wakes the device. An external resistor (10 kΩ typical) and in internal voltage clamp protect this pin from high damaging voltages. This input has a passive internal pull-down, RDWN. 5.2.5 Reset (RSTB) The reset input wakes the device. This is used to initialize the device configuration and fault registers, as well as place the device in a low current sleep mode. The pin also starts the watchdog timer when transitioning from logic [0] to logic [1]. This pin has a passive internal pull-down, RDWN. 5.2.6 Chip Select (CSB) The CSB pin enables communication with the master microcontroller (MCU). When this pin is in a logic [0] state, the device is capable of transferring information to, and receiving information from, the MCU. The 09XS3400 latches in data from the Input Shift registers to the addressed registers on the rising edge of CSB. The device transfers status information to the Shift register on the falling edge of CSB. The SO output driver is enabled when CSB is logic [0]. CSB should transition from a logic [1] to a logic [0] state only when SCLK is a logic [0]. CSB has an active internal pull-up to VDD, IUP. 09XS3400 19 Analog Integrated Circuit Device Data NXP Semiconductors FUNCTIONAL DESCRIPTION FUNCTIONAL PIN DESCRIPTION 5.2.7 Serial Clock (SCLK) The SCLK pin clocks the internal shift registers of the 09XS3400 device. The serial input (SI) pin accepts data into the input shift register on the falling edge of the SCLK signal while the serial output (SO) pin shifts data information out of the SO line driver on the rising edge of the SCLK signal. The SCLK pin should be in a logic low state whenever CSB makes any transition. For this reason, it is recommended the SCLK pin be in a logic [0] whenever the device is not accessed (CSB logic [1] state). When CSB is logic [1], signals at the SCLK and SI pins are ignored and SO is tri-stated (high-impedance) (see Figure 10). SCLK input has an active internal pull-down, IDWN. 5.2.8 Serial Input (SI) This is a serial interface (SI) command data input pin. Each SI bit is read on the falling edge of SCLK. A 16-bit stream of serial data is required on the SI pin, starting with D15 (MSB) to D0 (LSB). The internal registers of the 09XS3400 are configured and controlled using a 5-bit addressing scheme described in Table 10. Register addressing and configuration are described in Table 11. SI input has an active internal pull-down, IDWN. 5.2.9 Digital Drain Voltage (VDD) This pin is an external voltage input pin used to supply power to the SPI circuit. When VDD is lost (VDD Failure), the device goes to failsafe mode. 5.2.10 Ground (GND) These pins are the ground for the device. 5.2.11 Positive Power Supply (VPWR) This pin connects to the positive power supply and is the source of operational power for the device. The VPWR contact is the backside surface mount tab of the package. 5.2.12 Serial Output (SO) The SO data pin is a tri-stateable output from the shift register. The SO pin remains in a high-impedance state until the CSB pin is put into a logic [0] state. The SO data is capable of reporting the status of the output, the device configuration, the state of the key inputs, etc. The SO pin changes state on the rising edge of SCLK and reads out on the falling edge of SCLK. SO reporting descriptions are provided in Table 23. 5.2.13 High-side Outputs (HS3, HS1, HS0, HS2) These are protected 9.0 mΩ high-side power outputs to the loads. 5.2.14 Fail-safe Input (FSI) This pin incorporates an active internal pull-up current source from internal supply (VREG). This enables the watchdog timeout feature. When the FSI pin is opened, the watchdog circuit is enabled. After a watchdog timeout occurs, the output states depends on IN[0:3]. In case of a VDD failure and when VDD failure detection is activated, the output states depend on IN{0:3]. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 20 FUNCTIONAL DESCRIPTION FUNCTIONAL INTERNAL BLOCK DESCRIPTION 5.3 Functional Internal Block Description 09XS3400 - Functional Block Diagram MCU Interface Power Supply MCU Interface & Output Control SPI Interface Parallel Control Inputs Self-protected High-side Switches HS0-HS3 PWM Controller Supply MCU Interface & Output Control Self-Protected High-side Switches Figure 9. Functional Block Diagram 5.3.1 Power Supply The 09XS3400 is designed to operate from 4.0 V to 28 V on the VPWR pin. Device characterization is provided from 6.0 V to 20 V. The VPWR pin supplies power to internal regulator, analog, and logic circuit blocks. The VDD supply is used for serial peripheral interface (SPI) communication to configure and diagnose the device. This IC architecture provides a low quiescent current sleep mode. Applying VPWR and VDD to the device places the device in the Normal mode. The device transits to fail-safe mode in case of failures on the SPI or/and on VDD voltage. 5.3.2 High Side Switches: HS0–HS3 These pins are the high-side outputs controlling automotive lamps, such as 65 W/55 W bulbs and Xenon-HID modules. Those N-channel MOSFETs with 9.0 mΩ RDS(on) are self-protected and present extended diagnostics in order to detect bulb outage and short-circuit fault condition. The HS output is actively clamped during turn off of inductive loads and inductive battery line. When driving DC motor or solenoid loads, an external recirculation device must be used to maintain the device in its safe operating area. 5.3.3 MCU Interface and Output Control In Normal mode, each bulb is controlled directly from the MCU through SPI. A pulse width modulation control module allows improvement of lamp lifetime with bulb power regulation (PWM frequency range from 100 Hz to 400 Hz) and addressing the dimming application (day running light). An analog feedback output provides a current proportional to the load current or the temperature of the board. The SPI is used to configure and to read the diagnostic status (faults) of high-side outputs. The reported fault conditions are: open load, short-circuit to battery, short-circuit to ground (overcurrent and severe short-circuit), thermal shutdown, and under/overvoltage. With accurate and configurable overcurrent detection circuitry and wire harness optimization, the vehicle is lighter. In Fail-safe mode, each lamp is controlled with dedicated parallel input pins. The device reverts to its default mode. 09XS3400 21 Analog Integrated Circuit Device Data NXP Semiconductors FUNCTIONAL DEVICE OPERATION SPI PROTOCOL DESCRIPTION 6 Functional Device Operation 6.1 SPI Protocol Description The SPI interface has a full duplex, three-wire synchronous data transfer with four I/O lines associated with it: Serial Input (SI), Serial Output (SO), Serial Clock (SCLK), and Chip Select (CSB). The SI / SO pins of the 09XS3400 follow a first-in first-out (D15 to D0) protocol, with both input and output words transferring the most significant bit (MSB) first. All inputs are compatible with 5.0 V or 3.3 V CMOS logic levels. CSB CSB CS SCLK SI SO D15 D14 D13 D12 D11 D10 D9 OD15 OD14 OD13 OD12 OD11 OD10 OD9 D8 OD8 D7 D6 OD7 D5 OD6 OD5 D4 OD4 D3 OD3 D2 OD2 D1 D0 OD1 OD0 Notes 1. RSTB is a logic [1] state during the above operation. to the most ordered entry of data into the device. D15is: D0 NOTES: 1. 2.RSTB in a relate logic H state during therecent above operation. OD15 : OD0 relate thetofirst 16 bits ofordered ordered fault and status data out IC of the device. device. 2. 3.DO, D1, D2, ... , and D15to relate the most recent entry of program data into the LUX Figure 10. Single 16-Bit Word SPI Communication 6.2 Operational Modes The 09XS3400 has four operating modes: Sleep, Normal, Fail-safe, and Fault. Table 6 and Figure 12 summarize details contained in succeeding paragraphs. The Figure 11 describes an internal signal called IN_ON[x] which is a function of the respective IN[x] input. tIN N[x] N_ON[x] Figure 11. IN_ON[x] Internal Signal The 09XS3400 transits to operating modes according to the following signals: • wake-up = RSTB or WAKE or IN_ON[0] or IN_ON[1] or IN_ON[2] or IN_ON[3], • fail = (VDD Failure and VDD_FAIL_en) or (Watchdog timeout and FSI input not shorted to ground), • fault = OC[0:3] or OT[0:3] or SC[0:3] or UV or (OV and OV_dis). 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 22 FUNCTIONAL DEVICE OPERATION OPERATIONAL MODES Table 6. 09XS3400 Operating Modes Mode wake-up fail faul t Sleep 0 x x Device is in Sleep mode. All outputs are OFF. Normal 1 0 0 Device is currently in Normal mode. Watchdog is active if enabled. Fail-safe 1 1 0 Device is currently in fail-safe mode due to Watchdog timeout or VDD Failure conditions. Fault 1 X 1 Device is currently in fault mode. The faulted output(s) is (are) OFF. The safe autoretry circuitry is active to turn-on again the output(s). Comments x = Don’t care. (fail = 0) and (wake-up = 1) and (fault = 0) Sleep (wake-up = 0) (wake-up = 1) and (fail = 1) and (fault = 0) (wake-up = 0) (fail = 1) and (wake-up = 1) and (fault = 1) Fail-safe (fail = 1) and (wake-up = 1) and (fault = 0) (wake-up = 1) and (fault = 1) Fault (wake-up=0) (fail = 0) and (wake-up = 1) and (fault = 1) Normal (fail = 0) and (wake-up = 1) and (fault = 0) (fail = 0) and (wake-up = 1) and (fault = 0) (fail = 1) and (wake-up = 1) and (fault = 0) Figure 12. Operating Modes 6.2.1 Sleep Mode The 09XS3400 is in Sleep mode when: • VPWR and VDD are within the normal voltage range, • wake-up = 0, • fail = X, • fault = X. This is the Default mode of the device after first applying battery voltage (VPWR) prior to any I/O transitions. This is also the state of the device when the WAKE and RSTB and IN_ON[0:3] are logic [0]. In the Sleep mode, the output and all unused internal circuitry, such as the internal regulator, are off to minimize draw current. In addition, all SPI-configurable features of the device are set to logic [0]. 6.2.2 NORMAL MODE The 09XS3400 is in Normal mode when: • VPWR and VDD are within the normal voltage range, • wake-up = 1, • fail = 0, • fault = 0. 09XS3400 23 Analog Integrated Circuit Device Data NXP Semiconductors FUNCTIONAL DEVICE OPERATION OPERATIONAL MODES In this mode, the NM bit is set to fault_control logic [1] and the outputs HS[0:3] are under control, as defined by the hson signal: hson[x] = ( ( (IN[x] and DIR_dis[x]) or On bit[x] ) and PWM_en ) or (On bit [x] and Duty_cycle[x] and PWM_en). In this mode and also in fail-safe, the fault condition reset depends on fault_control signal, as defined by the following: fault_control[x] = ( (IN_ON[x] and DIR_dis[x]) and PWM_en ) or (On bit [x]). 6.2.2.1 Programmable PWM Module The outputs HS[0:3] are controlled by the programmable PWM module if PWM_en and On bit [x] are set to logic [1]. The clock frequency from IN0 input pin or from internal clock is the factor 27 (128) of the output PWM frequency (CLOCK_sel bit). The outputs HS[0:3] can be controlled in the range of 5% to 98% with a resolution of 7 bits of duty cycle (Table 7). The states of other IN pins are ignored. Table 7. Output PWM Resolution On bit Duty cycle Output state 0 X OFF 1 0000000 PWM (1/128 duty cycle) 1 0000001 PWM (2/128 duty cycle) 1 0000010 PWM (3/128 duty cycle) 1 n PWM ((n+1)/128 duty cycle) 1 1111111 fully ON The timing includes seven programmable PWM switching delays (number of PWM clock rising edges) to stagger the turn on/off times of the outputs (Table 8). Table 8. Output PWM Switching Delay Delay bits Output delay 000 no delay 001 16 PWM clock periods 010 32 PWM clock periods 011 48 PWM clock periods 100 64 PWM clock periods 101 80 PWM clock periods 110 96 PWM clock periods 111 112 PWM clock periods The clock frequency from IN0 is permanently monitored to report a clock failure in case the frequency is outside a specified frequency range (from fIN0(LOW) to fIN0(HIGH)). During a clock failure, no PWM feature is provided, the On bit defines the outputs’ states and the CLOCK_fail bit reports [1]. 6.2.2.2 Calibratable Internal Clock The internal clock can vary as much as ±30 percent relative to the to typical fPWM(0) output switching period. Using the existing SPI inputs and the precision timing reference already available to the MCU, the 09XS3400 allows clock calibration to ±10 percent of accuracy. Calibrating the internal clock is initiated by defined word to CALR register. The calibration pulse is provided by the MCU. The pulse is sent on the CSB pin after the SPI word is launched. The MCU keeps the CSB pin low for 1/128th of the desired PWM frequency. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 24 FUNCTIONAL DEVICE OPERATION OPERATIONAL MODES CSB SI CALR SI command ignored Internal clock duration If the negative CSB pulse is outside a predefined time range (from t CSB(MIN) to t CSB(MAX)), the calibration event is ignored and the internal clock is unaltered or reset to its default value (fPWM(0)), if this was not calibrated before. The calibratable clock is used, instead of the clock from IN0 input, when CLOCK_sel is set to [1]. 6.2.3 Fail-safe Mode The 09XS3400 is in Fail-safe mode when: • VPWR is within the normal voltage range, • wake-up = 1, • fail = 1, • fault = 0. 6.2.4 Watchdog If the FSI input is not grounded, the watchdog timeout detection is active when either the WAKE or IN_ON[0:3] or RSTB input pin transitions from logic [0] to logic [1]. The WAKE input is capable of being pulled up to VPWR with a series resistance limiting the internal clamp current according to the specification. The Watchdog timeout interval is a multiple of the internal oscillator. As long as the WD bit (D15) of an incoming SPI message is toggled within the minimum watchdog timeout period (WDTO), the device operates normally. 6.2.4.1 Fail-safe Conditions If an internal watchdog timeout occurs before the WD bit for FSI open (Table 9) or in case of VDD failure condition (VDD< VDD(FAIL))) for VDD_FAIL_en bit is set to logic [1], the device reverts to a fail-safe mode until the WD bit is written to logic [1] (see fail-safe to normal mode transition paragraph) and VDD is within the normal voltage range. Table 9. SPI Watchdog Activation Typical RFSI (Ω) Watchdog 0 (shorted to ground) Disabled (open) Enable During the Fail-safe mode, the outputs depend on the corresponding input. The SPI register contents are reset to their default values (except POR bit) and fault protections are fully operational. The NM bit is set to (0] when the device is in Fail-safe mode. 09XS3400 25 Analog Integrated Circuit Device Data NXP Semiconductors FUNCTIONAL DEVICE OPERATION OPERATIONAL MODES 6.2.5 Normal & Fail-safe Mode Transitions 6.2.5.1 Transition Fail-safe to Normal Mode To leave the Fail-safe mode, VDD must be within its valid operating voltage range and the microcontroller has to send an SPI command with WDIN bit set to logic [1]; the other bits are not considered. The previously latched faults are reset by the transition into Normal mode (autoretry included). Moreover, the device can be brought out of the Fail-safe mode due to a watchdog timeout issue by forcing the FSI pin to logic [0]. 6.2.5.2 Transition Normal to Fail-safe Mode To enter the Fail-safe mode from normal mode, a fail-safe condition must occur (fail = 1). The previous latched faults are reset by the transition into Fail-safe mode (autoretry included). 6.2.6 Fault Mode The 09XS3400 is in Fault mode when: • VPWR and VDD are within the normal voltage range, • wake-up = 1, • fail = X, • fault = 1. This device indicates the faults below as they occur by driving the FSB pin to logic [0], provided the RSTB input is pulled up: • Overtemperature fault, • Overcurrent fault, • Severe short-circuit fault, • Output(s) shorted to VPWR fault in OFF state, • Open load fault in OFF state, • Overvoltage fault (enabled by default), • Undervoltage fault. The FS pin automatically returns to logic [1] when the fault condition is removed, except for overcurrent, severe short-circuit, overtemperature, and undervoltage which resets by a new turn-on command (each fault_control signal to be toggled). Fault information is retained in the SPI fault register and is available (and reset) via the SO pin during the first valid SPI communication. The open load fault in ON state is only reported through the SPI register without effect on the corresponding output state (HS[x]) and the FSB pin. 6.2.7 Typical Start-up Sequence The 09XS3400 enters in Normal mode after start-up if following sequence is provided: • VPWR and VDD power supplies must be above their undervoltage thresholds, • generate wake-up event (wake-up = 1) from 0 to 1 on RSTB. The device switches to Normal mode with SPI register content is reset (as defined in Table 11 and Table 23). All features of the 09XS3400 are available after 50 μs typical, and all SPI registers are set to default values (set to logic [0]). • toggle WD bit from 0 to 1. And, if the PWM module is used (PWM_en bit is set to logic [1]) with an external reference clock: • apply PWM clock on IN0 input pin between 26 µs and 140 µs. If the correct start-up sequence is not provided, the PWM function is not guaranteed. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 26 FUNCTIONAL DEVICE OPERATION PROTECTION AND DIAGNOSTIC FEATURES 6.3 Protection and Diagnostic Features 6.3.1 Protections 6.3.1.1 Overtemperature Fault The 09XS3400 incorporates overtemperature detection and shutdown circuitry for each output channel. Two cases need to be considered when the output temperature is higher than TSD: • If the output command is ON: the corresponding output is latched OFF. FSB also latches to logic [0]. To delatch the fault and be able to turn ON again the outputs, the failure condition must disappear and the autoretry circuitry must be active or the corresponding output must be commanded OFF and then ON (toggling fault_control signal of corresponding output) or VSUPPLY(POR) condition if VDD = 0. • If the output command is OFF: FSB goes to logic [0] until the corresponding output temperature is below TSD. For both cases, the fault register OT[0:3] bit into the status register is set to [1]. The fault bits are cleared in the status register after a SPI read command. 6.3.1.2 Overcurrent Fault The 09XS3400 incorporates output shutdown to protect each output structure against resistive short-circuit condition. This protection is composed of four predefined current levels (time dependent) to fit Xenon-HID current profiles by default or 55 W bulb profiles, selectable by Xenon bit (as illustrated Figure 14). Initial turn-on of a cold lamp filament usually creates a large inrush current, as shown in Figure 5. This overcurrent protection is programmable: OC[1:0] bits select overcurrent slope speed and OCHI1 current step can be removed in case of OCHI bit is set to [1]. Over-current thresholds fault_control hson signal hson PWM In steady state, the wire harness is protected by OCLO2 current level by default. Three other DC overcurrent levels are available: OCLO1 or OCLO3 or OCLO4 based on the state of the OCLO[1,0] bits. If the load current level ever reaches the overcurrent detection level, the corresponding output latches the output OFF and FSB is also latched to logic [0]. To delatch the fault and be able to turn ON again the corresponding output, the failure condition must disappear and the autoretry circuitry must be active or the corresponding output must be commanded OFF and then ON (toggling fault_control signal of corresponding output) or the VSUPPLY(POR) condition if VDD = 0. The SPI fault bits (OC[0:3] bits) are cleared after a read operation. In Normal mode using internal PWM module, the 09XS3400 also incorporates a cooling bulb filament management if OC_mode and Xenon are set to logic [1]. In this case, the 1st step of multi-step overcurrent protection depends on the previous OFF duration, as illustrated in Figure 6. The following figure illustrates how the current level depends on the duration of previous OFF state (toff). The slope of cooling bulb emulator is configurable with OCOFFCB[1:0] bits. 09XS3400 27 Analog Integrated Circuit Device Data NXP Semiconductors FUNCTIONAL DEVICE OPERATION PROTECTION AND DIAGNOSTIC FEATURES Depending dependingon to toff toff Over-current thresholds Cooling toff fault_control hson signal PWM hson 6.3.1.3 Severe Short-circuit Fault The 09XS3400 immediately turns-off an output channel if it detects a severe short circuit at turn-on. If the short-circuit impedance is below RSHORT, the device latches the output OFF, FSB goes to logic [0] and the fault register SC[0:3] bit is set to [1]. To delatch the fault and be able to turn ON again the outputs, the failure condition must disappear and the corresponding output must be commanded OFF and then ON (toggling fault_control signal of corresponding output) or VSUPPLY(POR) condition if VDD = 0. The SPI fault bits (SC[0:3] bits) are cleared after a read operation. 6.3.1.4 Overvoltage Fault (Enabled by Default) By default, the overvoltage protection is enabled. The 09XS3400 shuts down all outputs and FSB goes to logic [0] during an overvoltage fault condition on the VPWR pin (VPWR > VPWR(OV)). The outputs remain in the OFF state until the overvoltage condition is removed (VPWR < VPWR(OV) -VPWR(OVHYS)). When experiencing this fault, the OVF fault bit is set to logic [1] and cleared after a valid SPI read. The overvoltage protection can be disabled through SPI (OV_dis bit is disabled when set to logic [1]). The fault register reflects any overvoltage condition (VPWR > VPWR(OV)). This overvoltage diagnosis, as a warning, is removed after a read operation, if the fault condition disappears. The HS[0:3] outputs cannot be commanded on during an over voltage condition. 6.3.1.5 Undervoltage Fault The output(s) latch off at some battery voltage below VPWR(UV). As long as the VDD level stays within the normal specified range, the internal logic states within the device will remain (configuration and reporting). If the battery voltage drops below the undervoltage threshold (VPWR < VPWR(UV)), the outputs turn off, FSB goes to logic [0], and the fault register UV bit is set to [1]. The FSB pin follows the battery voltage. This pin goes to a logic [0] when VPWR < VPWR(UV) and returns to a logic [1] when VPWR > VPWR(UV)_UP. In extended mode, the output is protected by overtemperature shutdown circuitry. All previous latched faults, which occurred when VPWR was within the normal voltage range, are guaranteed if VDD is within the operational voltage range or until VSUPPLY(POR) if VDD = 0. Any new OT fault is detected (VDD failure included) and reported through SPI above VPWR(UV). The output state is not changed as long as the VPWR voltage does not drop any lower than 3.5 V typical. Below 3.5 V (typ) of VPWR, the output shutdown delay time is not guaranteed. The N-channel MOSFSET could drain current during the next 10 μs to 30 μs. All latched faults (overtemperature, overcurrent, severe short-circuit, over and undervoltage) are reset if: • VDD < VDD(FAIL) with VPWR in nominal voltage range, • VDD and VPWR supplies are below VSUPPLY(POR) voltage value. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 28 FUNCTIONAL DEVICE OPERATION PROTECTION AND DIAGNOSTIC FEATURES (fault_control = 0) (OpenloadOFF = 1 or ShortVpwr = 1 or OV = 1) (fault_control = 1 and OV = 0) OFF if hson = 0 (SC = 1) ON (fault_control = 0 or OV = 1) (fault_control = 0) (OpenloadOFF = 1 or ShortVpwr = 1 or OV = 1) (OpenloadON = 1) Latched if hson=1 OFF (count = 16) (Retry = 1) (SC = 1) (OpenloadON = 1) (after Retry Period and OV = 0) Autoretry (OV = 1) OFF Autoretry ON if hson = 1 (OpenloadOFF = 1 or ShortVpwr = 1 or OV = 1) (Retry = 1) = > count = count+1 (fault_control = 0) Figure 13. Auto-retry State Machine 6.3.2 Auto-retry The auto-retry circuitry is used to reactivate the output(s) automatically in case of overcurrent or overtemperature or undervoltage failure conditions, to provide a high availability of the load. Auto-retry feature is available in Fault mode. It is activated when the internal retry signal is set to logic [1]: retry[x] = OC[x] or OT[x] or UV. The feature attempts to reactivate the output(s) after one auto-retry period (tAUTO), limited to 16 retries per channel. The counter of retry occurrences is reset in case of Fail-safe to Normal or Normal to Fail-safe mode transitions. At each auto-retry, the overcurrent detection is set to default values to sustain the inrush current. The Figure 13 describes the auto-retry state machine. 6.3.3 6.3.3.1 Diagnostic Output Shorted to VPWR Fault The 09XS3400 incorporates output shorted to VPWR detection circuitry in OFF state. Output shorted to VPWR fault is detected if output voltage is higher than VOSD(THRES) and reported as a fault condition when the output is disabled (OFF). The output shorted to VPWR fault is latched into the status register after the internal gate voltage is pulled low enough to turn OFF the output. The OS[0:3] and OL_OFF[0:3] fault bits are set in the status register and the FSB pin reports the fault in real time. If the output shorted to VPWR fault is removed, the status register clears after reading the register. The output shorted to VPWR protection can be disabled through the SPI (OS_DIS[0:3] bit). 6.3.3.2 Open Load Faults The 09XS3400 incorporates three dedicated open load detection circuitries on the output to detect in OFF and in ON state. 09XS3400 29 Analog Integrated Circuit Device Data NXP Semiconductors FUNCTIONAL DEVICE OPERATION PROTECTION AND DIAGNOSTIC FEATURES 6.3.3.3 Open-load Detection In Off State The OFF output open load fault is detected when the output voltage is higher than VOLD(THRES) pulled up with internal current source (IOLD(off)) and reported as a fault condition when the output is disabled (OFF). The OFF Output open load fault is latched into the status register when the internal gate voltage is pulled low enough to turn OFF the output. The OL_OFF[0:3] fault bit is set in the status register. If the open load fault is removed (FSB output pin goes to high), the status register clears after reading the register. The OFF output open load protection can be disabled through the SPI (OLOFF_DIS[0:3] bit). 6.3.3.4 Open Load Detection In On State The ON output open load current thresholds can be chosen by the SPI to monitor standard bulbs or LEDs (OLLED[0:3] bit set to logic [1]). In the case where load current drops below the defined current threshold, the OLON bit is set to logic [1], the output stays ON and FSB is not disturbed. 6.3.3.5 Open Load Detection In On State For LED Open load for LEDs only (OLLED[0:3] set to logic [1]) is detected periodically each t OLLED (fully-on, D[6:0] = 7F). To detect OLLED in fullyon state, the output must be ON at least t OLLED. To delatch the diagnosis, the condition should be removed and an SPI read operation is needed (OL_ON[0:3] bit). The ON output open-load protection can be disabled through SPI (OLON_DIS[0:3] bit). 6.3.4 Analog Current Recopy and Temperature Feedbacks The CSNS pin is an analog output reporting a current proportional to the designed output current or a voltage proportional to the temperature of the GND flag (pin #14). The designed signal is SPI programmable (TEMP_en, CSNS_en, CSNS_s[1,0] and CSNS_ratio_s bits). In case the current recopy is active, the CSNS output delivers current only during ON time of the output switch. The CSNS control circuitry creates the signal without overshoot. The maximum current is.0 mA typical. The typical value of external CSNS resistor connected to the ground is 2.5 kΩ. The current recopy is not active in Fail-safe mode. 6.3.4.1 Temperature Prewarning Detection In Normal mode, the 09XS3400 provides a temperature prewarning reported via SPI if the temperature of the GND flag is higher than TOTWAR. This diagnosis (OTW bit set to [1]) is latched in the SPI DIAGR0 register. To delatch this diagnostic, a read SPI command is needed and the temperature must be below TOTWAR. 6.3.5 Active Clamp ON VPWR The device provides an active gate clamp circuit to limit the maximum transient VPWR voltage at VPWR(CLAMP). In case of an overload on an output, the corresponding output is turned off, which leads to high voltage at VPWR with an inductive VPWR line. When VPWR voltage exceeds VPWR(CLAMP) threshold, the turn-off on the corresponding output is deactivated and all HS[0:3] outputs are switched ON automatically to demagnetize the inductive Battery line. 6.3.6 Reverse Battery ON VPWR The output survives the application of reverse voltage as low as -18 V. Under these conditions, the ON resistance of the output is two times higher than typical ohmic values in forward mode. No additional passive components are required except a diode in the VDD regulator circuitry. 6.3.7 Ground Disconnect Protection In the event the 09XS3400 ground is disconnected from load ground, the device protects itself and safely turns OFF the outputs regardless of the state of the outputs at the time of disconnection (maximum VPWR = 16 V). A 10 kΩ resistor needs to be added between the MCU and each digital input pin in order to ensure the device turns off during a ground disconnect and to prevent this pin from exceeding maximum ratings. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 30 FUNCTIONAL DEVICE OPERATION LOGIC COMMANDS AND REGISTERS 6.3.8 6.3.8.1 Loss of Supply Lines Loss of VDD If the external VDD supply is disconnected (or not within specification: VDD < VDD(FAIL)) with VDD_FAIL_en bit is set to logic [1]), all SPI register content is reset. The outputs can still be driven by the direct inputs IN[0 : 3] if VPWR is within its specified voltage range. The 09XS3400 uses the battery input to power the output MOSFET-related current sense circuitry and any other internal logic providing fail-safe device operation with no VDD supplied. In this state, the overtemperature, overcurrent, severe short-circuit, short to VPWR, and OFF open load protection circuitry are fully operational with default values corresponding to all SPI bits are set to logic [0]. SPI fault register remain reset. During a loss of VDD, no current is conducted from VPWR to VDD. 6.3.8.2 Loss of VPWR If the external VPWR supply is disconnected (or not within specification), the SPI configuration, reporting, and daisy chain features are maintained provided RST to set to logic [1] and VDD is within nominal operating range. This fault condition can be diagnosed with UV fault in SPI STATR_s registers. The SPI pull-up and pull-down current sources are not operational. The previous device configuration is maintained. No current is conducted from VDD to VPWR. 6.3.8.3 Loss of VPWR and VDD If the external VPWR and VDD supplies are disconnected (or not within specification: (VDD and VPWR) < VSUPPLY(POR)), all SPI register contents are reset with default values corresponding to all SPI bits are set to logic [0] and all latched faults are also reset. 6.3.9 EMC PERFORMANCES All following tests are performed on Freescale evaluation board in accordance with the typical application schematic. The device is protected during positive and negative transients on the VPWR line (per ISO 7637-2). The 09XS3400 successfully meets the Class 5 of the CISPR25 emission standard and 200 V/m or BCI 200 mA injection level for immunity tests. 6.4 Logic Commands and Registers 6.4.1 Serial Input Communication SPI communication is accomplished using 16-bit messages. A message is transmitted by the MCU starting with the MSB D15 and ending with the LSB, D0 (Table 10). Each incoming command message on the SI pin can be interpreted using the following bit assignments: the MSB, D15, is the watchdog bit (WDIN). In some cases, output selection is done with bits D14 : D13. The next three bits, D12: D10, are used to select the command register. The remaining nine bits, D8 : D0, are used to configure and control the outputs and their protection features. Multiple messages can be transmitted in succession to accommodate those applications where daisy-chaining is desirable, or to confirm transmitted data, as long as the messages are all multiples of 16 bits. Any attempt made to latch in a message not 16 bits is ignored. The 09XS3400 has defined registers, which are used to configure the device and to control the state of the outputs. Table 11 summarizes the SI registers. 09XS3400 31 Analog Integrated Circuit Device Data NXP Semiconductors FUNCTIONAL DEVICE OPERATION LOGIC COMMANDS AND REGISTERS Table 10. SI Message Bit Assignment Bit Sig SI Msg Bit MSB Message Bit Description D15 Watchdog in: toggled to satisfy watchdog requirements. D14 : D13 Register address bits used in some cases for output selection (Table 12). D12 : D10 Register address bits. D9 LSB Not used (set to logic [0]). D8:D0 Used to configure the inputs, outputs, and the device protection features and SO status content. Table 11. Serial Input Address and Configuration Bit Map SI Register STATR_s PWMR_s SI Data D15 D14 D13 D12 D11 D10 D9 WDIN X X 0 0 0 D8 D7 D6 D5 D4 D3 D2 D1 D0 0 0 0 0 0 SOA4 SOA3 SOA2 SOA1 SOA0 (42) ON_s PWM6_s PWM5_s PWM4_s PWM3_s PWM2_s PWM1_s PWM0_s 0 DIR_dis_s SR1_s SR0_s WDIN A1 A0 0 0 1 0 0 CONFR0_s WDIN A1 A0 0 1 0 0 0 0 CONFR1_s WDIN A1 A0 0 1 1 0 0 0 Retry_ Retry_dis_ s unlimited_s OS_dis_s DELAY2_s DELAY1_s DELAY0_s OLON_dis OLOFF_dis OLLED_en CSNS_rati _s _s _s o_s OCR_s WDIN A1 A0 1 0 0 0 Xenon_s BC1_s BC0_s OC1_s OC0_s OCHI_s OLCO1_s OLCO0_s OC_mode_ s GCR WDIN 0 0 1 0 1 0 VDD_FAIL _en PWM_en CLOCK_se l TEMP_en CSNS_en CSNS1 CSNS0 X OV_dis CALR WDIN 0 0 1 1 1 0 1 0 1 0 1 1 0 1 1 Register state after RST = 0 or VDD(FAIL) or VSUPPLY(PO R) condition 0 0 0 X X X 0 0 0 0 0 0 0 0 0 0 x = Don’t care. s = Output selection with the bits A1A0 as defined in Table 12. Notes 42. The PWMR_s D8 bit must always be a logic low and never placed in a logic high. 6.4.2 Device Register Addressing The following section describes the possible register addresses (D[14:10]) and their impact on device operation. 6.4.2.1 Address XX000 — Status Register (STATR_s) The STATR register is used to read the device status and the various configuration register contents without disrupting the device operation or the register contents. The five least significant register bits, F[4:0], are called SOA[4:0]. Bits SOA[4:3] are used to select the output channel of interest and bit SOA[2:0] are used to request status information for that channel. The status is returned as part of the first sixteen bits of the SO data. In addition to the device status, this feature provides the ability to read the content of the PWMR_s, CONFR0_s, CONFR1_s, OCR_s, GCR and CALR registers (Refer to the section 6.4.3 Serial Output Communication (Device Status Return Data), page 36. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 32 FUNCTIONAL DEVICE OPERATION LOGIC COMMANDS AND REGISTERS 6.4.2.2 Address A1A0001— Output PWM Control Register (PWMR_s) The PWMR_s register allows the MCU to control the state of corresponding output through the SPI. Each output “s” is independently selected for configuration based on the state of the D14 : D13 bits (Tables 12). Table 12. Output Selection A1 (D14) A0 (D13) HS Selection 0 0 HS0 (default) 0 1 HS1 1 0 HS2 1 1 HS3 Bit D7 sets the output’s on/off state. A logic [1] enables the corresponding output switch and a logic [0] turns it OFF (if IN input is also pulled down). Bits D6:D0 set the output PWM duty-cycle to one of 128 levels provided PWM_en is set to logic [1], as shown Table 7. 6.4.2.3 Address A1A0010— Output Configuration Register (CONFR0_S) The CONFR0_s register allows the MCU to configure corresponding output switching through the SPI. Each output “s” is independently selected for configuration based on the state of the D14 : D13 bits (Table 12). For the selected output, a logic [0] on bit D5 (DIR_DIS_s) will enable the output for direct control by its respective IN[3:0] pin. A logic [1] on bit D5 will disable the output from direct control (in this case, the output is only controlled by On bit). D4:D3 bits (SR1_s and SR0_s) are used to select the high or medium or low speed slew rate for the selected output, the default value [00] corresponds to the medium speed slew rate (Table 13). Table 13. Slew Rate Speed Selection SR1_s (D4) SR0_s (D3) Slew Rate Speed 0 0 medium (default) 0 1 low 1 0 high 1 1 Not guaranteed Incoming message bits D[2 :0] specify the desired PWM switching delay. This delay is relative to the PWM clock rising edge as illustrated in Table 8. The adjustable phase delay is available only when the PWM_en bit is set to logic [1]. 6.4.2.4 Address A1A0011 — Output Configuration Register (CONFR1_s) The CONFR1_s register allows the MCU to configure corresponding output fault management through the SPI. Each output “s” is independently selected for configuration based on the state of the D14 : D13 bits (Table 12). A logic [1] on bit D6 (RETRY_unlimited_s) disables the autoretry counter for the selected output, the default value [1] corresponds to enable auto-retry feature without time limitation. A logic [1] on bit D5 (RETRY_dis_s) disables the auto-retry for the selected output, the default value [0] enables this feature. A logic [1] on bit D4 (OS_dis_s) disables the output hard shorted to VPWR protection for the selected output, the default value [0] enables this feature. A logic [1] on bit D3 (OLON_dis_s) disables the ON output open load detection for the selected output, the default value [0] enables this feature (Table 14). A logic [1] on bit D2 (OLOFF_dis_s) disables the OFF output open load detection for the selected output, the default value [0] enables this feature. A logic [1] on bit D1 (OLLED_en_s) enables the ON output open load detection for LEDs for the selected output, the default value [0] enables the On output openload detection for bulbs (Table 14). 09XS3400 33 Analog Integrated Circuit Device Data NXP Semiconductors FUNCTIONAL DEVICE OPERATION LOGIC COMMANDS AND REGISTERS Table 14. ON Open Load Selection OLON_dis_s (D3) OLLED_en_s (D1) ON Open Load Detection 0 enable with bulb threshold (default) 0 1 enable with LED threshold 1 X disable 0 A logic [1] on bit D0 (CSNS_ratio_s) selects the high ratio on the CSNS pin for the corresponding output. The default value [0] is the low ratio (Table 15). Table 15. Current Sense Ratio Selection 6.4.2.5 CSNS_high_s (D0) Current Sense Ratio 0 CRS0 (default) 1 CRS1 Address A1A0100 — Output Overcurrent Register (OCR) The OCR_s register allows the MCU to configure corresponding output overcurrent protection through the SPI. Each output “s” is independently selected for configuration based on the state of the D14 : D13 bits (Table 12). A logic [1] on bit D8 (Xenon_s) disables the Xenon overcurrent profile, as described Table 14. Xenon bit set to logic [0]: IOCH1 IOCH2 IOC1 IOC2 IOCLO4 IOCLO3 IOCLO2 IOCLO1 t OC1 t OC3 t OC4 t OC5 t OC2 t OC6 t OC7 Time Xenon bit set to logic [1]: IOCH1 IOCH2 IOC1 IOC2 IOC3 IOC4 IOCL4 IOCL3 IOCL2 IOCL1 t OC1 t OC3 t OC4 t OC5 t OC2 t OC6 t OC7 Time Figure 14. Overcurrent Profile Depending on Xenon bit D[7:6] bits are used to select the bulb cooling curves and D[5:4] bits modify the decay speed of the overcurrent profile, as shown Table 16 and Table 17. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 34 FUNCTIONAL DEVICE OPERATION LOGIC COMMANDS AND REGISTERS Table 16. Cooling Curve Selection BC1_s (D7) BC0_s (D6) Profile Curves Speed 0 0 medium (default) 0 1 slow 1 0 fast 1 1 medium Table 17. Inrush Curve Selection OC1_s (D5) OC0_s (D4) Profile Curves Speed 0 0 slow (default) 0 1 fast 1 0 medium 1 1 very slow A logic [1] on bit D3 (OCHI_s bit reduces the current threshold from IOCHI1 to IOCHI2 during tOC1, as shown Table 15. IOCH1 IOCH2 IOC1 IOC2 IOC3 IOC4 IOCL4 IOCL3 IOCL2 IOCL1 t OC1 t OC3 t OC4 t OC5 t OC2 t OC6 t OC7 Time Figure 15. Overcurrent Profile with OCHI bit set to ‘1’ The wire harness is protected by one of four possible current levels in steady state, as defined in Table 18. Table 18. Output Steady State Selection OCLO1 (D2) OCLO0 (D1) Steady State Current 0 0 OCLO2 (default) 0 1 OCLO3 1 0 OCLO4 1 1 OCLO1 Bit D0 (OC_mode_sel) determines which of two overcurrent modes the output uses. In one mode the overcurrent profile is used every time the output turns on. In the other mode, Which can be used during PWM operation, the overcurrent profile is adjusted to account for bulb cooling effects, as described Table 19. Table 19. Overcurrent Mode Selection OC_mode_s (D0) Overcurrent Mode 0 only inrush current management (default) 1 inrush current and bulb cooling management 09XS3400 35 Analog Integrated Circuit Device Data NXP Semiconductors FUNCTIONAL DEVICE OPERATION LOGIC COMMANDS AND REGISTERS 6.4.2.6 Address 00101 — Global Configuration Register (GCR) The GCR register allows the MCU to configure the device through the SPI. The D8 bit controls how the device responds to a VDD_FAIL condition, which is, VDD < VDD(FAIL). If the VDD_FAIL_en bit is logic [1], then the loss of VDD, the device enters immediately in Fail-safe mode. In the VDD_FAIL_en bit is logic [0], the Fail-safe mode transition is done after the SPI watchdog timeout. Bit D8 allows the MCU to enable or disable the VDD failure detector. A logic [1] on VDD_FAIL_en bit allows switch-off the outputs HS[0:3] in fail-safe mode. Bit D7 allows the MCU to enable or disable the PWM module. A logic [1] on PWM_en bit allows control of the outputs HS[0:3] with PWMR register (the direct input states are ignored). Bit D6 (CLOCK_sel) is used to select the clock used as reference by PWM module, as described in the following Table 20. Table 20. PWM Module Selection PWM_en (D7) CLOCK_sel (D6) PWM module 0 X PWM module disabled (default) 1 0 PWM module enabled with external clock from IN0 1 1 PWM module enabled with internal calibrated clock Bits D5:D4 allow the MCU to select one of two analog signals on CSNS output pin, as shown in Table 21. Table 21. CSNS Reporting Selection TEMP_en CSNS_en (D5) (D4) CSNS reporting 0 0 CSNS tri-stated (default) X 1 current recopy of selected output (D3:2] bits) 1 0 temperature on GND flag The Table 22 describes how bits D[3:2] specifies the output channel whose current is being mirrored at the CSNS pin. Table 22. Output Current Recopy Selection CSNS1 (D3) CSNS0 (D2) CSNS reporting 0 0 HS0 (default) 0 1 HS1 1 0 HS2 1 1 HS3 The GCR register disables the overvoltage protection (D0). When this bits is [0], the overvoltage is enabled (default value). 6.4.2.7 Address 00111 — CALIBRATION regIster (CALR) The CALR register allows the MCU to calibrate internal clock. 6.4.3 Serial Output Communication (Device Status Return Data) When the CSB pin is pulled low, the output register is loaded. Meanwhile, the data is clocked out MSB- (OD15-) first as the new message data is clocked into the SI pin after a CSB transition. The first sixteen bits of data clocking out of the SO are dependent upon the previously written SPI word. Any bits clocked out of the Serial Output (SO) pin after the first 16 bits are representative of the initial message bits clocked into the SI pin since the CSB pin first transitioned to a logic [0]. This feature is useful for daisy-chaining devices as well as for message verification. A valid message length is determined following a CSB transition of [0] to [1]. If there is a valid message length, the data is latched into the appropriate registers. A valid message length is a multiple of 16 bits. At this time, the SO pin is tri-stated and the fault status register is now able to accept new fault status information. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 36 FUNCTIONAL DEVICE OPERATION LOGIC COMMANDS AND REGISTERS SO data includes information ranging from fault status to register contents, user selected by writing to the STATR bits OD4, OD3, OD2, OD1, and OD0. The value of the previous bits SOA4 and SOA3 determine which output the SO information applies to for the registers which are output specific; viz., Fault, PWMR, CONFR0, CONFR1, and OCR registers. Note that the SO data continues to reflect the information for each output (depending on the previous SOA4, SOA3 state) selected during the most recent STATR write until changed with an updated STATR write. The output status register correctly reflects the status of the STATR-selected register data at the time that CSB is pulled to a logic [0] during SPI communication, and/or for the period of time since the last valid SPI communication, with the following exception: • The previous SPI communication was determined to be invalid. In this case, the status is reported as though the invalid SPI communication never occurred. • The VPWR voltage is below 4.0 V. In this case the status must be ignored by the MCU. 6.4.4 Serial Output Bit Assignment The 16 bits of serial output data depend on the previous serial input message, as explained in the following paragraphs. Table 23, summarizes SO returned data for bits OD15 : OD0. • Bit OD15 is the MSB; it reflects the state of the Watchdog bit from the previously clocked-in message. • Bits OD14:OD10 reflect the state of the bits SOA4 : SOA0 from the previously clocked in message. • Bit OD9 is set to logic [1] in Normal mode (NM). • The contents of bits OD8 : OD0 depend on bits D4 : D0 from the most recent STATR command SOA4 : SOA0 as explained in the paragraphs following Table 23. Table 23. Serial Output Bit Map Description Previous STATR SO Returned Data SOA SOA SOA SOA SOA 4 3 2 1 0 OD 15 OD 14 OD 13 OD 12 OD 11 OD 10 OD9 OD8 OD7 OD6 OD5 OD4 OD3 OD2 OD1 OD0 STATR_s A1 A0 0 0 0 WDIN SOA4 SOA3 SOA2 SOA1 SOA0 NM POR PWMR_s A1 A0 0 0 1 WDIN SOA4 SOA3 SOA2 SOA1 SOA0 NM 0 CONFR0_ s A1 A0 0 1 0 WDIN SOA4 SOA3 SOA2 SOA1 SOA0 NM X UV OV OLON OLOF OS_s OT_s SC_s OC_s _s F_s ON_ PWM PWM PWM PWM PWM PWM PWM s 6_s 5_s 4_s 3_s 2_s 1_s 0_s X X DIR_ SR1 dis_s _s DEL DEL DEL SR0 AY2_ AY1_ AY0_ _s s s s CONFR1_ s A1 A0 0 1 1 WDIN SOA4 SOA3 SOA2 SOA1 SOA0 NM X X Retry _ Retry OLO OLO OLL CSN OS_ unlim _dis_ dis_s N_di FF_d ED_ S_rat s s_s is_s en_s io_s ited_ s OCR_s A1 A0 1 0 0 WDIN SOA4 SOA3 SOA2 SOA1 SOA0 NM Xeno n_s BC1_ s OC_ BC0 OC1 OC0 OCH OCL OCL mod _s _s _s I_s O1_s O0_s e_s GCR 0 0 1 0 1 WDIN SOA4 SOA3 SOA2 SOA1 SOA0 NM VDD CLO PWM TEM CSN CSN CSN _FAI CK_s _en P_en S_en S1 S0 L_en el DIAGR0 0 0 1 1 1 WDIN SOA4 SOA3 SOA2 SOA1 SOA0 NM X X X X X X DIAGR1 0 1 1 1 1 WDIN SOA4 SOA3 SOA2 SOA1 SOA0 NM X X X X IN3 IN2 IN1 IN0 WD_e n DIAGR2 1 0 1 1 1 WDIN SOA4 SOA3 SOA2 SOA1 SOA0 NM X X X X X X 0 0 0 X OV_ dis CLO CAL_f OTW CK_f ail ail 09XS3400 37 Analog Integrated Circuit Device Data NXP Semiconductors FUNCTIONAL DEVICE OPERATION LOGIC COMMANDS AND REGISTERS Table 23. Serial Output Bit Map Description (continued) Previous STATR SO Returned Data SOA SOA SOA SOA SOA 4 3 2 1 0 Register state after RST = 0 or VDD(FAIL) or VSUPPLY( N/A N/A N/A N/A N/A OD 15 OD 14 OD 13 OD 12 OD 11 OD 10 0 0 0 0 0 0 OD9 OD8 OD7 OD6 OD5 OD4 OD3 OD2 OD1 OD0 0 X 0 0 0 0 0 0 0 0 POR) condition s = Output selection with the bits A1A0 as defined in Table 12 6.4.4.1 Previous Address SOA4 : SOA0 = A1A0000 (STATR_s) The returned data OD8 reports logic [1] in case of previous Power ON Reset condition (VSUPPLY(POR)). This bit is only reset by a read operation. Bits OD7: OD0 reflect the current state of the Fault register (FLTR) corresponding to the output previously selected with the bits SOA4:SOA3 = A1A0 (Table 23). • OC_s: overcurrent fault detection for a selected output, • SC_s: severe short-circuit fault detection for a selected output, • OS_s: output shorted to VPWR fault detection for a selected output, • OLOFF_s: open load in OFF state fault detection for a selected output, • OLON_s: open load in ON state fault detection (depending on current level threshold: bulb or LED) for a selected output, • OV: overvoltage fault detection, • UV: undervoltage fault detection • POR: power on reset detection. The FSB pin reports all faults. For latched faults, this pin is reset by a new Switch OFF command (toggling fault_control signal). 6.4.4.2 Previous Address SOA4 : SOA0 = A1A0001 (Pwmr_s) The returned data contains the programmed values in the PWMR register for the output selected with A1A0. 6.4.4.3 Previous Address SOA4 : SOA0 = A1A0010 (confr0_s) The returned data contains the programmed values in the CONFR0 register for the output selected with A1A0. 6.4.4.4 Previous Address SOA4 : SOA0 = A1A0011 (confr1_s) The returned data contains the programmed values in the CONFR1 register for the output selected with A1A0. 6.4.4.5 Previous Address SOA4 : SOA0 = A1A0100 (ocr_s) The returned data contains the programmed values in the OCR register for the output selected with A1A0. 6.4.4.6 Previous Address SOA4 : SOA0 = 00101 (gcr) The returned data contains the programmed values in the GCR register. 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 38 FUNCTIONAL DEVICE OPERATION LOGIC COMMANDS AND REGISTERS 6.4.4.7 Previous Address SOA4 : SOA0 = 00111 (diagr0) The returned data OD2 reports logic [1] in case of PWM clock on IN0 pin is out of specified frequency range. The returned data OD1 reports logic [1] in case of clock calibration failure. The returned data OD0 reports logic [1] in case of overtemperature prewarning (temperature of GND flag is above TOTWAR). 6.4.4.8 Previous Address SOA4 : SOA0 = 01111 (diagr1) The returned data OD[4:1] report in real time the state of the direct input IN[3:0]. The OD0 indicates if the watchdog is enabled (set to logic [1]) or not (set to logic [0]). OD4:OD1 report the output state in case of fail-safe state due to watchdog time-out as explained in the following Table 24. Table 24. Watchdog Activation Report 6.4.4.9 WD_en (OD0) SPI Watchdog 0 disabled 1 enabled Previous Address SOA4 : SOA0 = 10111 (diagr2) The returned data is the product ID. Bits OD2:OD0 are set to 000 for Protected Quad 9.0 mΩ high-side Switches. Default Device configuration The default device configuration is explained by the following: • HS output is commanded by corresponding IN input or On bit through the SPI. The medium slew-rate is used, • HS output is fully protected by the Xenon overcurrent profile by default, the severe short-circuit protection, the undervoltage, and the overtemperature protection. The auto-retry feature is enabled, • Open load in ON and OFF state and HS shorted to VPWR detections are available, • No current recopy and no analog temperature feedback active, • Overvoltage protection is enabled, • SO reporting fault status from HS0, • VDD failure detection is disabled. 09XS3400 39 Analog Integrated Circuit Device Data NXP Semiconductors TYPICAL APPLICATIONS INTRODUCTION 7 Typical Applications 7.1 Introduction Figure 16 shows a typical automotive lighting application using an external PWM clock from the main MCU. In this instance, an auxiliary circuit (watchdog) provides IN[3:0] control inputs if the system detects a serious fault such as a watchdog timeout. A 22 nF decoupling capacitor, placed at the module connector, is recommended for each output. 100 nF decoupling capacitors, placed at the device power supply pins are also recommended to pass conducted emission and susceptibility tests. VPWR VDD Voltage regulator 100 nF 10 µF 100 nF VDD 10 µF VPWR ignition switch VDD 10 k VPWR VDD VPWR VDD 10 k 100 nF 100 nF 100 nF VDD WAKE I/O FSB IN0 IN1 IN2 IN3 10 k I/O MCU SCLK CSB I/O SO SI 10 k 10 k 10 k 10 k A/D HS0 09XS3400 SCLK CSB RSTB SI SO CSNS FSI 10 k 22 nF 22 nF LOAD 0 HS1 22 nF LOAD 1 HS2 22 nF LOAD 2 HS3 GND 22 nF LOAD 3 2.5 k VPWR Watchdog direct light commands (pedal, comodo,...) Figure 16. 09XS3400 Typical Application 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 40 PACKAGING SOLDERING INFORMATION 8 Packaging 8.1 Soldering Information The 09XS3400 is packaged in a surface mount power package intended to be soldered directly to the printed circuit board. The 09XS3400 was qualified in accordance with JEDEC standards J-STD-020D for moisture sensitivity level (MSL) 3, Pb-free assembly. The Peak Package Body Temperature (TP) must not exceed the classification temperature TC = 260 °C during the soldering process. The time (tP) within the specified classification temperature TC - 5.0 °C must not exceed 40 seconds maximum. The application note AN2467 provides guidelines for printed circuit board design and assembly. 8.2 Marking Information The device is identified by the part number: 09XS3400. Device markings indicate build information containing the week and year of manufacture. The date is coded with the last four characters of the nine character build information code (e.g. “CTKAH0929”). The date is coded as four numerical digits where the first two digits indicate the year and the last two digits indicate the week. For instance, the date code “0929” indicates the 29th week of the year 2009. 8.3 Package Dimensions Package dimensions are provided in package drawings. To find the most current package outline drawing, go to www.freescale.com and perform a keyword search for the drawing’s document number. Table 25. Package Outline Package Suffix 24-Pin QFN FK Package Outline Drawing Number 98ARL10596D 09XS3400 41 Analog Integrated Circuit Device Data NXP Semiconductors PACKAGING PACKAGE DIMENSIONS 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 42 PACKAGING PACKAGE DIMENSIONS 09XS3400 43 Analog Integrated Circuit Device Data NXP Semiconductors PACKAGING PACKAGE DIMENSIONS 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 44 PACKAGING PACKAGE DIMENSIONS 09XS3400 45 Analog Integrated Circuit Device Data NXP Semiconductors PACKAGING PACKAGE DIMENSIONS 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 46 PACKAGING PACKAGE DIMENSIONS 09XS3400 47 Analog Integrated Circuit Device Data NXP Semiconductors PACKAGING PACKAGE DIMENSIONS 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 48 PACKAGING PACKAGE DIMENSIONS 09XS3400 49 Analog Integrated Circuit Device Data NXP Semiconductors REVISION HISTORY PACKAGE DIMENSIONS 9 Revision History REVISION 1.0 DATE DESCRIPTION OF CHANGES 2/2012 • Initial release • No technical changes. Revised back page. Updated document properties. Added SMARTMOS sentence to last paragraph on page one. • • • Modified tDLY and slew rates per Product Bulletin 16375 Fixed typo in Table 5 Updated to current data sheet template style • • • Deleted the 28W mode references as per PB 17070 • Table 4 - relabeled parameter descriptions, conditions, and symbols • Table 5 - relabeled parameter descriptions, conditions, and symbols • Table 11 - changed the PWMR_s D8 bit • Table 23 - changed the PWMR_s D8 bit Added note (42) for Table 11 Updated document form and style 1/2016 • Corrected PB number 1/2016 • Detailed a description for the 28W mode change 2.0 4/2014 3.0 8/2014 1/2016 4.0 09XS3400 Analog Integrated Circuit Device Data NXP Semiconductors 50 How to Reach Us: Information in this document is provided solely to enable system and software implementers to use Freescale Home Page: NXP.com products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated Web Support: http://www.nxp.com/support Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no circuits based on the information in this document. warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. “Typical” parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including “typicals,” must be validated for each customer application by customer’s technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.nxp.com/terms-of-use.html. Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. SMARTMOS is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © NXP Semiconductors N.V. 2016. All rights reserved. Document Number: MC09XS3400 Rev. 4.0 1/2016