TrilithIC BTS 7751 G Data Sheet 1 Overview 1.1 Features • • • • • • • • • • • • • • • Quad D-MOS switch driver Free configurable as bridge or quad-switch Optimized for DC motor management applications Low RDS ON: 70 mΩ high-side switch, 45 mΩ lowside switch (typical values @ 25 °C) Maximum peak current: typ. 14 A @ 25 °C= Very low quiescent current: typ. 5 µA @ 25 °C= Small outline, enhanced power P-DSO-package Full short-circuit-protection Operates up to 40 V Status flag diagnosis Overtemperature shut down with hysteresis Internal clamp diodes Open load detection in Off-mode Under-voltage detection with hysteresis PWM frequencies up to 1 kHz P-DSO-28-14 Type Ordering Code Package BTS 7751 G Q67007-A9553 P-DSO-28-14 1.2 Description The BTS 7751 G is part of the TrilithIC family containing three dies in one package: One double high-side switch and two low-side switches. The drains of these three vertical DMOS chips are mounted on separated lead frames. The sources are connected to individual pins, so the BTS 7751 G can be used in H-bridge- as well as in any other configuration. Both the double high-side and the two low-side switches of the BTS 7751 G are manufactured in SMART SIPMOS® technology which combines low RDS ON vertical DMOS power stages with CMOS control circuitry. The high-side switch is fully protected and contains the control and diagnosis circuitry. Also the low-side switches are fully protected, the equivalent standard product is the BSP 78. In contrast to the BTS 7750 G, the BTS 7751 G offers an open load in Off-mode detection and slightly increased current limitation. Data Sheet 1 2003-03-06 BTS 7751 G 1.3 Pin Configuration (top view) DL1 1 28 DL1 IL1 2 27 SL1 DL1 3 26 SL1 LS-Leadframe N.C. 4 25 DL1 DHVS 5 24 DHVS GND 6 23 SH1 IH1 7 22 SH1 HS-Leadframe ST 8 21 SH2 IH2 9 20 SH2 DHVS 10 19 DHVS N.C. 11 18 DL2 LS-Leadframe DL2 12 17 SL2 IL2 13 16 SL2 DL2 14 15 DL2 Figure 1 Data Sheet 2 2003-03-06 BTS 7751 G 1.4 Pin Definitions and Functions Pin No. Symbol Function 1, 3, 25, 28 DL1 Drain of low-side switch1, lead frame 1 1) 2 IL1 Analog input of low-side switch1 4 N.C. not connected 5, 10, 19, 24 DHVS Drain of high-side switches and power supply voltage, lead frame 2 1) 6 GND Ground 7 IH1 Digital input of high-side switch1 8 ST Status of high-side switches; open Drain output 9 IH2 Digital input of high-side switch2 11 N.C. not connected 12, 14, 15, 18 DL2 Drain of low-side switch2, lead frame 3 1) 13 IL2 Analog input of low-side switch2 16,17 SL2 Source of low-side switch2 20,21 SH2 Source of high-side switch2 22,23 SH1 Source of high-side switch1 26,27 SL1 Source of low-side switch1 1) To reduce the thermal resistance these pins are direct connected via metal bridges to the lead frame. Pins written in bold type need power wiring. Data Sheet 3 2003-03-06 BTS 7751 G 1.5 Functional Block Diagram DHVS 5,10,19,24 8 ST Diagnosis IH1 IH2 GND 7 9 Biasing and Protection Driver IN OUT 0 0 L L 0 1 L H 1 0 H L 1 1 H H RO1 RO2 20,21 SH2 12,14,15,18 DL2 22, 23 SH1 1,3,25,28 DL1 6 Protection 2 IL1 Gate Driver Protection 13 Gate Driver IL2 26, 27 SL1 16, 17 SL2 Figure 2 Block Diagram Data Sheet 4 2003-03-06 BTS 7751 G 1.6 Circuit Description Input Circuit The control inputs IH1,2 consist of TTL/CMOS compatible Schmitt-Triggers with hysteresis. Buffer amplifiers are driven by these stages and convert the logic signal into the necessary form for driving the power output stages. The inputs are protected by ESD clamp-diodes. The inputs IL1 and IL2 are connected to the internal gate-driving units of the N-channel vertical power-MOS-FETs. Output Stages The output stages consist of an low RDS ON Power-MOS H-bridge. In H-bridge configuration, the D-MOS body diodes can be used for freewheeling when commutating inductive loads. If the high-side switches are used as single switches, positive and negative voltage spikes which occur when driving inductive loads are limited by integrated power clamp diodes. Short Circuit Protection The outputs are protected against – output short circuit to ground – output short circuit to the supply voltage, and – overload (load short circuit). An internal OP-Amp controls the Drain-Source-Voltage by comparing the DS-VoltageDrop with an internal reference voltage. Above this trippoint the OP-Amp reduces the output current depending on the junction temperature and the drop voltage. In the case of overloaded high-side switches the status output is set to low. The fully protected low-side switches have no status output. Overtemperature Protection The high-side and the low-side switches also incorporate an overtemperature protection circuit with hysteresis which switches off the output transistors. In the case of the highside switches, the status output is set to low. Under voltage-Lockout (UVLO) When VS reaches the switch-on voltage VUVON the IC becomes active with a hysteresis. The High-Side output transistors are switched off if the supply voltage VS drops below the switch off value VUVOFF. Data Sheet 5 2003-03-06 BTS 7751 G Open Load Detection Open load is detected by voltage measurement in Off state. If the output voltage exceeds a specified level the error flag is set with a delay. Status Flag The status flag output is an open drain output with Zener-diode which requires a pull-up resistor, c.f. the application circuit on page 14. Various errors as listed in the table “Diagnosis” are detected by switching the open drain output ST to low. Forward current in the integrated body diode of the high-side switch may cause undefined voltage levels at the corresponding status output. The open load detection can be used to detect a short to Vs as long as both low-side switches are off and ROL is disconnected from 5V by BCR192W. 2 Truth table and Diagnosis (valid only for the High-Side-Switches) Flag IH1 IH2 SH1 Inputs Normal operation; identical with functional truth table Open load at high-side switch 1 Open load at high-side switch 2 Overtemperature high-side switch1 Overtemperature high-side switch2 Overtemperature both high-side switches Under voltage SH2 ST Remarks Outputs 0 0 1 1 0 1 0 1 L L H H L H L H 1 1 1 1 stand-by mode switch2 active switch1 active both switches active 0 1 X X X X 0 1 Z H X X X X Z H 0 1 0 1 detected 0 1 X X L L X X 1 0 detected X X 0 1 X X L L 1 0 detected 0 X 1 0 1 X L L L L L L 1 0 0 detected detected X X L L 1 not detected Inputs: Outputs: Status: 0 = Logic LOW Z = Output in tristate condition 1 = No error 1 = Logic HIGH L = Output in sink condition 0 = Error X = don’t care H = Output in source condition detected X = Voltage level undefined Data Sheet 6 2003-03-06 BTS 7751 G 3 Electrical Characteristics 3.1 Absolute Maximum Ratings – 40 °C < Tj < 150 °C Parameter Symbol Limit Values min. Unit Remarks max. High-Side-Switches (Pins DHVS, IH1,2 and SH1,2) Supply voltage Supply voltage for full short circuit protection HS-drain current* HS-input current HS-input voltage Note: * single pulse VS VS(SCP) – 0.3 IS IIH VIH 42 V – 28 V – 7.5 ** A TA = 25°C; tP < 100 ms –5 5 mA Pin IH1 and IH2 – 10 16 V Pin IH1 and IH2 – 0.3 5.4 V –5 5 mA Pin ST – V 30 V 20 V – 7.5 ** A VIL = 0 V; ID ≤ 1 mA VIL = 5 V VIL = 10 V TA = 25°C; tP < 100 ms – 0.3 10 V – – 40 150 °C – – 55 150 °C – ** internally limited Status Output ST Status pull up voltage Status Output current VST IST Low-Side-Switches (Pins DL1,2, IL1,2 and SL1,2) Drain-Source-Clamp voltage VDSL Supply voltage for short circuit protection VDSL(SCP) LS-drain current* IDL VIL LS-input voltage Note: * single pulse 42 ** internally limited Temperatures Junction temperature Storage temperature Data Sheet Tj Tstg 7 2003-03-06 BTS 7751 G 3.1 Absolute Maximum Ratings (cont’d) – 40 °C < Tj < 150 °C Parameter Symbol Limit Values min. Unit Remarks max. Thermal Resistances (one HS-LS-Path active) LS-junction case HS-junction case Junction ambient Rthja = Tj(HS)/(P(HS)+P(LS)) RthjC L RthjC H Rthja – 20 K/W measured to pin 3 or 12 – 20 K/W measured to pin 19 – 60 K/W device soldered to reference PCB with 6 cm2 cooling area ESD Protection (Human Body Model acc. MIL STD 883D, method 3015.7 and EOS/ ESD assn. standard S5.1 - 1993) Input LS-Switch Input HS-Switch Status HS-Switch Output LS and HS-Switch VESD VESD VESD VESD – 2 kV – 1 kV – 2 kV – 8 kV all other pins connected to Ground Note: Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit. 3.2 Operating Range – 40 °C < Tj < 150 °C Parameter Symbol Limit Values min. Unit Remarks max. Supply voltage VS VUVOFF 42 V After VS rising above VUVON Input voltages VIH VIL IST Tj – 0.3 15 V – – 0.3 10 V – 0 2 mA – – 40 150 °C – Input voltages Output current Junction temperature Note: In the operating range the functions given in the circuit description are fulfilled. Data Sheet 8 2003-03-06 BTS 7751 G 3.3 Electrical Characteristics ISH1 = ISH2 = ISL1 = ISL2 = 0 A; – 40 °C < Tj < 150 °C; 8 V < VS < 18 V unless otherwise specified Parameter Symbol Limit Values Unit Test Condition min. typ. max. – 5 8 µA IH1 = IH2 = 0 V Tj = 25 °C – – 12 µA IH1 = IH2 = 0 V – 2.2 4.2 mA Current Consumption HS-switch Quiescent current Supply current IS IS IH1 or IH2 = 5 V VS = 12 V – 4.4 8.4 mA IH1 and IH2 = 5 V VS = 12 V Leakage current of high-side switch ISH LK – – 6 µA VIH = VSH = 0 V Leakage current through logic GND in free wheeling condition ILKCL = IFH + ISH – – 10 mA IFH = 3 A – 8 30 µA VIL = 5 V; µA VIL = 5 V; Current Consumption LS-switch Input current IIL – Leakage current of low-side IDL LK switch 160 300 normal operation failure mode 2 10 µA VIL = 0 V – – 4.8 V 1.8 – 3.5 V – 1 – V VS increasing VS decreasing VUVON – VUVOFF – Under Voltage Lockout (UVLO) HS-switch VUVON Switch-OFF voltage VUVOFF Switch ON/OFF hysteresis VUVHY Switch-ON voltage Data Sheet 9 2003-03-06 BTS 7751 G 3.3 Electrical Characteristics (cont’d) ISH1 = ISH2 = ISL1 = ISL2 = 0 A; – 40 °C < Tj < 150 °C; 8 V < VS < 18 V unless otherwise specified Parameter Symbol Limit Values min. typ. max. Unit Test Condition Output stages Inverse diode of high-side switch; Forward-voltage VFH – 0.8 1.2 V IFH = 3 A Inverse diode of low-side switch; Forward-voltage VFL – 0.8 1.2 V IFL = 3 A Static drain-source on-resistance of high-side switch RDS ON H – 70 90 mΩ ISH = 1 A Tj = 25 °C Static drain-source on-resistance of low-side switch RDS ON L – 45 60 mΩ ISL = 1 A; VGL = 5 V Tj = 25 °C Static path on-resistance RDS ON – – 285 mΩ RDS ON H + RDS ON L ISH = 1 A; 15 23 A 11.5 18 A 8 11.5 A Tj = – 40 °C Tj = + 25 °C Tj = + 150 °C 15 35 kΩ VDSL = 3 V 23 28 34 A 18 22 27 A 11.5 14 18 A Tj = – 40 °C Tj = 25 °C Tj = 150 °C Short Circuit of high-side switch to GND Initial peak SC current ISCP H Short Circuit of high-side switch to VS Output pull-down-resistor RO 8 Short Circuit of low-side switch to VS Initial peak SC current Note: ISCP L Integrated protection functions are designed to prevent IC destruction under fault conditions. Protection functions are not designed for continuous or repetitive operation. Data Sheet 10 2003-03-06 BTS 7751 G 3.3 Electrical Characteristics (cont’d) ISH1 = ISH2 = ISL1 = ISL2 = 0 A; – 40 °C < Tj < 150 °C; 8 V < VS < 18 V unless otherwise specified Parameter Symbol Limit Values Unit Test Condition min. typ. max. Thermal shutdown junction Tj SD temperature 155 180 190 °C – Thermal switch-on junction Tj SO temperature 150 170 180 °C – – 10 – °C ∆T = TjSD – TjSO – 0.2 0.6 V – – 10 µA – V IST = 1.6 mA VST = 5 V IST = 1.6 mA Thermal Shutdown Temperature hysteresis ∆T Status Flag Output ST of high-side switch Low output voltage Leakage current Zener-limit-voltage VST L IST LK VST Z 5.4 Open load detection in Off condition Open load detection voltage VOUT(OL) 1.8 2.8 4 V 85 180 µs Switching times of high-side switch Turn-ON-time; to 90% VSH tON – Turn-OFF-time; to 10% VSH tOFF – 80 180 µs RLoad = 12 Ω VS = 12 V RLoad = 12 Ω VS = 12 V Slew rate on 10 to 30% VSH dV/dtON – – 1.2 V/µs RLoad = 12 Ω VS = 12 V Slew rate off 70 to 40% VSH -dV/ – – 1.5 V/µs RLoad = 12 Ω VS = 12 V dtOFF Note: switching times are not subject to produvtion tests - specified by design Data Sheet 11 2003-03-06 BTS 7751 G 3.3 Electrical Characteristics (cont’d) ISH1 = ISH2 = ISL1 = ISL2 = 0 A; – 40 °C < Tj < 150 °C; 8 V < VS < 18 V unless otherwise specified Parameter Symbol Limit Values min. typ. max. Unit Test Condition Switching times of low-side switch Turn ON time to 10% VDL VIL = 0 to 10 V tON – 65 150 µs RLoad = 10 Ω VS = 12 V Turn OFF time; to 90% VDL tOFF – 55 150 µs RLoad = 10 Ω VS = 12 V Slew rate on 70 to 50% VSH -dV/dtON – VIL = 0 to 10 V – 1.5 V/µs RLoad = 4.7 Ω VS = 12 V Slew rate off 50 to 70% VSH dV/dtOFF – VIL = 0 to 10 V – 1.5 V/µs RLoad = 4.7 Ω VS = 12 V Note: switching times are not subject to produvtion tests - specified by design Control Inputs of high-side switches GH 1, 2 H-input voltage L-input voltage Input voltage hysteresis H-input current L-input current Input series resistance Zener limit voltage VIH High VIH Low VIH HY IIH High IIH Low RI VIH Z – – 2.5 V – 1 – – V – – 0.3 – V – 15 30 60 µA 5 – 20 µA VIH = 5 V VIH = 0.4 V 2.7 4 5.5 kΩ – 5.4 – – V IIH = 1.6 mA VIL th 0.9 1.7 2.2 V IDL = 2 mA Control Inputs GL1, 2 Gate-threshold-voltage Note: The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specify mean values expected over the production spread. If not otherwise specified, typical characteristics apply at TA = 25 °C and the given supply voltage. Data Sheet 12 2003-03-06 BTS 7751 G VS=12V IS CS 470nF CL 100µF IFH1,2 DHVS IST LK IST 5,10,19,24 ST 8 Diagnosis VST IIH1 VSTL IH1 7 IH2 9 VIH1 VIH2 RO2 Gate Driver SH2 ISH2 DL2 IDL2 IDL LK 2 VUVON SH1 ISH1 VUVOFF DL1 IDL1 6 IGND 22,23 1,3,25,28 Protection IL1 20,21 12,14,15,18 ILKCL IIL1 2 -VFH1 Biasing and Protection RO1 GND VDSH1 -VFH2 Gate Driver VSTZ IIH1 VDSH2 IDL LK 1 Gate Driver Protection VIL1 IIL2 IL2 13 Gate Driver VIL th 1 26,27 VIL2 VIL th 2 16,17 SL1 SL2 ISCP L 1 ISCP L 2 ISL1 ISL2 VDSL1 VDSL2 -VFL1 -VFL2 Figure 3 Test Circuit HS-Source-Current Named during Short Circuit Named during LeakageCond. ISH1,2 ISCP H IDL LK Data Sheet 13 2003-03-06 BTS 7751 G Watchdog Reset Q RQ 100 kΩ Ω WD R CQ 22µF TLE 4278G I VS=12V D CS 10µF D01 Z39 CD 47nF VCC DHVS BCR192W 5,10,19,24 RS ST 8 to µC 10 kΩ Ω Diagnosis Biasing and Protection ROL 1 kΩ IH1 7 IH2 9 optional for open load in off Gate Driver RO1 GND RO2 Gate Driver 20,21 12,14,15,18 SH2 DL2 6 µP 22,23 1,3,25,28 Protection IL1 2 SH1 M DL1 Gate Driver Protection IL2 13 Gate Driver 26,27 SL1 GND 16,17 SL2 In case of VDSL<-0.6V or reverse battery the current into the µC might be limited by external resitors to protect the µC Figure 4 Application Circuit Data Sheet 14 2003-03-06 BTS 7751 G 4 Package Outlines x 8˚ ma 7.6 -0.2 1) +0.09 0.35 x 45˚ 0.23 2.65 max 2.45 -0.2 0.2 -0.1 P-DSO-28-14 (Plastic Transistor Single Outline Package) 0.4 +0.8 1.27 0.35 +0.15 2) 0.1 0.2 28x 28 1 10.3 ±0.3 15 18.1 -0.4 1) 14 1) Does not include plastic or metal protrusions of 0.15 max rer side 2) Does not include dambar protrusion of 0.05 max per side Sorts of Packing Package outlines for tubes, trays etc. are contained in our Data Book “Package Information”. SMD = Surface Mounted Device Data Sheet 15 GPS05123 GPS05123 Index Marking Dimensions in mm 2003-03-06 BTS 7751 G Edition 2003-01 Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81669 München, Germany © Infineon Technologies AG 3/13/03. All Rights Reserved. Attention please! The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list). Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. Data Sheet 16 2003-03-06