Revised March 2000 DM74LS73A Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs General Description This device contains two independent negative-edge-triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the transition time of the negative going edge of the clock pulse. The data on the J and K inputs is allowed to change while the clock is HIGH or LOW without affecting the outputs as long as setup and hold times are not violated. A low logic level on the clear input will reset the outputs regardless of the levels of the other inputs. Ordering Code: Order Number Package Number Package Description DM74LS73AM M14A 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow DM74LS73AN N14A 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code. Connection Diagram Function Table Inputs Outputs CLR CLK J K Q L X X X L Q H H ↓ L L Q0 Q0 H ↓ H L H L H ↓ L H L H H ↓ H H H H X X Toggle Q0 Q0 H = HIGH Logic Level L = LOW Logic Level X = Either LOW or HIGH Logic Level ↓ = Negative going edge of pulse. Q0 = The output logic level before the indicated input conditions were established. Toggle = Each output changes to the complement of its previous level on each falling edge of the clock pulse. © 2000 Fairchild Semiconductor Corporation DS006372 www.fairchildsemi.com DM74LS73A Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs August 1986 DM74LS73A Absolute Maximum Ratings(Note 1) Supply Voltage Note 1: The “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The “Recommended Operating Conditions” table will define the conditions for actual device operation. 7V Input Voltage 7V 0°C to +70°C Operating Free Air Temperature Range −65°C to +150°C Storage Temperature Range Recommended Operating Conditions Symbol Parameter Min Nom Max Units 4.75 5 5.25 V VCC Supply Voltage VIH HIGH Level Input Voltage VIL LOW Level Input Voltage 0.8 V IOH HIGH Level Output Current −0.4 mA 2 IOL LOW Level Output Current fCLK Clock Frequency (Note 2) fCLK Clock Frequency (Note 3) tW Pulse Width (Note 2) tW V 8 mA 0 30 MHz 0 25 MHz Clock HIGH 20 Preset LOW 25 Clear LOW 25 Pulse Width Clock HIGH 25 (Note 3) Preset LOW 30 Clear LOW 30 ns ns tSU Setup Time (Note 2)(Note 4) 20↓ ns tSU Setup Time (Note 3)(Note 4) 25↓ ns tH Hold Time (Note 2)(Note 4) 0↓ ns tH Hold Time (Note 3)(Note 4) 5↓ TA Free Air Operating Temperature 0 Note 2: CL = 15 pF, R L = 2 kΩ, TA = 25°C and VCC = 5V. Note 3: CL = 50 pF, R L = 2 kΩ, TA = 25°C and VCC = 5V. Note 4: The symbol (↓) indicates the falling edge of the clock pulse is used for reference. www.fairchildsemi.com 2 ns 70 °C over recommended operating free air temperature range (unless otherwise noted) Symbol Parameter Conditions VI Input Clamp Voltage VCC = Min, II = −18 mA VOH HIGH Level VCC = Min, IOH = Max Output Voltage VIL = Max, VIH = Min VOL LOW Level VCC = Min, IOL = Max Output Voltage VIL = Max, VIH = Min Min 2.7 IOL = 4 mA, VCC = Min II IIH IIL Typ (Note 5) Max Units −1.5 V 3.4 V 0.35 0.5 0.25 0.4 Input Current @ Max VCC = Max J, K 0.1 Input Voltage VI = 7V Clear 0.3 Clock 0.4 HIGH Level VCC = Max J, K 20 Input Current VI = 2.7V Clear 60 Clock 80 LOW Level VCC = Max J, K −0.4 Input Current VI = 0.4V Clear −0.8 Clock −0.8 IOS Short Circuit Output Current VCC = Max (Note 6) ICC Supply Current VCC = Max (Note 7) −20 4 V mA µA mA −100 mA 6 mA Note 5: All typicals are at VCC = 5V, TA = 25°C. Note 6: Not more than one output should be shorted at a time, and the duration should not exceed one second. For devices, with feedback from the outputs, where shorting the outputs to ground may cause the outputs to change logic state, an equivalent test may be performed where VO = 2.125V with the minimum and maximum limits reduced by one half from their stated values. This is very useful when using automatic test equipment. Note 7: With all outputs OPEN, ICC is measured with the Q and Q outputs HIGH in turn. At the time of measurement, the clock is grounded. Switching Characteristics at VCC = 5V and TA = 25°C RL = 2 kΩ From (Input) Symbol Parameter CL = 15 pF To (Output) Min fMAX Maximum Clock Frequency tPHL Propagation Delay Time Clear HIGH-to-LOW Level Output to Q Propagation Delay Time Clear LOW-to-HIGH Level Output to Q tPLH tPLH Propagation Delay Time LOW-to-HIGH Level Output tPHL Propagation Delay Time HIGH-to-LOW Level Output CL = 50 pF Max 30 Clock to Q or Q Clock to Q or Q 3 Min Units Max 25 MHz 20 28 ns 20 24 ns 20 24 ns 20 28 ns www.fairchildsemi.com DM74LS73A Electrical Characteristics DM74LS73A Physical Dimensions inches (millimeters) unless otherwise noted 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow Package Number M14A www.fairchildsemi.com 4 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N14A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. www.fairchildsemi.com 5 www.fairchildsemi.com DM74LS73A Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs Physical Dimensions inches (millimeters) unless otherwise noted (Continued)