CAT25640 64-Kb SPI Serial CMOS EEPROM FEATURES DESCRIPTION 10 MHz SPI compatible The CAT25640 is a 64-Kb Serial CMOS EEPROM device internally organized as 8Kx8 bits. This features a 64-byte page write buffer and supports the Serial Peripheral Interface (SPI) protocol. The device is ¯¯ ) input. In addition, enabled through a Chip Select (CS the required bus signals are clock input (SCK), data ¯¯¯¯¯ input input (SI) and data output (SO) lines. The HOLD may be used to pause any serial communication with the CAT25640 device. The device features software and hardware write protection, including partial as well as full array protection. 1.8V to 5.5V supply voltage range SPI modes (0,0) & (1,1) 64-byte page write buffer Self-timed write cycle Hardware and software protection Block write protection – Protect 1/4, 1/2 or entire EEPROM array Low power CMOS technology 1,000,000 program/erase cycles 100 year data retention Industrial temperature range RoHS-compliant 8 lead PDIP, SOIC, TSSOP and 8-pad TDFN packages FUNCTIONAL SYMBOL PIN CONFIGURATION VCC PDIP (L) SOIC (V) TSSOP (Y) TDFN (VP2) SI ¯¯ CS 1 8 VCC CS SO 2 ¯¯¯¯¯ 7 HOLD WP ¯¯¯ WP 3 6 SCK VSS 4 5 SI Function ¯¯ CS Chip Select SO Serial Data Output ¯¯¯ WP Write Protect VSS Ground SI Serial Data Input SCK Serial Clock ¯¯¯¯¯ HOLD Hold Transmission Input VCC Power Supply © Catalyst Semiconductor, Inc. Characteristics subject to change without notice SO HOLD SCK VSS PIN FUNCTION Pin Name CAT25640 For Ordering Information details, see page 15. 1 Doc. No. MD-1128 Rev. B CAT25640 ABSOLUTE MAXIMUM RATINGS(1) Parameters Storage Temperature Voltage on any Pin with Respect to Ground (2) Ratings Units –65 to +150 ºC –0.5 to + 6.5 V RELIABILITY CHARACTERISTICS(3) Symbol NEND(4) TDR Parameter Endurance Data Retention Min 1,000,000 100 Units Program/ Erase Cycles Years D.C. OPERATING CHARACTERISTICS VCC = +1.8V to +5.5V, TA=-40°C to +85°C unless otherwise specified. Symbol Parameter ICCR Supply Current (Read Mode) Test Conditions Min Read, VCC = 5.5V, fSCK = 10MHz, SO open Max 2 Units mA ICCW Supply Current (Write Mode) Write, VCC = 5.5V, fSCK = 10MHz, SO open 3 mA ISB1 Standby Current ¯¯ = VCC , ¯¯¯ WP = VCC, VIN = GND or VCC , CS VCC = 5.5V 1 µA ISB2 Standby Current ¯¯ = VCC , ¯¯¯ WP = GND, VIN = GND or VCC , CS VCC = 5.5V 3 µA IL Input Leakage Current VIN = GND or VCC -2 2 µA ILO ¯¯ = VCC , VOUT = GND or VCC Output Leakage Current CS -1 1 µA VIL Input Low Voltage -0.5 0.3VCC V VIH Input High Voltage 0.7VCC VCC + 0.5 V VOL1 Output Low Voltage VCC ≥ 2.5V, IOL = 3.0mA 0.4 V VOH1 Output High Voltage VCC ≥ 2.5V, IOH = -1.6mA VOL2 Output Low Voltage VCC < 2.5V, IOL = 150µA VOH2 Output High Voltage VCC < 2.5V, IOH = -100µA VCC - 0.8V V 0.2 VCC - 0.2V V V PIN CAPACITANCE(3) TA = 25˚C, f = 1.0MHz, VCC = +5.0V Symbol COUT CIN Test Conditions Output Capacitance (SO) ¯¯ , SCK, SI, ¯¯¯, ¯¯¯¯¯) Input Capacitance (CS WP HOLD Min Typ Max Units VOUT = 0V 8 pF VIN = 0V 8 pF Notes: (1) Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. (2) The DC input voltage on any pin should not be lower than -0.5V or higher than VCC + 0.5V. During transitions, the voltage on any pin may undershoot to no less than -1.5V or overshoot to no more than VCC + 1.5V, for periods of less than 20ns. (3) These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods. (4) Page Mode, VCC = 5V, 25°C Doc. No. MD-1128 Rev. B 2 © Catalyst Semiconductor, Inc. Characteristics subject to change without notice CAT25640 A.C. CHARACTERISTICS TA = -40°C to +85°C, unless otherwise specified.(1) VCC = 1.8V-5.5V Symbol VCC = 2.5V-5.5V Parameter Min. Max. Min. Max. Units fSCK Clock Frequency DC 5 DC 10 MHz tSU Data Setup Time 40 20 ns tH Data Hold Time 40 20 ns tWH SCK High Time 80 40 ns tWL SCK Low Time 80 40 ns tLZ ¯¯¯¯¯ to Output Low Z HOLD 50 25 ns tRI(2) tFI(2) Input Rise Time 2 2 µs Input Fall Time 2 2 µs tHD ¯¯¯¯¯ Setup Time HOLD 0 0 ns tCD ¯¯¯¯¯ Hold Time HOLD 10 10 ns tV Output Valid from Clock Low tHO Output Hold Time tDIS Output Disable Time 50 20 ns tHZ ¯¯¯¯¯ to Output High Z HOLD 100 25 ns tCS ¯¯ High Time CS 50 15 ns tCSS ¯¯ Setup Time CS 50 15 ns tCSH ¯¯ Hold Time CS 50 15 ns tWPS ¯¯¯ WP Setup Time 10 10 ns tWPH ¯¯¯ WP Hold Time 10 10 ns tWC(4) Write Cycle Time 75 0 40 0 ns ns 5 5 ms Power-Up Timing(2)(3) Symbol tPUR tPUW Parameter Power-up to Read Operation Power-up to Write Operation Max. Units 1 1 ms ms Notes: (1) AC Test Conditions: Input Pulse Voltages: 0.3VCC to 0.7VCC Input rise and fall times: ≤ 10ns Input and output reference voltages: 0.5VCC Output load: current source IOL max/IOH max; CL = 50pF (2) This parameter is tested initially and after a design or process change that affects the parameter. (3) tPUR and tPUW are the delays required from the time VCC is stable until the specified operation can be initiated. ¯¯ after a valid write sequence to the end of the internal write cycle. (4) tWC is the time from the rising edge of CS © Catalyst Semiconductor, Inc. Characteristics subject to change without notice 3 Doc. No. MD-1128 Rev. B CAT25640 PIN DESCRIPTION FUNCTIONAL DESCRIPTION SI: The serial data input pin accepts op-codes, addresses and data. In SPI modes (0,0) and (1,1) input data is latched on the rising edge of the SCK clock input. The CAT25640 device supports the Serial Peripheral Interface (SPI) bus protocol, modes (0,0) and (1,1). The device contains an 8-bit instruction register. The instruction set and associated op-codes are listed in Table 1. SO: The serial data output pin is used to transfer data out of the device. In SPI modes (0,0) and (1,1) data is shifted out on the falling edge of the SCK clock. Reading data stored in the CAT25640 is accomplished by simply providing the READ command and an address. Writing to the CAT25640, in addition to a WRITE command, address and data, also requires enabling the device for writing by first setting certain bits in a Status Register, as will be explained later. SCK: The serial clock input pin accepts the clock provided by the host and used for synchronizing communication between host and CAT25640. ¯¯ : The chip select input pin is used to CS ¯¯ is high, the enable/disable the CAT25640. When CS SO output is tri-stated (high impedance) and the device is in Standby Mode (unless an internal write operation is in progress). Every communication session between host and CAT25640 must be preceded by a high to low transition and concluded ¯¯ input. with a low to high transition of the CS ¯¯ input pin, the After a high to low transition on the CS CAT25640 will accept any one of the six instruction opcodes listed in Table 1 and will ignore all other possible 8-bit combinations. The communication protocol follows the timing from Figure 1. ¯¯¯: WP The write protect input pin will allow all write operations to the device when held high. When ¯¯¯ WP pin is tied low and the WPEN bit in the Status Register (refer to Status Register description, later in this Data Sheet) is set to “1”, writing to the Status Register is disabled. Table 1: Instruction Set Instruction ¯¯¯¯¯: The HOLD ¯¯¯¯¯ input pin is used to pause trans– HOLD mission between host and CAT25640, without having to retransmit the entire sequence at a later ¯¯¯¯¯ must be taken low and to time. To pause, HOLD resume it must be taken back high, with the SCK input low during both transitions. When not used for pausing, the ¯¯¯¯¯ HOLD input should be tied to VCC, either directly or through a resistor. Opcode Operation WREN 0000 0110 Enable Write Operations WRDI 0000 0100 Disable Write Operations RDSR 0000 0101 Read Status Register WRSR 0000 0001 Write Status Register READ 0000 0011 Read Data from Memory WRITE 0000 0010 Write Data to Memory Figure 1. Synchronous Data Timing tCS V IH CS VIL SCK VIH tWL tWH VIL tH tSU VIH SI tCSH tCSS VALID IN VIL tRI tFI tV SO VOH HI-Z tHO tDIS HI-Z VOL Note: Dashed Line = mode (1, 1) - - - - - Doc. No. MD-1128 Rev. B 4 © Catalyst Semiconductor, Inc. Characteristics subject to change without notice CAT25640 STATUS REGISTER The Status Register, as shown in Table 2, contains a number of status and control bits. non-volatile. The user is allowed to protect a quarter, one half or the entire memory, by setting these bits according to Table 3. The protected blocks then become read-only. The ¯¯¯¯ RDY (Ready) bit indicates whether the device is busy with a write operation. This bit is automatically set to 1 during an internal write cycle, and reset to 0 when the device is ready to accept commands. For the host, this bit is read only. The WPEN (Write Protect Enable) bit acts as an enable for the ¯¯¯ WP pin. Hardware write protection is enabled when the ¯¯¯ WP pin is low and the WPEN bit is 1. This condition prevents writing to the status register and to the block protected sections of memory. While hardware write protection is active, only the non-block protected memory can be written. Hardware write protection is disabled when the ¯¯¯ WP pin is high or the WPEN bit is 0. The WPEN bit, ¯¯¯ WP pin and WEL bit combine to either permit or inhibit Write operations, as detailed in Table 4. The WEL (Write Enable Latch) bit is set/reset by the WREN/WRDI commands. When set to 1, the device is in a Write Enable state and when set to 0, the device is in a Write Disable state. The BP0 and BP1 (Block Protect) bits determine which blocks are currently write protected. They are set by the user with the WRSR command and are Table 2. Status Register 7 6 5 4 3 2 1 0 WPEN 0 0 0 BP1 BP0 WEL ¯¯¯¯ RDY Table 3. Block Protection Bits Status Register Bits Array Address Protected Protection 0 None No Protection 0 1 1800-1FFF Quarter Array Protection 1 0 1000-1FFF Half Array Protection 1 1 0000-1FFF Full Array Protection BP1 BP0 0 Table 4. Write Protect Conditions WPEN ¯¯¯ WP WEL Protected Blocks Unprotected Blocks Status Register 0 X 0 Protected Protected Protected 0 X 1 Protected Writable Writable 1 Low 0 Protected Protected Protected 1 Low 1 Protected Writable Protected X High 0 Protected Protected Protected X High 1 Protected Writable Writable © Catalyst Semiconductor, Inc. Characteristics subject to change without notice 5 Doc. No. MD-1128 Rev. B CAT25640 WRITE OPERATIONS The CAT25640 device powers up into a write disable state. The device contains a Write Enable Latch (WEL) which must be set before attempting to write to the memory array or to the status register. In addition, the address of the memory location(s) to be written must be outside the protected area, as defined by BP0 and BP1 bits from the status register. instruction, as otherwise the Write Enable Latch will not be properly set. WREN timing is illustrated in Figure 2. The WREN instruction must be sent prior any WRITE or WRSR instruction. The internal write enable latch is reset by sending the WRDI instruction as shown in Figure 3. Disabling write operations by resetting the WEL bit, will protect the device against inadvertent writes. Write Enable and Write Disable The internal Write Enable Latch and the correspon– ding Status Register WEL bit are set by sending the WREN instruction to the CAT25640. Care must be ¯¯ input high after the WREN taken to take the CS Figure 2. WREN Timing CS SCK SI 0 0 0 0 0 1 1 0 HIGH IMPEDANCE SO Note: Dashed Line = mode (1, 1) - - - - - - Figure 3. WRDI Timing CS SCK SI SO 0 0 0 0 0 1 0 0 HIGH IMPEDANCE Note: Dashed Line = mode (1, 1) - - - - - - Doc. No. MD-1128 Rev. B 6 © Catalyst Semiconductor, Inc. Characteristics subject to change without notice CAT25640 Byte Write Once the WEL bit is set, the user may execute a write sequence, by sending a WRITE instruction, a 16-bit address and data as shown in Figure 4. Only 13 significant address bits are used by the CAT25640. The rest are don’t care bits, as shown in Table 5. ¯¯ Internal programming will start after the low to high CS transition. During an internal write cycle, all commands, except for RDSR (Read Status Register) will be ignored. The ¯¯¯¯ RDY bit will indicate if the internal ¯¯¯¯ high), or the the write cycle is in progress (RDY ¯¯¯¯ low). device is ready to accept commands (RDY Page Write After sending the first data byte to the CAT25640, the host may continue sending data, up to a total of 64 bytes, according to timing shown in Figure 5. After each data byte, the lower order address bits are automatically incremented, while the higher order address bits (page address) remain unchanged. If during this process the end of page is exceeded, then loading will “roll over” to the first byte in the page, thus possibly overwriting previoualy loaded data. Following completion of the write cycle, the CAT25640 is automatically returned to the write disable state. Table 5. Byte Address Device Address Significant Bits Address Don't Care Bits # Address Clock Pulses A12 - A0 A15 - A13 16 CAT25640 Figure 4. Byte WRITE Timing CS 0 1 2 3 4 5 6 7 8 21 22 23 24 25 26 27 28 29 30 31 SCK BYTE ADDRESS* OPCODE SI 0 0 0 0 0 0 1 AN 0 DATA IN A0 D7 D6 D5 D4 D3 D2 D1 D0 HIGH IMPEDANCE SO * Please check the Byte Address Table (Table 5) Note: Dashed Line = mode (1, 1) - - - - - - Figure 5. Page WRITE Timing CS 0 1 2 3 4 5 6 7 8 21 22 23 24-31 32-39 24+(N-1)x8-1..24+(N-1)x8 24+Nx8-1 SCK SI 0 0 0 0 0 DATA IN BYTE ADDRESS* OPCODE 0 1 0 AN A0 Data Byte 1 Data Byte 2 Data Byte 3 Data Byte N 0 7..1 HIGH IMPEDANCE SO *Please check the Byte Address Table. (Table 5) Note: Dashed Line = mode (1, 1) - - - - - - © Catalyst Semiconductor, Inc. Characteristics subject to change without notice 7 Doc. No. MD-1128 Rev. B CAT25640 Write Protection ¯¯¯) pin can be used to protect the The Write Protect (WP Block Protect bits BP0 and BP1 against being inadvertently altered. When ¯¯¯ WP is low and the WPEN bit is set to “1”, write operations to the Status Register ¯¯ is still low will are inhibited. ¯¯¯ WP going low while CS interrupt a write to the status register. If the internal write cycle has already been initiated, ¯¯¯ WP going low will have no effect on any write operation to the Status Register. The ¯¯¯ WP pin function is blocked when the WPEN bit is set to “0”. The ¯¯¯ WP input timing is shown in Figure 7. Write Status Register The Status Register is written by sending a WRSR instruction according to timing shown in Figure 6. Only bits 2, 3 and 7 can be written using the WRSR command. Figure 6. WRSR Timing CS 0 1 2 3 4 5 6 7 8 9 10 11 1 7 6 5 4 12 13 14 15 2 1 0 SCK OPCODE SI 0 0 0 0 0 DATA IN 0 0 3 MSB SO HIGH IMPEDANCE Note: Dashed Line = mode (1, 1) - - - - - - Figure 7. ¯¯¯ WP Timing t WPS t WPH CS SCK WP WP Note: Dashed Line = mode (1, 1) - - - - - - Doc. No. MD-1128 Rev. B 8 © Catalyst Semiconductor, Inc. Characteristics subject to change without notice CAT25640 READ OPERATIONS Read Status Register To read the status register, the host simply sends a RDSR command. After receiving the last bit of the command, the CAT25640 will shift out the contents of the status register on the SO pin (Figure 9). The status register may be read at any time, including during an internal write cycle. Read from Memory Array To read from memory, the host sends a READ instruction followed by a 16-bit address (see Table 5 for the number of significant address bits). After receiving the last address bit, the CAT25640 will respond by shifting out data on the SO pin (as shown in Figure 8). Sequentially stored data can be read out by simply continuing to run the clock. The internal address pointer is automatically incremented to the next higher address as data is shifted out. After reaching the highest memory address, the address counter “rolls over” to the lowest memory address, and the read cycle can be continued indefinitely. The ¯¯ high. read operation is terminated by taking CS Figure 8. READ Timing CS 0 1 2 3 4 5 6 7 8 9 10 20 21 22 23 24 25 26 27 28 29 30 2 1 SCK BYTE ADDRESS* OPCODE SI 0 0 0 0 0 0 1 1 AN A0 DATA OUT HIGH IMPEDANCE SO 7 6 5 4 3 0 MSB * Please check the Byte Address Table (Table 5). Note: Dashed Line = mode (1, 1) - - - - - - Figure 9. RDSR Timing CS 0 1 2 3 4 5 6 7 1 0 1 8 9 10 6 5 11 12 13 14 2 1 SCK OPCODE SI 0 0 0 0 0 DATA OUT SO HIGH IMPEDANCE 7 4 3 0 MSB Note: Dashed Line = mode (1, 1) - - - - - - © Catalyst Semiconductor, Inc. Characteristics subject to change without notice 9 Doc. No. MD-1128 Rev. B CAT25640 The CAT25640 device powers up in a write disable state and in a low power standby mode. A WREN instruction must be issued prior any writes to the device. Hold Operation The ¯¯¯¯¯ HOLD input can be used to pause communication between host and CAT25640. To pause, ¯¯¯¯¯ HOLD must be taken low while SCK is low (Figure 10). During the ¯¯ hold condition the device must remain selected (CS low). During the pause, the data output pin (SO) is tristated (high impedance) and SI transitions are ¯¯¯¯¯ must be ignored. To resume communication, HOLD taken high while SCK is low. ¯¯ pin must be brought low to After power up, the CS enter a ready state and receive an instruction. After a successful byte/page write or status register write, the ¯¯ input device goes into a write disable mode. The CS must be set high after the proper number of clock cycles to start the internal write cycle. Access to the memory array during an internal write cycle is ignored and programming is continued. Any invalid op-code will be ignored and the serial output pin (SO) will remain in the high impedance state. DESIGN CONSIDERATIONS The CAT25640 device incorporates Power-On Reset (POR) circuitry which protects the internal logic against powering up in the wrong state. The device will power up into Standby mode after VCC exceeds the POR trigger level and will power down into Reset mode when VCC drops below the POR trigger level. This bi-directional POR behavior protects the device against ‘brown-out’ failure following a temporary loss of power. ¯¯¯¯¯ Timing Figure 10. HOLD CS tCD tCD SCK tHD tHD HOLD tHZ HIGH IMPEDANCE SO tLZ Note: Dashed Line = mode (1, 1) - - - - - - Doc. No. MD-1128 Rev. B 10 © Catalyst Semiconductor, Inc. Characteristics subject to change without notice CAT25640 PACKAGE OUTLINES PDIP 8-Lead 300mils (L) SYMBOL MIN NOM A E1 5.33 A1 0.38 A2 2.92 3.30 4.95 b 0.36 0.46 0.56 b2 1.14 1.52 1.78 c 0.20 0.25 0.36 D 9.02 9.27 10.16 E 7.62 7.87 8.25 e PIN # 1 IDENTIFICATION MAX 2.54 BSC E1 6.10 eB 7.87 L 2.92 6.35 7.11 10.92 3.30 3.80 D TOP VIEW E A2 A A1 c b2 L e eB b SIDE VIEW END VIEW For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf. Notes: (1) All dimensions are in millimeters. (2) Complies with JEDEC MS-001. © Catalyst Semiconductor, Inc. Characteristics subject to change without notice 11 Doc. No. MD-1128 Rev. B CAT25640 SOIC 8-Lead 150mils (V) E1 E SYMBOL MIN A 1.35 1.75 A1 0.10 0.25 b 0.33 0.51 MAX c 0.19 0.25 D 4.80 5.00 E 5.80 6.20 E1 3.80 4.00 e PIN # 1 IDENTIFICATION NOM 1.27 BSC h 0.25 0.50 L 0.40 1.27 θ 0º 8º TOP VIEW D h A1 θ A c e b L SIDE VIEW END VIEW For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf. Notes: (1) All dimensions are in millimeters. (2) Complies with JEDEC specification MS-012. Doc. No. MD-1128 Rev. B 12 © Catalyst Semiconductor, Inc. Characteristics subject to change without notice CAT25640 TSSOP 8-Lead 4.4mm (Y) b SYMBOL MIN NOM A E1 E MAX 1.20 A1 0.05 A2 0.80 0.15 0.90 1.05 b 0.19 0.30 c 0.09 0.20 D 2.90 3.00 E 6.30 6.40 6.50 E1 4.30 4.40 4.50 e 0.65 BSC L 1.00 REF L1 0.50 θ1 0° 0.60 3.10 0.75 8° e TOP VIEW D A2 A1 A c θ1 L1 SIDE VIEW L END VIEW For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf. Notes: (1) All dimensions are in millimeters. (2) Complies with JEDEC Standard MO-153 © Catalyst Semiconductor, Inc. Characteristics subject to change without notice 13 Doc. No. MD-1128 Rev. B CAT25640 TDFN 8-Pad 2 x 3mm (VP2) D e A b E2 E PIN#1 IDENTIFICATION A1 PIN#1 INDEX AREA D2 TOP VIEW SIDE VIEW SYMBOL MIN NOM MAX A 0.70 0.75 0.80 A1 0.00 0.02 0.05 A2 0.45 0.55 0.65 A3 0.20 0.25 0.30 D 1.90 2.00 2.10 D2 1.30 1.40 1.50 E 2.90 3.00 3.10 E2 1.20 1.30 1.40 e L BOTTOM VIEW A2 A3 0.20 REF b L FRONT VIEW 050 TYP 0.20 0.30 0.40 For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf. Notes: (1) All dimensions are in millimeters. (2) Complies with JEDEC Standard MO-229. Doc. No. MD-1128 Rev. B 14 © Catalyst Semiconductor, Inc. Characteristics subject to change without notice CAT25640 EXAMPLE OF ORDERING INFORMATION Prefix Device # Suffix CAT 25640 Company ID Product Number 25640 V Package L: PDIP V:SOIC, JEDEC Y: TSSOP VP2:TDFN (2 x 3mm) I Temperature Range I = Industrial (-40ºC to 85ºC) -G T3 Lead Finish Blank: Matte-Tin G: NiPdAu Tape & Reel T: Tape & Reel 3: 3000 units/Reel Notes: (1) All packages are RoHS-compliant (Lead-free, Halogen-free). (2) The standard lead finish is NiPdAu. (3) The device used in the above example is a CAT25640VI-GT3 (SOIC, Industrial Temperature, NiPdAu, Tape & Reel). (4) For additional package and temperature options, please contact your nearest Catalyst Semiconductor Sales office. © Catalyst Semiconductor, Inc. Characteristics subject to change without notice 15 Doc. No. MD-1128 Rev. B REVISION HISTORY Date Rev. Comments 5/18/07 A Initial Issue 10/01/07 B Update Absolute Maximum Ratings table Update all Package Outline Drawings Copyrights, Trademarks and Patents © Catalyst Semiconductor, Inc. Trademarks and registered trademarks of Catalyst Semiconductor include each of the following: Adaptive Analog™, Beyond Memory™, DPP™, EZDim™, LDD™, MiniPot™, Quad-Mode™ and Quantum Charge Programmable™ Catalyst Semiconductor has been issued U.S. and foreign patents and has patent applications pending that protect its products. CATALYST SEMICONDUCTOR MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE, EXPRESS OR IMPLIED, REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR THAT THE USE OF ITS PRODUCTS WILL NOT INFRINGE ITS INTELLECTUAL PROPERTY RIGHTS OR THE RIGHTS OF THIRD PARTIES WITH RESPECT TO ANY PARTICULAR USE OR APPLICATION AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY ARISING OUT OF ANY SUCH USE OR APPLICATION, INCLUDING BUT NOT LIMITED TO, CONSEQUENTIAL OR INCIDENTAL DAMAGES. Catalyst Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Catalyst Semiconductor product could create a situation where personal injury or death may occur. Catalyst Semiconductor reserves the right to make changes to or discontinue any product or service described herein without notice. Products with data sheets labeled "Advance Information" or "Preliminary" and other products described herein may not be in production or offered for sale. Catalyst Semiconductor advises customers to obtain the current version of the relevant product information before placing orders. Circuit diagrams illustrate typical semiconductor applications and may not be complete. Catalyst Semiconductor, Inc. Corporate Headquarters 2975 Stender Way Santa Clara, CA 95054 Phone: 408.542.1000 Fax: 408.542.1200 www.catsemi.com Document No: MD-1128 Revision: B Issue date: 10/01/07