EXAR MP3275

MP3275
Fault Protected 16 Channel, 12-Bit
Data Acquisition Subsystem
FEATURES
• Fault Protected 16-Channel 12-Bit A/D
Converter with Sample & Hold, Reference,
Clock and 3-State Outputs
• Fast Conversion, less than 15µS
• 2’s Complement and Serial Data Output
• Remote Analog Ground Sensing
• Overvoltage Protected Input (50 V over the
Supply Voltages)
• Precision Reference for Long Term Stability and
Low Gain T.C.
• Guaranteed Linearity Over Temperature
• Guaranteed Performance at +12/–5 V, ±12 & ±15 V
• Low Power (7 mW per Channel Typical)
• Parallel Version: MP3276
• 32 Channel Version: MP3274
GENERAL DESCRIPTION
The MP3275 is a complete 16-channel, 12-bit Data Acquisition Subsystem with serial data port. Implemented using an advanced BiCMOS process, the converter combines a 16-channel
passive overvoltage-protected multiplexer instrumentation
amp, a sample & hold, a SAR, a 12-bit decoded D/A, a comparator, a precision reference and the control logic to achieve an
accurate conversion in less than 15µs, and a mux/instrumentation amp settling period of less than 10µs.
for an overvoltage condition on unselected channels without disrupting the measured channel or operation of the MP3275! The
internal 4 V reference has sufficient output current to provide
other system reference needs. Precision thin film scaling and
offset resistors are laser trimmed to provide for less than 2 LSB
INL for +10 V inputs on all channels.
In addition, the MP3275 will output either full scale (0111 ....)
for overrange and – full scale (1000....) for underrange conditions. This greatly simplifies microprocessor software development.
A unique input design provides input overvoltage protection
to 50 V over the supply voltages. The circuit design can allow
SIMPLIFIED BLOCK DIAGRAM
VDD VCC
GND REF.
AB0-3
(4 pins)
AIN0-15
(16 pins)
4
16
16
Ch.
MUX
AGND
–
+
Comp
REF IN /2
AGND2
VREF
VDAC
REF OUT
4V
REF
12
SAR
CLK
12
AGND3
Control
Logic
Latch/
Shift Register
3-State
Driver
DGND VEE
WR
RD
STS
CS
ADEN
STL
DGND
Rev. 4.00
1
SDO
SDC
MP3275
ORDERING INFORMATION
Package
Type
Temperature
Range
Part No.
DNL
(LSB)
INL
(LSB)
PQFP
–40 to +85°C
MP3275AE
2
2
PIN CONFIGURATIONS
33
34
23
22
See the following
page for pin
numbers and
descriptions
Index
44
12
1
11
44 Pin PQFP
Q44
Rev. 4.00
2
MP3275
PIN OUT DEFINITIONS
PIN NO.
NAME
DESCRIPTION
PIN NO.
NAME
DESCRIPTION
1
VEE
– Analog Supply. –4.75 To – 16.5
23
ADEN
Address Update Enable=1, Ignore=0
2
AIN12
Channel 12 Analog Input, 1100
24
AB3
Input Address Bit 3, (MSB)
3
AIN13
Channel 13 Analog Input, 1101
25
AB2
Input Address Bit 2
4
AIN14
Channel 14 Analog Input, 1110
26
AB1
Input Address Bit 1
5
AIN15
Channel 15 Analog Input, 1111
27
AB0
Input Address Bit 0, (LSB)
6
GNDREF
+ Input To Mux / Instrumentation Amp
28
VDD
Digital Logic & Output Supply, +4.75 to
+ 5.25 Volts
7
AGND
A/D Section Analog Ground
29
REF
Reference Output
VCC
Analog + Supply, +11.4 to + 16.5 Volts
8
30
AGND3
Reference Analog Ground
AIN0
Channel 0 Analog Input, 0000
9
31
DGND
Digital Logic And Output Ground
AIN1
Channel 1 Analog Input, 0001
10
32
SDC
Serial Data Clock
AIN2
Channel 2 Analog Input, 0010
11
33
N/C
No Connection
AIN3
Channel 3 Analog Input, 0011
12
34
N/C
No Connection
13
N/C
No Connection
35
N/C
No Connection
AIN4
Channel 4 Analog Input, 0100
14
36
N/C
No Connection
AIN5
Channel 5 Analog Input, 0101
15
37
SDO
Serial Data Out
AIN6
Channel 6 Analog Input, 0110
16
38
STS
Conversion Status, Converting=1
AIN7
Channel 7 Analog Input, 0111
17
39
STL
Input Settling Period State = 1
AGND2
Agnd For Input Mux Section
18
40
DGND
Digital Gnd, Low Current
AIN8
Channel 7 Analog Input, 1000
19
41
N/C
No Connection
20
RD
Enable Serial Data Out
42
CS
Chip Select
AIN9
Channel 9 Analog Input, 1001
21
43
WR
Input Address And Conversion Control
AIN10
Channel 10 Analog Input, 1010
22
44
AIN11
Channel 11 Analog Input, 1011
Rev. 4.00
3
MP3275
ELECTRICAL CHARACTERISTICS TABLE
Unless Otherwise Specified: VDD = 5 V, VCC = 15 V, VEE = –15 V, GNDRef = 0 V, TA = 25°C
Parameter
Resolution (All Grades)
Symbol
Min
N
12
25°C
Typ
Max
Tmin to Tmax
Min
Max
Units
12
Test Conditions/Comments
Bits
KEY FEATURES
Resolution
Conversion Time, Per Channel
12
12
15
15
tCONVR
Bits
µs
ACCURACY (A Grade)1
Refer to Table 6. for
output coding
Differential Non-Linearity
Integral Non-Linearity
DNL
INL
3/4
1
2
2
2
2
LSB
LSB
Zero Code Error
Full Scale Error
EZS
EFS
2
5
0.1 0.35
10
0.5
LSB
%
POWER SUPPLY REJECTION
Best Fit Line
(Max INL – Min INL)/2
fff to 000 [hex] transition
VREFIN = 4.000 V
Max change in Full Scale
Calibration
VCC = 15 V 1.5 V or 12 V
0.6 V
VDD = 5 V 0.25 V
VEE = –15 V 1.5 V or
–12 V 0.6 V
–5 V 0.25 V
1
2
1
2.5
LSB
LSB
1
1
LSB
REFERENCE VOLTAGES
Voltage Output
Ref. Source Current
Ref. Sink Current
VREF(+)
3.975
3.0
VIN
GND Ref.
–10
4.0
4.0
20
4.025
3.970
3.0
4.030
10
–10
10
+3
–3
3
V
mA
µA
ANALOG INPUT
Input Voltage Range3
Ground Reference
CM Range2
CM RR
Input Resistance
Input Capacitance2
Aperture Delay2
–3
RIN
CIN
tAP
100
Channel-to-Channel Isolation2
TBD
130
5
180
–80
100
–70
V
V
LSB/V
kΩ
pF
ns
dB
From WR low to high after STL
high to low
DC
DIGITAL INPUTS
WR, RD AB0-AB4,
ADEN, SDC
Logical “1” Voltage
Logical “0” Voltage
Leakage Currents4
Input Capacitance2
VIH
VIL
IIN
2.4
–0.5
–5
5.5
0.8
5
5
Rev. 4.00
4
2.4
–0.5
–10
5.5
0.8
10
V
V
µA
pF
VIN=GND to VDD
MP3275
ELECTRICAL CHARACTERISTICS TABLE (CONT’D)
Description
Symbol
Min
25°C
Typ
Max
Tmin to Tmax
Min
Max
Units
COUT=15 pF
DIGITAL OUTPUTS
(Data Format 2’s Complement)
SDO, STS, STL
Logical “1” Voltage
Logical “0” Voltage
Tristate Leakage
Conditions
VOH
VOL
IOZ
4.0
2.4
–5
0.4
5
–5
0.4
5
+4.5
+11.4
–4.75
+5.5
+16.5
–16.5
+4.5
+11.4
–4.75
+5.5
+16.5
–16.5
V
V
µA
ISOURCE = 0.5 mA
ISINK = 1.6 mA
VOUT=GND to VDD
V
V
V
Tested at –11.4 and –16.5 only
POWER SUPPLIES
Operating Range
VDD
VCC
VEE
Operating Current
IDD
ICC
IEE
Power Dissipation
2
5
1.5
110
7
8
3
200
7
8
3
200
mA
mA
mA
mW
NOTES
1
Tester measures code transitions by dithering the voltage of the analog input (VIN). The difference between the measured and the
ideal code width is the DNL error. The INL error is the maximum distance (in LSB’s) from the best fit line to any transition voltage
2
Guaranteed. Not tested.
3
All channel input pins and ground reference pin have protection which becomes active above 60 V.
4
All digital inputs have diodes to VDD and AGND. Input DC currents will not exceed specified limits for any input voltage between
AGND and VDD.
Specifications are subject to change without notice
ABSOLUTE MAXIMUM RATINGS (TA = +25°C unless otherwise noted)1, 2
VCC to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 to +16.5 V
VEE to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 to –16.5 V
VDD to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 to +7 V
AGND to DGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±1 V
Digital Inputs or Outputs (WR, RD, CS, AB0-AB4, ADEN,
SDC) to DGND . . . . . . . . . . . . . . . . . . –0.5 V to VDD +0.5 V
Analog Inputs (AIN0 – AIN15, GND REF)
to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±60 V
REF OUT . . . . . . . . . . . . . . . . . . . Indefinite short to DGND,
Momentary short to VCC
Maximum Junction Temperature . . . . . . . . . . . . . . . . . 150°C
Package Power Dissipation Rating to 75°C
PQFP . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 750 mW
Derates above 75°C . . . . . . . . . . . . . . . . . . . . . 10 mW/°C
Lead Temperature, Soldering . . . . . . . . . . . . 300°C, 10 Sec
Storage Temperature (Ceramic) . . . . . . . . –65°C to +150°C
NOTES:
Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a
stress rating only and functional operation at or above this specification is not implied. Exposure to maximum rating
conditions for extended periods may affect device reliability.
2
Any input pin which can see a value outside the absolute maximum ratings should be protected by Schottky diode clamps
(HP5082-2835) from input pin to the supplies. All logic inputs have protection diodes which will protect the device from
short transients outside the supplies of less than 100mA for less than 100µs.
1
Rev. 4.00
5
MP3275
PRODUCT INFORMATION
Basic Description
The MP3275 is a fault protected data acquisition subsystem
available in monolithic form. This product contains all of the circuitry necessary to acquire 16 channels of quasi differential or
single-ended analog signals at 10 V input range and 15kHz
bandwidth. Connections to power, the analog input signals and
the digital system are all that is required. The MP3275’s input
circuitry is protected against active input signals present with the
MP3275 power off. This is also the case for any channel exceed-
ing the MP3275 analog input dynamic range without interfering
with the channel being digitized. The channel address and
channel conversion can be managed in two ways: random
channel conversion or same channel conversion. Circuitry on
the chip adds a MUX/instrumentation amp settling delay of 10µs
max, when a new channel is selected (ADEN = 1). Conversion
start is initiated without delay for the single-channel case (ADEN
= 0). Data is available in serial format.
TIMING
Control and Timing Considerations
The MP3275 can be operated in the stand-alone mode, with
one line for control and everything else hard-wired; or under microprocessor control, where changes can be made dynamically.
CS
WR
RD
ADEN
Data
STL
There are 4 control lines: ADEN, WR, CS and RD with their
functions described in Table 1.
STS
Comments
ADC Channel Select and Start Convert (See Figure 1. and Table 2.)
1
0
0
0
0
0
0
X
↓
↓
0
↑
1
1
X
1
1
1
1
1
1
X
0
1
X
X
X
X
––
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
0
0
↑
1
0
↓
0
0
0
0
0
↑
↑
↓
No operation
No operation if ADEN = 0
Input MUX channel selected, STL set on WR falling edge
MUX select disabled
Start convert on WR rising edge
Start convert on STL falling edge
STS goes low at end of conversion
SDO enabled
Data from previous conversion on SDO
SDO disabled
SDO/RD disabled while STS high
Data from last conversion on SDO
STL, MUX select disabled with ADEN = 0,
SDO disabled on STS rising edge
New data appears on SDO on falling edge of STS
Read ADC Data (See Figure 2. and Table 3.)
0
0
0
0
0
0
0
1
X
X
1
X
↓
0
↑
X
0
0
X
X
X
X
X
0
––
ADC
Hi-Z
Hi-Z
Last ADC
Hi-Z
0
0
0
0
1
0
0
0
0
1
0
↑
0
X
ADC
0
↓
Note 1: If RD = 1, SDO remain high impedance. It is recommended that RD will not change during a conversion in
order to reduce noise. It is further recommended that RD = 1 during conversion to reject any noise present on the
SDO.
Table 1. Logic Truth Table
Rev. 4.00
6
MP3275
vious conversion remains selected. In this case the track
and hold settling time is omitted and STL never goes high. At
the rising edge of WR the input signal is sampled, and conversion is started.
The MP3275 is easily interfaced to a wide variety of digital
systems. Discussion of the timing requirements of the MP3275
control signals follows.
Figure 1. shows a complete timing diagram for the MP3275
convert start operation.
There are two possible states that the data output could be in
during a conversion.
WR is used to initiate a conversion.
1. If RD is held high during a conversion the output would remain high impedance throughout the conversion. This is the
preferred method of operation as any noise present on SDO
is rejected.
A conversion is started by taking WR low, then high again
(conversion is enabled on the rising edge of WR). There are two
possible conditions that will affect conversion timing.
1. ADEN = 1. At the falling edge of WR, the input channel is
determined by the data present on the address bits. The
track and hold begins to settle after which STL returns low,
indicating that the multiplexer, buffer amp, and sample/hold
have settled to less than 1/2 LSB of final value. If the rising
edge of WR returns high prior to STL going low, conversion
will begin on the falling edge of STL. If the rising edge of WR
is delayed until after STL returns low, the input signal is sampled and the conversion is started at the rising edge of WR
giving the user better control of the sampling time.
2. If RD is held low during a conversion, the data present SDO
will be from the previous conversion until the present conversion is completed, when STS returns low. The data from the
new conversion will be available through SDO. The state of
RD should not change during a conversion.
Once a conversion is started and the STL or STS line goes
high, convert start commands will be ignored until the conversion cycle is completed. The SDO output buffer cannot be enabled during conversion. In addition, all input and output
changes during conversion can introduce noise, and should be
avoided when possible.
2. ADEN = 0. At the falling edge of WR the data present at the
address is ignored and the channel selected during the pre-
ADC Write Timing
Time
Interval
25°C
Tmin to
Tmax
Limits
Comments/Test Conditions
ADC Control Timing
Address to WR Set-Up Time
Address to WR Hold Time
WR Pulse Width
ADEN to WR Set-Up Time
t3
t4
t5
t6
0
0
80
0
0
80
0
ns min
ns min
ns min
ns min
WR to STL ↑ Delay
t7
150
150
ns max
STL High (Settling Period)
STL to STS Low (Converting)
WR to STS High (ADEN = 0)
WR to STS Low (ADEN = 1)
STS High to SDO Relinquish Time
STS Low to Data Valid (RD = 0)
t8
t9
t12
t10
t13
t14
10
15
200
15
150
50
15
20
250
20
150
50
µs max
µs max
ns max
µs max
ns max
ns max
ADC Conversion Timing
Table 2. ADC Write Timing
(See Figure 1.)
Rev. 4.00
7
Load ckt of Figure 5, CL = 20 pF,
ADEN = 1
Load ckt of Figure 5, CL = 20 pF
Load ckt of Figure 5, CL = 20 pF
STL = 0 when ADEN = 0
Load ckt of Figure 4
Load ckt of Figure 3, CL = 20 pF
MP3275
WR
t5
t3
t4
ADDRESS
ADEN
t6
STL
t7
t8
t9
t 14
t 12
STS
t 10
t 11
SDO
RD = 0
Previous ADC Data
New ADC Data
t 13
SDO
RD = 1
HIGH Z
Figure 1. Timing for ADC Channel Select Start Conversion
ADC Read Timing
Time
Interval
25°C
RD to Data Valid Delay
t17
SDO Relinquish Time after
RD High
RD Pulse Width
t18
100
150
100
t19
100
Tmin to
Tmax
Limits
150
200
150
ns max
ns max
ns max
150
ns min
Comments/Test Conditions
Load ckt of Figure 3., CL = 20 pF
Load ckt of Figure 3., CL = 100 pF
Load ckt of Figure 4.
Table 3. ADC Read Timing
(See Figure 2.)
RD
Valid
DATA
t 17
t 18
Figure 2. Timing for ADC Read
Rev. 4.00
8
MP3275
+5 V
+5 V
3k
DB N
3k
DB N
DB N
3k
CL
3k
CL
a. High-Z to VON
10pF
a. VON to High-Z
b. High-Z to VOL
DB N
10pF
b. VOL to High-Z
Figure 4. Load Circuit for
Bus Relinquish Time Test
Figure 3. Load Circuit for Data
Access Time Test
STL, STS
CL
DGND
Figure 5. Load Circuit for WR to STS Delay
Serial Data Output
The serial data output sequence is MSB (DB11) first to LSB
(DB0) last. The MSB (DB11) data bit appears at SDO when STS
goes low. The second most significant bit appears at SDO on
the SDC high-to-low transition next. The LSB (DB0) is present
at SDO on the 11th SDC high-to-low transition.
For a minimum interconnect serial environment, the channel
address state can be generated in at least two ways, using an
address counter, or using an address serial to parallel converter.
WR can then be used as the counter clock or shift register load
signal as well as the A/D converter start convert signal on the rising edge. (Note that the falling edge loads the address present at
the address port.)
Further information regarding serial control and timing is
shown in Figure 6., Table 4. and Table 5.
STS
ÇÇÇÇÇ
ÇÇÇÇÇ
t21
t22
See Table 4
SDC
SDO
t20
DB11 (MSB)
DB10
SDC should be in a high state during the STS high period. SDC can make the first high to low transition after t21.
Figure 6. Serial Data Mode Timing
Rev. 4.00
9
MP3275
Serial Data Output Timing
Time
Interval
25°C
Tmin to
Tmax
t20
50
50
ns max
Load Ckt 4 of Figure 3.
t21
t22
50
150
200
80
200
250
ns max
ns max
ns max
Load ckt of Figure 3., CL = 20pF
Load ckt of Figure 3., CL = 100pF
STS low to SDO Valid,
RD = 0
Minimum clock high pulse width
SDC low to data valid delay
Limits
Comments/Test Conditions
Table 4. Serial Data Output Mode Timing
(See Figure 6.)
WR
RD
ADEN
Data
STL
STS
Comments
DB0/SDC
ADC Channel Select and Start Convert
↓
↓
1
1
0
1
Hi-Z
Hi-Z
0
↑
0
0
X
X
0
↑
1
1
1
1
1
1
X
X
X
X
Hi-Z
Hi-Z
Hi-Z
Hi-Z
1
0
↓
0
0
↑
↑
↓
X
X
X
X
No operation if ADEN = 0
Input MUX channel selected, STL
set on falling edge of WR
MUX select disabled
Start convert on WR rising edge
Start convert on STL falling edge
STS goes low at end of conversion
Read ADC Data (See Figure 6. and Table 4.)
1
↓
X
––
0
0
1
X
X
X
X
X
X
1
X
0
0
0
0
↑
X
0
0
X
X
X
X
X
X
X
0
X
MSB (DB11)
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
↑
↓
1
↓
0
↑
↓
X
X
1
1
DB10
DB10
DB10
DB9
Hi-Z
Hi-Z
Hi-Z
MSB (DB11)
Serial output (SDO) and
serial clock input (SDC) enabled
MSB data available at SDO
Next significant bit shifted out to SDO
No Operation
No Operation
Next significant bit shifted out to SDO
Data outputs/SDC input disabled
Data outputs/RD disabled when STS = 1
STL, MUX select disabled when ADEN = 0
New data appears at SDO on falling
edge of STS
Note 1: If RD = 1, data outputs remain high impedance. It is recommended that RD will not change during a conversion in order to reduce noise. It is further recommended that RD = 1 during conversion to reject any noise
present on the data bus.
Table 5. Logic Truth Table – Serial Data Output
2’s Complement Output Code (Hexidecimal)
0111
0000
1111
1000
1111
0000
1111
0000
1110 (7fe) to
0000 (000) to
1111 (fff) to
0000(800) to
0111
0000
0000
1000
1111
0000
0000
0000
1111 (7ff)
0001 (001)
0000 (000)
0001 (801)
Ideal Transition Voltage
+FS – 1 1/2 LSB
0 V +1/2 LSB
0 V –1/2 LSB
–FS +1/2 LSB
Table 6. Key Output Codes vs. Input Voltage (2’s Complement Code)
Rev. 4.00
10
MP3275
APPLICATION INFORMATION
The MP3275 is a complete A/D converter system, with its
own built-in reference and clock. It may be used by itself (“standalone” operation), or it may be interfaced with a microprocessor.
Ground Reference
The ground reference pin can be used for remote ground
sensing of a common mode input signal with a maximum 6 V p-p
around AGND.
Successful application of the MP3275 requires careful attention to four main areas:
1)
2)
3)
4)
This common input can also be used to dither each input’s
“zero”. By averaging multiple conversions digitally, higher resolution for each input conversion can be obtained. Patterns for
this dither can be a ramp, a stair step, or white noise.
Physical layout.
Connection/Trimming according to mode of operation.
Conditioning of input signals.
Control and Timing considerations.
Physical Layout
130k
The 12-bit accuracy of the MP3275 represents a dynamic
range of 72dB. Precautions must be taken to avoid any interfering signals, whether conducted or radiated, to assure that this is
not degraded.
•
•
26k
1 of 16
COMP
Avoid placing the chip and its analog signals near logic
traces. In general, using a double sided printed circuit
card with a good ground plane on the component side is
recommended. Routing analog signals between ground
traces will help isolate digital control logic. If these lines
cross, do so at right angles. The GND Ref. is the positive
terminal of the MUX/Instrumentation amplifier and will
provide common mode noise rejection. It should be
close to and shielded together with the channel inputs in
order to take advantage of this feature.
GND Ref.
130k
26k
S
A
R
1/2
VREF
VDAC
12
Figure 7. Equivalent Input Circuit
Power supplies should be quiet and well regulated.
Grounds should be tied together at the package and
back to the system ground with a single path. Bypass the
supplies at the device with a 0.01 to 0.1µF ceramic cap
and a 10-47 µF tantalum type, in parallel.
Quasi Differential Sampling
Method 1
“Stand-Alone” Operation
For remote ground sensing where the remote ground does
not change more than 3 V from the A/D ground, connect GND
Ref to the remote ground.
The MP3275 can be used in “stand-alone” operation, which is
useful in systems not requiring full computer bus interface capability.
Method 2
Where Method 1 applies to each channel or group of channels, add a mux to allow connecting the appropriate ground to
GND Ref.
For this operation, CS = 0, ADEN = 1, and conversion is controlled by WR. The 3-state buffer SDO is enabled when RD goes
low. There are two possible conditions that the 3-state buffer
could be in during a conversion. If RD goes low prior to WR the
output buffer is enabled and the data from the previous conversion is available at the outputs during STL = 1. At the end of the
present conversion which is initiated at the rising edge of WR,
STS returns low and the new conversion result is placed on the
output data buffer.
Method 3
Use two parts. Tie both GND Ref pins together and connect
this node to the “common” remote GND. Control the sample
point by connecting each STL through an “OR” gate whose output is “NAND” connect with WR (inverted WR). Use this output
as WR to both WR inputs. By controlling the WR, sample delay
differences between the two converters is minimized. Two parts
from the same date code will further minimize this difference.
Treat one A/D as the (+) terminal and the other as the (–) terminal of the differential signal. Now the difference can be taken
digitally.
If WR goes low prior to RD, the data buffer remains in a high
impedance state and conversion is initiated at the rising edge of
WR. Upon the end of the conversion the STS returns low and
the conversion result is placed on the output data buffers.
Rev. 4.00
11
MP3275
44 LEAD PLASTIC QUAD FLAT PACK
(14mm x 14mm PQFP, METRIC)
Q44
D
D1
33
23
34
22
D1 D
44
12
1
11
B
A2
e
C
A
α
A1
L
MILLIMETERS
SYMBOL
A
INCHES
MIN
MAX
MIN
MAX
––
3.15
––
0.124
A1
0.25
––
0.01
––
A2
2.6
2.8
0.102
0.110
B
0.3
0.4
0.012
0.016
C
0.13
0.23
0.005
0.009
D
16.95
17.45
0.667
0.687
D1
13.9
14.1
0.547
0.555
e
1.00 BSC
0.039 BSC
L
0.65
1.03
0.026
0.040
α
0°
7°
0°
7°
Coplanarity = 4 mil max.
Rev. 4.00
12
MP3275
Notes
Rev. 4.00
13
MP3275
Notes
Rev. 4.00
14
MP3275
Notes
Rev. 4.00
15
MP3275
NOTICE
EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are
free of patent infringement. Charts and schedules contains here in are only for illustration purposes and may vary
depending upon a user’s specific application. While the information in this publication has been carefully checked;
no responsibility, however, is assumed for inaccuracies.
EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or
malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly
affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation
receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the
user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances.
Copyright EXAR Corporation
Datasheet April 1995
Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.
Rev. 4.00
16