PLL PLL520-00DC

PLL520-00
Low Phase Noise VCXO with multipliers (for 100-200MHz Fund Xtal)
FEATURES
BLOCK DIAGRAM
SEL
OE
VCON Oscillator
XIN
XOUT
Amplifier
w/
integrated
varicaps
PLL
(Phase
Locked
Loop)
Q
Q
OUTSEL0^
VDD
VDD
VDD
VDD
SEL0^
SEL1^
OUTSEL1^
24
23
22
21
20
19
18
17
26
XOUT
27
SEL3^
28
SEL2^
29
OE
CTRL
30
VCON
31
Die ID:
A1919-19A
C502A
5
6
X
Name
Size
Reverse side
Pad dimensions
Thickness
Value
65 x 62 mil
GND
80 micron x 80 micron
10 mil
15
LVDSB
14
PECLB
13
12
VDDBUF
VDDBUF
11
PECL
10
LVDS
7
OE_SEL^
8
OUTPUT SELECTION AND ENABLE
OUTSEL1
(Pad #18)
0
0
1
1
OE_SELECT
(Pad #9)
PLL by-pass
DIE SPECIFICATIONS
CMOS
Note: ^ denotes internal pull up
0
PLL520-00
16
GNDBUF
4
GND
3
NC
(0,0)
2
GND
Y
GNDBUF
9
1
GND
PLL520-00 is a VCXO IC specifically designed to
pull high frequency fundamental crystals. Its design
was optimized to tolerate higher limits of
interelectrodes capacitance and bonding
capacitance to improve yield. It achieves very low
current into the crystal resulting in better overall
stability. Its internal varicaps allow an on chip
frequency pulling, controlled by the VCON input.
25
GND
DESCRIPTION
XIN
(1550,1475)
GND
•
•
•
•
•
65 mil
GND
•
100MHz to 200MHz Fundamental Mode Crystal.
Output range: 100 – 200MHz (no multiplication),
200 – 400MHz (2x multiplier), 400 – 700MHz (4x
multiplier), or 800MHz – 1GHz (LVDS output
only for 8x multiplier).
Available outputs: PECL, LVDS, or CMOS (High
Drive (30mA) or Standard Drive (10mA) output).
Selectable OE Logic (enable high or enable low).
Integrated variable capacitors.
Supports 3.3V-Power Supply.
Available in die form.
Thickness 10 mil.
62 mil
•
•
DIE CONFIGURATION
1 (Default)
OUTSEL0
(Pad #25)
0
1
0
1
OE_CTRL
(Pad #30)
0
1 (Default)
0 (Default)
1
Selected Output
High Drive CMOS
Standard CMOS
LVDS
PECL (default)
State
Tri-state
Output enabled
Output enabled
Tri-state
Pad #9, 18, 25: Bond to GND to set to “0”. No connection results to
“default” setting through internal pull-up.
Pad #30: Logical states defined by PECL levels if OE_SELECT (pad #9)
is “1”
Logical states defined by CMOS levels if OE_SELECT is “0
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/20/04 Page 1
PLL520-00
Low Phase Noise VCXO with multipliers (for 100-200MHz Fund Xtal)
FREQUENCY SELECTION TABLE
Pad #28
SEL3
0
Pad #29
SEL2
0
Pad #19
SEL1
1
Pad #20
SEL0
1
Fin x 8 (LVDS ouputs only)
1
0
1
1
Fin x 4
1
1
1
0
Fin x 2
1
1
1
1
No multiplication (no PLL)
Selected Multiplier
All pads have internal pull-ups (default value is 1). Bond to GND to set to 0.
ELECTRICAL SPECIFICATIONS
1. Absolute Maximum Ratings
PARAMETERS
SYMBOL
Supply Voltage
Input Voltage, dc
Output Voltage, dc
Storage Temperature
Ambient Operating Temperature*
Junction Temperature
Lead Temperature (soldering, 10s)
ESD Protection, Human Body Model
MIN.
V DD
VI
VO
TS
TA
TJ
-0.5
-0.5
-65
-40
MAX.
UNITS
4.6
V DD +0.5
V DD +0.5
150
85
125
260
2
V
V
V
°C
°C
°C
°C
kV
Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the
device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other
conditions above the operational limits noted in this specification is not implied.
* Note: Operating Temperature is guaranteed by design for all parts (COMMERCIAL and INDUSTRIAL), but tested for COMMERCIAL grade only.
2. Crystal Specifications
PARAMETERS
Crystal Resonator Frequency
Crystal Loading Rating
Interelectrode Capacitance
Crystal Pullability
Recommended ESR
SYMBOL
CONDITIONS
MIN.
F XIN
C L (xtal)
C0
C 0 /C 1 (xtal)
RE
Parallel Fundamental Mode
Die at VCON = 1.65V
100
AT cut
AT cut
TYP.
MAX.
UNITS
200
MHz
pF
pF
-
4
3.5
250
30
Ω
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/20/04 Page 2
PLL520-00
Low Phase Noise VCXO with multipliers (for 100-200MHz Fund Xtal)
3. Voltage Control Crystal Oscillator
PARAMETERS
VCXO Stabilization Time *
SYMBOL
T VCXOSTB
VCXO Tuning Range
CLK output pullability
On-chip Varicaps control range
Linearity
VCXO Tuning Characteristic
VCON input impedance
VCON modulation BW
CONDITIONS
From power valid
F XIN = 100 – 200MHz;
XTAL C 0 /C 1 < 250
0V ≤ VCON ≤ 3.3V
VCON=1.65V, ±1.65V
VCON = 0 to 3.3V
MIN.
TYP.
MAX.
UNITS
10
ms
200*
ppm
±100*
4 – 18*
10*
65
60
0V ≤ VCON ≤ 3.3V, -3dB
ppm
pF
%
ppm/V
kΩ
kHz
25
Note: Parameters denoted with an asterisk (*) represent nominal characterization data and are not production tested to any specific limits.
4. General Electrical Specifications
PARAMETERS
SYMBOL
Supply Current (Loaded Outputs)
Operating Voltage
I DD
V DD
Output Clock Duty Cycle
CONDITIONS
MIN.
TYP.
PECL/LVDS/CMOS
@ 50% V DD (CMOS)
@ 1.25V (LVDS)
@ V DD – 1.3V (PECL)
2.97
45
45
45
Short Circuit Current
50
50
50
±50
MAX.
UNITS
100/80/40
3.63
55
55
55
mA
V
%
mA
5. Jitter Specifications
PARAMETERS
Period jitter RMS
Period jitter peak-to-peak
Accumulated jitter RMS
Accumulated jitter peak-topeak
Random Jitter
Integrated jitter RMS at
155MHz
Period jitter RMS
Period jitter peak-to-peak
Accumulated jitter RMS
Accumulated jitter peak-topeak
Random Jitter
Integrated jitter RMS at
622MHz
CONDITIONS
At 155.52MHz, with capacitive decoupling
between VDD and GND. Over 10,000 cycles
At 155.52MHz, with capacitive decoupling
between VDD and GND. Over 1,000,000
cycles.
MIN.
TYP.
MAX.
2.5
18.5
2.5
20
24
27
“RJ” measured on Wavecrest SIA 3000
2.5
Integrated 12 kHz to 20 MHz
0.3
0.4
At 622.08MHz, with capacitive decoupling
between VDD and GND. Over 10,000 cycles
11
45
11
49
24
27
At 622.08MHz, with capacitive decoupling
between VDD and GND. Over 1,000,000
cycles.
“RJ” measured on Wavecrest SIA 3000
Integrated 12 kHz to 20 MHz
ps
ps
ps
3
1.6
UNITS
ps
ps
ps
ps
1.8
ps
Measured on Wavecrest SIA 3000
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/20/04 Page 3
PLL520-00
Low Phase Noise VCXO with multipliers (for 100-200MHz Fund Xtal)
6. Phase Noise Specifications
PARAMETERS
FREQUENCY
@10Hz
@100Hz
@1kHz
@10kHz
@100kHz
UNITS
155.52MHz
622.08MHz
-75
-75
-95
-95
-125
-110
-140
-125
-145
-120
dBc/Hz
Phase Noise relative
to carrier
Note: Phase Noise measured at VCON = 0V
7. CMOS Electrical Characteristics
PARAMETERS
Output drive current
(High Drive)
Output drive current
(Standard Drive)
Output Clock Rise/Fall Time
(Standard Drive)
Output Clock Rise/Fall Time
(High Drive)
SYMBOL
I OH
I OL
I OH
I OL
CONDITIONS
V OH = V DD -0.4V, V DD =3.3V
V OL = 0.4V, V DD = 3.3V
V OH = V DD -0.4V, V DD =3.3V
V OL = 0.4V, V DD = 3.3V
MIN.
TYP.
30
30
10
10
MAX.
UNITS
mA
mA
mA
mA
0.3V ~ 3.0V with 15 pF load
2.4
0.3V ~ 3.0V with 15 pF load
1.2
ns
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/20/04 Page 4
PLL520-00
Low Phase Noise VCXO with multipliers (for 100-200MHz Fund Xtal)
8. LVDS Electrical Characteristics
PARAMETERS
SYMBOL
Output Differential Voltage
V DD Magnitude Change
Output High Voltage
Output Low Voltage
Offset Voltage
Offset Magnitude Change
∆V OD
V OH
V OL
V OS
Power-off Leakage
I OXD
Output Short Circuit Current
I OSD
CONDITIONS
V OD
R L = 100 Ω
(see figure)
MIN.
TYP.
MAX.
UNITS
247
-50
355
454
50
1.6
0.9
1.125
0
∆V OS
V out = V DD or GND
V DD = 0V
1.4
1.1
1.2
3
1.375
25
mV
mV
V
V
V
mV
±1
±10
uA
-5.7
-8
mA
9. LVDS Switching Characteristics
PARAMETERS
SYMBOL
CONDITIONS
MIN.
TYP.
MAX.
UNITS
Differential Clock Rise Time
tr
0.2
0.7
1.0
ns
Differential Clock Fall Time
tf
R L = 100 Ω
C L = 10 pF
(see figure)
0.2
0.7
1.0
ns
LVDS Levels Test Circuit
LVDS Switching Test Circuit
OUT
OUT
CL = 10pF
50Ω
VOD
VDIFF
VOS
RL = 100Ω
50Ω
CL = 10pF
OUT
OUT
LVDS Transistion Time Waveform
OUT
0V (Differential)
OUT
80%
VDIFF
80%
0V
20%
20%
tR
tF
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/20/04 Page 5
PLL520-00
Low Phase Noise VCXO with multipliers (for 100-200MHz Fund Xtal)
10. PECL Electrical Characteristics
PARAMETERS
SYMBOL
CONDITIONS
MIN.
V OH
V OL
R L = 50 Ω to (V DD – 2V)
(see figure)
V DD – 1.025
Output High Voltage
Output Low Voltage
MAX.
UNITS
V DD – 1.620
V
V
11. PECL Switching Characteristics
PARAMETERS
SYMBOL
Clock Rise Time
Clock Fall Time
tr
tf
CONDITIONS
MIN.
@20/80% - PECL
@80/20% - PECL
PECL Levels Test Circuit
OUT
MAX.
UNITS
0.6
0.5
1.5
1.5
ns
ns
PECL Output Skew
VDD
50Ω
TYP.
OUT
2.0V
50%
50Ω
OUT
tSKEW
OUT
PECL Transistion Time Waveform
DUTY CYCLE
45 - 55%
55 - 45%
OUT
80%
50%
20%
OUT
tR
tF
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/20/04 Page 6
PLL520-00
Low Phase Noise VCXO with multipliers (for 100-200MHz Fund Xtal)
PAD ASSIGNMENT
Pad #
Name
X (µm)
Y (µm)
1
2
3
4
5
6
7
8
GND
GND
GND
GND
GND
N/C
GND
GNDBUF
248
361
473
587
702
874
1042
1171
109
109
109
109
109
109
109
109
9
OE_SELECT
1400
125
10
11
12
13
14
15
16
17
LVDS
PECL
VDDBUF
VDDBUF
PECLB
LVDSB
CMOS
GNDBUF
1400
1400
1400
1400
1400
1400
1400
1389
259
476
616
716
871
1089
1227
1365
18
OUTSEL1
1232
1365
19
SEL1
1042
1365
20
SEL0
854
1365
21
22
23
24
VDD
VDD
VDD
VDD
659
559
459
358
1365
1365
1365
1365
25
OUTSEL0
194
1365
26
27
XIN
XOUT
109
109
1223
1017
28
SEL3
109
858
29
SEL2
109
646
30
OE_CTRL
109
397
31
VCON
109
181
Description
Ground.
Ground.
Ground.
Ground.
Ground.
No Connection.
Ground.
Ground, Buffer circuitry.
Used to select between PECL or CMOS logic states
for OE. See Output Selection and Enable table on
page 1. Internal pull up.
LVDS output.
PECL output.
3.3V power supply, Buffer circuitry.
3.3V power supply, Buffer circuitry.
Complementary PECL output.
Complementary LVDS output.
CMOS output
Ground, Buffer Circuitry.
Used to select CMOS, PECL or LVDS output type.
See Output Selection and Enable table on page 1.
Internal pull up.
Used to select multiplication factor. See Frequency
Selection table on page 1. Internal pull up.
Used to select multiplication factor. See Frequency
Selection table on page 1. Internal pull up.
3.3V power supply.
3.3V power supply.
3.3V power supply.
3.3V power supply.
Used to select CMOS, PECL or LVDS output type.
See Output Selection and Enable table on page 1.
Internal pull up.
Crystal input. See crystal specification page 2.
Crystal output. See crystal specification page 2.
Used to select multiplication factor. See Frequency
Selection table on page 1. Internal pull up.
Used to select multiplication factor. See Frequency
Selection table on page 1. Internal pull up.
Used to enable/disable the output(s). See Output
Selection and Enable table on page 1.
Voltage Control input. 0V to 3.3V.
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/20/04 Page 7
PLL520-00
Low Phase Noise VCXO with multipliers (for 100-200MHz Fund Xtal)
ORDERING INFORMATION
For part ordering, please contact our Sales Department:
47745 Fremont Blvd., Fremont, CA 94538, USA
Tel: (510) 492-0990 Fax: (510) 492-0991
PART NUMBER
The order number for this device is a combination of the following:
Device number, Package type and Operating temperature range
PLL520-00
DC
PART NUMBER
TEMPERATURE
C=COMMERCIAL
PACKAGE TYPE
D=DIE
Order Number
Marking
Package Option
PLL520-00DC
P520-00DC
Die – Waffle Pack
PhaseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information
furnished by Phaselink is believed to be accurate and reliable. However, PhaseLink makes no guarantee or warranty concerning the accuracy of said
information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product.
LIFE SUPPORT POLICY: PhaseLink’s products are not authorized for use as critical components in life support devices or systems without the
express written approval of the President of PhaseLink Corporation.
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/20/04 Page 8