TI SN55ALS161

SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
SUITABLE FOR IEEE STANDARD 488-1978 (GPIB)†
D
D
D
D
D
D
D
description
The
SN55ALS161
and
SN75ALS161
eight-channel general-purpose interface bus
transceivers
are
high-speed,
advanced
low-power Schottky-process devices designed to
provide the bus-management and data-transfer
signals between operating units of a
single-controller instrumentation system. When
combined
with
the
SN55ALS160
and
SN75ALS160 octal bus transceivers, these
devices provide a complete 16-wire interface for
the IEEE 488 bus.
The SN55ALS161 and SN75ALS161 devices
feature eight driver-receiver pairs connected in a
front-to-back configuration to form input/output
(I/O) ports at both the bus and terminal sides. The
direction of data through these driver-receiver
pairs is determined by the direction-control (DC)
and talk-enable (TE) signals.
SN55ALS161 . . . J OR W PACKAGE
SN75ALS161 . . . DW OR N PACKAGE
(TOP VIEW)
TE
REN
IFC
NDAC
NRFD
DAV
EOI
ATN
SRQ
GND
GPIB
I/O Ports
1
20
2
19
3
18
4
17
5
16
6
15
7
14
8
13
9
12
10
11
VCC
REN
IFC
NDAC
NRFD
DAV
EOI
ATN
SRQ
DC
Terminal
I/O Ports
SN55ALS161 . . . FK PACKAGE
(TOP VIEW)
IFC
REN
TE
VCC
REN
D
D
8-Channel Bidirectional Transceivers
Designed to Implement Control Bus
Interface
Designed for Single Controller
High-Speed Advanced Low-Power Schottky
Circuitry
Low Power Dissipation:
SN55ALS161 . . . 59 mW Max Per Channel
SN75ALS161 . . . 46 mW Max Per Channel
Fast Propagation Times:
SN55ALS161 . . . 25 ns Max
SN75ALS161 . . . 20 ns Max
High-Impedance pnp Inputs
Receiver Hysteresis:
SN55ALS161 . . . 550 mV Typ
SN75ALS161 . . . 650 mV Typ
Bus-Terminating Resistors Provided on
Driver Outputs
No Loading of Bus When Device Is
Powered Down (VCC = 0)
Power-Up/Power-Down Protection
(Glitch Free)
NDAC
NRFD
DAV
EOI
ATN
4
3 2 1 20 19
18
5
17
6
16
7
15
8
14
9 10 11 12 13
IFC
NDAC
NRFD
DAV
EOI
SRQ
GND
DC
SRQ
ATN
D
D
CHANNEL-IDENTIFICATION TABLE
NAME
DC
TE
ATN
SRQ
REN
IFC
EOI
DAV
NDAC
NRFD
IDENTITY
Direction Control
Talk Enable
Attention
Service Request
Remote Enable
Interface Clear
End or Identify
Data Valid
Not Data Accepted
Not Ready for Data
CLASS
Control
Bus
Management
Data
Transfer
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
† The transceivers are suitable for IEEE Standard 488 applications to the extent of the operating conditions and characteristics specified in this
data sheet. Certain limits contained in the IEEE specification are not met or cannot be tested over the entire military temperature range.
Copyright  1999, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
On products compliant to MIL-PRF-38535, all parameters are tested
unless otherwise noted. On all other products, production
processing does not necessarily include testing of all parameters.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
1
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
description (continued)
The driver outputs general-purpose interface bus (GPIB I/O ports) feature active bus-terminating resistor
circuits designed to provide a high impedance to the bus when VCC = 0. The drivers are designed to handle
sink-current loads up to 48 mA. Each receiver features pnp transistor inputs for high input impedance and
hysteresis of 400 mV on the commercial part, 250 mV on the military part, minimum, for increased noise
immunity. All receivers have 3-state outputs to present a high impedance to the terminal when disabled.
The SN55ALS161 is characterized for operation over the full military temperature range of –55°C to 125°C. The
SN75ALS161 is characterized for operation from 0°C to 70°C.
FUNCTION TABLE
RECEIVE/TRANSMIT
CONTROLS
DC
TE
ATN†
BUS-MANAGEMENT CHANNELS
ATN† SRQ
REN
IFC
EOI
(CONTROLLED BY DC)
H
H
H
H
H
L
L
L
H
L
L
L
H
L
X
L
H
X
DATA-TRANSFER CHANNELS
DAV
NDAC
NRFD
(CONTROLLED BY TE)
T
R
T
R
R
T
R
T
T
R
T
R
R
R
R
T
T
T
R
T
T
T
T
R
R
R
R
T
T
R
R
R
T
T
H = high level, L = low level, R = receive, T = transmit, X = irrelevant
Direction of data transmission is from the terminal side to the bus side, and the direction of data receiving
is from the bus side to the terminal side.
Data transfer is noninverting in both directions.
† ATN is a normal transceiver channel that functions additionally as an internal direction control or talk
enable for EOI whenever the DC and TE inputs are in the same state. When DC and TE are in opposite
states, the ATN channel functions as an independent transceiver only.
2
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
logic symbol†
DC
TE
ATN
11
1
13
logic diagram (positive logic)
EN1/G4
DC
EN2/G5
≥1
5
EN3
4
1
EOI
SRQ
REN
IFC
DAV
NDAC
NRFD
14
12
19
18
1
1
3
1
3
1
1
1
1
1
1
TE
8
7
9
2
3
1
15
17
16
1
1
2
2
1
2
2
1
2
2
6
4
5
ATN
ATN
11
1
13
8
14
7
12
9
19
2
18
3
15
6
17
4
16
5
ATN
EOI
SRQ
EOI
EOI
REN
IFC
SRQ
DAV
REN
SRQ
REN
NDAC
NRFD
IFC
1
IFC
† This symbol is in accordance with ANSI/IEEE Std 91-1984 and
IEC Publication 617-12.
DAV
NDAC
NRFD
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
DAV
NDAC
NRFD
3
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
schematics of inputs and outputs
EQUIVALENT OF ALL CONTROL INPUTS
TYPICAL OF SRQ, NDAC, AND NRFD GPIB I/O PORT
VCC
9 kΩ
NOM
1.7 kΩ
NOM
Input
4 kΩ
NOM
GND
Input/Output Port
Circuit inside dashed lines is on the driver outputs only.
TYPICAL OF ALL I/O PORTS EXCEPT SRQ, NDAC, NRFD GPIB I/O PORTS
R(eq)
1.7 kΩ
NOM
4 kΩ
NOM
4 kΩ
NOM
Input/Output Port
Driver output R(eq) = 30 Ω NOM
Receiver output R(eq) = 110 Ω NOM
R(eq) = equivalent resistor
Circuit inside dashed lines is on the driver outputs only.
4
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
10 kΩ
NOM
10 kΩ
NOM
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†
Supply voltage, VCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Input voltage, VI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5 V
Low-level driver output current, IOL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 mA
Continuous total dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Dissipation Rating Table
Package thermal impedance, θJA (see Note 2): DW package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58°C/W
N package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69°C/W
Case temperature for 60 seconds: FK package, TC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 260°C
Lead temperature 1,6 mm (1/16 inch) from the case for 60 seconds: J or W package . . . . . . . . . . . . . 300°C
Lead temperature 1,6 mm (1/16 inch) from the case for 10 seconds: DW or N package . . . . . . . . . . . 260°C
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. All voltage values are with respect to network ground terminal.
2. The package thermal impedance is calculated in accordance with JESD 51.
DISSIPATION RATING TABLE
PACKAGE
TA ≤ 25°C
POWER RATING
OPERATING
FACTOR
TA = 70°C
POWER RATING
TA = 125°C
POWER RATING
FK
1375 mW
11.0 mW/°C
880 mW
275 mW
J
1375 mW
11.0 mW/°C
880 mW
275 mW
W
1000 mW
8.0 mW/°C
640 mW
200 mW
SN55ALS161 recommended operating conditions
Supply voltage, VCC
TE and DC at TA = – 55°C to 125°C
High-level input voltage, VIH
Bus and terminal at TA = 25°C to 125°C
Bus and terminal at TA = – 55°C
Low-level input voltage, VIL
High level output current,
High-level
current IOH
Low level output current
Low-level
current, IOL
MIN
NOM
MAX
UNIT
4.75
5
5.25
V
2
V
2
2.1
TE and DC at TA = – 55°C to 125°C
0.8
Bus and terminal at TA = 25°C to – 55°C
0.8
Bus and terminal at TA = 125°C
0.7
V
Bus ports with pullups active (VCC = 5 V)
–5.2
mA
Terminal ports
–800
µA
Bus ports
48
Terminal ports
16
Operating free-air temperature, TA
–55
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
125
mA
°C
5
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
SN75ALS161 recommended operating conditions
Supply voltage, VCC
High-level input voltage, VIH
MIN
NOM
MAX
UNIT
4.75
5
5.25
V
2
Low-level input voltage, VIL
High level output current,
High-level
current IOH
Low level output current
Low-level
current, IOL
V
Bus ports with pullups active
–5.2
mA
Terminal ports
–800
µA
Bus ports
48
Terminal ports
16
Operating free-air temperature, TA
6
V
0.8
0
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
70
mA
°C
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted)
VIK
SN55ALS161
TYP‡ MAX
TEST CONDITIONS†
PARAMETER
Input clamp voltage
MIN
II = –18 mA
–0.8
–1.5
Bus
Vhys
y
Hysteresis
voltage
(VIT+ – VIT–) Bus
Terminal
VOH§
High-level
output
voltage
Bus
VOL
Low-level
output
voltage
II
Input current
at maximum
input voltage
IIH
High-level
input current
IIL
Low-level
input current
VI/O
Voltage at GPIB I/O port
II/O
Current into
GPIB I/O
port
SN75ALS161
TYP‡
MAX
MIN
–0.8
0.4
VCC = 5 V,
VCC = 5 V,
TA = – 55°C and 25°C
TA = 125°C
µ ,
IOH = – 800 µA,
IOH = – 5.2 mA,,
VCC = MIN
VCC = MIN
TA = 25°C
and MAX
0.4
–1.5
UNIT
V
0.65
0.55
V
0.25
2.7
3.5
2.7
3.5
TA = MIN
TA = 25°C
and MAX
2.5
3.5
2.7
3.5
2.2
2.2
TA = MIN
2.0
2.2
V
Terminal
IOL = 16 mA,
VCC = MIN
0.3
0.5
0.3
0.5
Bus
IOL = 48 mA¶,
VCC = MIN
0.35
0.5
0.35
0.5
Terminal
VI = 5.5 V,
VCC = MAX
0.2
100
0.2
100
µA
Terminal
and
control
inputs
VI = 2.7 V,
VCC = MAX
0.1
20
0.1
20
µA
VI = 0.5 V,
VCC = MAX
–30
–100
–10
–100
µA
Driver disabled,
VCC = 5 V
(SN55’)
II(bus) = 0
3
3.7
3
3.7
Power
on
Driver
D
i
di bl d
disabled,
VCC = 5 V
(SN55
(SN55’))
V
2.5
V
II(bus) = –12 mA
–1.5
VI(bus) = –1.5 V to 0.4 V
VI(bus) = 0.4 V to 2.5 V
VCC = 0
IOS§
ICC
Supply current
No load,
TE and DC low,
VCC = MAX
CI/O
GPIB I/O port
capacitance
VCC = 0 to 5 V,
VI/O = 0 to 2 V,
Terminal
VCC = MAX
–1.5
–1.3
0
–3.2
0
–3.2
2.5
–3.2
2.5
–3.2
0
2.5
0
2.5
0.7
2.5
0.7
2.5
VI(bus) = 0 to 2.5 V
Short-circuit
output
current
Bus
–1.3
VI(bus) = 2.5 V to 3.7 V
VI(bus) = 3.7 V to 5 V
VI(bus) = 5 V to 5.5 V
Power off
2.5
40
40
–15
–35
–75
–15
–35
–75
–25
–50
–125
–25
–50
–125
55
90
55
75
mA
µA
mA
f = 1 MHz
30
30
mA
pF
† For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
‡ All typical values are at VCC = 5 V, TA = 25°C.
§ VOH and IOS apply to 3-state outputs only.
¶ For SN55’, IOL = 24 mA at – 55°C.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
7
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
SN55ALS161 switching characteristics, VCC = 5 V and CL = 50 pF (unless otherwise noted)
PARAMETER
tPLH
FROM
(INPUT)
Terminal
Propagation
g
delay
y time,
high- to low-level output
tPLH
Propagation
g
delay
y time,,
low- to high-level output
Terminal
tPHL
Propagation
g
delay
y time,,
high- to low-level output
tPLH
Propagation
delay
g
y time,,
low- to high-level output
tPZH
tPHZ
Terminal
Output disable time from low
level
See Figure 3
20
10
25°C
25
Full range
25°C
37
10
25°C
25°C
10
See Figure 3
10
Terminal
See Figure 4
Output enable time to low level
Output disable time from low
level
Full range
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
19
30
19
30
21
35
ns
54
13
20
40
24
36
70
12
20
40
20
Full range
25°C
ns
64
13
Full range
25°C
28
30
24
Full range
25°C
14
44
Full range
25°C
ns
30
18
16
Full range
25°C
15
52
8
Full range
25°C
ns
24
20
Full range
25°C
ns
15
22
Full range
25°C
14
UNIT
19
10
Full range
25°C
Bus (EOI)
14
18
Full range
† Full range is – 55°C to 125°C.
‡ All typical values are at VCC = 5 V.
8
17
Full range
TE or DC
tPLZ
Bus (ATN,
REN,
IFC,
REN IFC
and DAV)
Output disable time from low
level
tPHZ
10
Full range
25°C
Output enable time to low level,
level
Output disable time from high
g
level
MAX
Full range
Output disable time from high
g
level
Output enable time to high level
tPZL
See Figure 2
Output enable time to high level
tPZH
25°C
25°C
TE or DC
tPLZ
TYP‡
Full range
Output disable time from high
g
level
tPLZ
tPZL
See Figure 2
Output enable time to high level
Output enable time to low level
tPHZ
Bus ((NRFD,,
SRQ, NDAC)
See Figure 1
MIN
Full range
25°C
TE or DC
tPZH
Bus (Except
SRQ,
SRQ NDAC,
NDAC
and NRFD)
Propagation
g
delay
y time,,
high- to low-level output
tPZL
TA†
Full range
Bus
tPHL
TEST
CONDITIONS
25°C
Propagation
g
delayy time,,
low- to high-level output
tPHL
TO
(OUTPUT)
34
56
13
24
43
ns
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
SN75ALS161 switching characteristics over recommended operating free-air temperature range,
VCC = 5 V
PARAMETER
tPLH
Propagation delay time,
low- to high-level output
tPHL
Propagation delay time,
high- to low-level output
tPLH
Propagation delay time,
low- to high-level output
tPHL
Propagation delay time,
high- to low-level output
FROM
(INPUT)
TO
(OUTPUT)
TEST
CONDITIONS
Terminal
Bus
CL = 30 pF,
See Figure 1
Bus
Terminal
CL = 30 pF,,
See Figure 2
MIN
TYP†
MAX
10
20
12
20
5
10
7
14
ns
ns
tPZH
tPHZ
Output enable time to high level
tPZL
tPLZ
Output enable time to low level
Output disable time from low level
20
tPZH
tPHZ
Output enable time to high level
30
Output disable time from high level
Output disable time from high level
tPZL
Output enable time to low level
tPLZ
Output disable time from low level
† All typical values are at TA = 25°C.
UNIT
30
TE or DC
Bus (ATN, EOI,
REN,
REN IFC,
IFC and
DAV)
TE or DC
Terminal
CL = 15 pF,,
See Figure 3
CL = 15 pF,
See Figure 4
20
45
25
30
ns
ns
25
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
9
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
PARAMETER MEASUREMENT INFORMATION
5V
[7 V]
200 Ω
[500 Ω]
From (Bus)
Output Under
Test
Test Point
CL = 30 pF
= [50 pF]
(see Note A)
480 Ω
[500 Ω]
LOAD CIRCUIT
3V
Terminal
Input
(see Note B)
1.5 V
1.5 V
0V
tPHL
tPLH
Bus Output
VOH
2.2 V
1V
VOH
VOLTAGE WAVEFORMS
[ ] denotes the SN55ALS161 military test conditions.
NOTES: A. CL includes probe and jig capacitance.
B. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 1 MHz, 50% duty cycle, tr ≤ 6 ns, tf ≤ 6 ns,
ZO = 50 Ω.
Figure 1. Terminal-to-Bus Load Circuit and Voltage Waveforms
10
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
PARAMETER MEASUREMENT INFORMATION
4.3 V
[7 V]
240 Ω
[500 Ω]
From (Terminal)
Output Under
Test
Test Point
CL = 30 pF
= [50 pF]
(see Note A)
3 kΩ
[500 Ω]
LOAD CIRCUIT
3V
Bus Input
(see Note B)
1.5 V
1.5 V
0V
tPLH
Terminal
Output
tPHL
VOH
1.5 V
1.5 V
VOL
VOLTAGE WAVEFORMS
[ ] denotes the SN55ALS161 military test conditions.
NOTES: A. CL includes probe and jig capacitance.
B. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 1 MHz, 50% duty cycle, tr ≤ 6 ns, tf ≤ 6 ns,
ZO = 50 Ω.
Figure 2. Bus-to-Terminal Load Circuit and Voltage Waveforms
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
11
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
PARAMETER MEASUREMENT INFORMATION
S1
5V
[7 V]
200 Ω
[500 Ω]
From (Bus)
Output Under
Test
Test Point
CL = 15 pF
= [50 pF]
(see Note A)
480 Ω
[500 Ω]
LOAD CIRCUIT
3V
Control
Input
(see Note B)
1.5 V
1.5 V
0V
tPZH
Bus
Output
S1 Open
tPHZ
2V
0V
tPLZ
tPZL
Bus
Output
S1 Closed
VOH
90%
≈3.5 V
1V
0.5 V
VOL
VOLTAGE WAVEFORMS
[ ] denotes the SN55ALS161 military test conditions.
NOTES: A. CL includes probe and jig capacitance.
B. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 1 MHz, 50% duty cycle, tr ≤ 6 ns, tf ≤ 6 ns,
ZO = 50 Ω.
Figure 3. Bus Load Circuit and Voltage Waveforms
12
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
PARAMETER MEASUREMENT INFORMATION
S1
4.3 V
[7 V]
240 Ω
[500 Ω]
From (Terminal)
Output Under
Test
Test Point
CL = 15 pF
= [50 pF]
(see Note A)
3 kΩ
[500 Ω]
LOAD CIRCUIT
3V
Control
Input
(see Note B)
1.5 V
1.5 V
0V
tPZH
Terminal
Output
S1 Open
tPHZ
90%
1.5 V
0V
tPLZ
tPZL
Terminal
Output
S1 Closed
VOH
≈4 V
1V
0.7 V
VOL
VOLTAGE WAVEFORMS
[ ] denotes the SN55ALS161 military test conditions.
NOTES: A. CL includes probe and jig capacitance.
B. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 1 MHz, 50% duty cycle, tr ≤ 6 ns, tf ≤ 6 ns,
ZO = 50 Ω.
Figure 4. Terminal Load Circuit and Voltage Waveforms
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
13
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
TYPICAL CHARACTERISTICS†
TERMINAL I/O PORTS
HIGH-LEVEL OUTPUT VOLTAGE
vs
HIGH-LEVEL OUTPUT CURRENT
TERMINAL I/O PORTS
LOW-LEVEL OUTPUT VOLTAGE
vs
LOW-LEVEL OUTPUT CURRENT
0.6
VCC = 5 V
TA = 25°C
3.5
VOL – Low-Level Output Voltage – V
VOH – High-Level Output Voltage – V
4
3
2.5
2
1.5
1
0.5
0
VCC = 5 V
TA = 25°C
0.5
0.4
0.3
0.2
0.1
0
0
– 5 – 10 – 15 – 20 – 25 – 30 – 35
IOH – High-Level Output Current – mA
– 40
0
30
40
50
10
20
IOL – Low-Level Output Current – mA
60
Figure 6
Figure 5
TERMINAL OUTPUT VOLTAGE
vs
BUS INPUT VOLTAGE
4
VCC = 5 V
No Load
TA = 25°C
VO – Terminal Output Voltage – V
3.5
3
2.5
2
VIT –
VIT +
1.5
1
0.5
0
0
0.2
0.4 0.6 0.8 1 1.2 1.4 1.6
VI – Bus Input Voltage – V
1.8
2
Figure 7
† Operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied.
14
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN55ALS161, SN75ALS161
OCTAL GENERAL-PURPOSE INTERFACE BUS TRANSCEIVERS
SLLS019E – JUNE 1986 – REVISED NOVEMBER 1999
TYPICAL CHARACTERISTICS†
GPIB I/O BUS
HIGH-LEVEL OUTPUT VOLTAGE
vs
HIGH-LEVEL OUTPUT CURRENT
GPIB I/O BUS
LOW-LEVEL OUTPUT VOLTAGE
vs
LOW-LEVEL OUTPUT CURRENT
4
0.6
VOL– Low-Level Output Voltage – V
VOH – High-Level Output Voltage – V
VCC = 5 V
TA = 25°C
3
2
1
VCC = 5 V
TA = 25°C
0.5
0.4
0.3
0.2
0.1
0
0
– 10
– 20
– 30
– 40
– 50
0
– 60
0
IOH – High-Level Output Current – mA
10
20
30
40
50
60
70
80
90 100
IOL – Low-Level Output Current – mA
Figure 9
Figure 8
GPIB I/O BUS
CURRENT
vs
VOLTAGE
BUS OUTPUT VOLTAGE
vs
TERMINAL INPUT VOLTAGE
4
2
VCC = 5 V
TA = 25°C
1
3
0
I I/O – Current – mA
VO – Bus Output Voltage – V
VCC = 5 V
No Load
TA = 25°C
2
1
–1
–2
–3
–4
–5
The Unshaded Area
Conforms to Paragraph 3.5.3
of IEEE Standard 488 -1978
–6
0
0.9
1
1.1
1.2
1.3
1.4
1.5
1.6
1.7
–7
–2
–1
0
1
2
3
4
5
6
VI/O – Voltage – V
VI – Terminal Input Voltage – V
Figure 10
Figure 11
† Operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
15
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO
BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright  1999, Texas Instruments Incorporated