TI SN54ABT18504HV

SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
•
•
•
•
•
•
•
Members of the Texas Instruments
SCOPE  Family of Testability Products
Members of the Texas Instruments
Widebus  Family
Compatible With the IEEE Standard
1149.1-1990 (JTAG) Test Access Port and
Boundary-Scan Architecture
UBT  (Universal Bus Transceiver)
Combines D-Type Latches and D-Type
Flip-Flops for Operation in Transparent,
Latched, or Clocked Mode
Two Boundary-Scan Cells per I/O for
Greater Flexibility
State-of-the-Art EPIC-ΙΙB  BiCMOS Design
Significantly Reduces Power Dissipation
•
SCOPE  Instruction Set
– IEEE Standard 1149.1-1990 Required
Instructions, Optional INTEST, and
P1149.1A CLAMP and HIGHZ
– Parallel Signature Analysis at Inputs With
Masking Option
– Pseudo-Random Pattern Generation
From Outputs
– Sample Inputs/Toggle Outputs
– Binary Count From Outputs
– Device Identification
– Even-Parity Opcodes
Packaged in 64-Pin Plastic Thin Quad Flat
Pack Using 0.5-mm Center-to-Center
Spacings and 68-Pin Ceramic Quad Flat
Pack Using 25-mil Center-to-Center
Spacings
9
A4
A5
A6
GND
A7
A8
A9
A10
NC
VCC
A11
A12
A13
GND
A14
A15
A16
A1
GND
OEBA
LEBA
TDO
VCC
NC
TMS
CLKBA
CLKENBA
B1
GND
B2
B3
B4
A3
A2
SN54ABT18504 . . . HV PACKAGE
(TOP VIEW)
8 7
6
5 4 3
2 1 68 67 66 65 64 63 62 61
10
60
11
59
12
58
13
57
14
56
15
55
16
54
17
53
18
52
19
51
20
50
21
49
22
48
23
47
24
46
25
45
26
44
B5
B6
B7
GND
B8
B9
B10
VCC
NC
B11
B12
B13
B14
GND
B15
B16
B17
TCK
LEAB
OEAB
GND
B20
B19
B18
VCC
A17
A18
A19
GND
A20
CLKENAB
CLKAB
TDI
NC
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
NC – No internal connection
SCOPE, Widebus, UBT, and EPIC-ΙΙB are trademarks of Texas Instruments Incorporated.
Copyright  1993, Texas Instruments Incorporated
UNLESS OTHERWISE NOTED this document contains PRODUCTION
DATA information current as of publication date. Products conform to
specifications per the terms of Texas Instruments standard warranty.
Production processing does not necessarily include testing of all
parameters.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
1
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
A3
A2
A1
GND
OEBA
LEBA
TDO
V CC
TMS
CLKBA
CLKENBA
B1
GND
B2
B3
B4
SN74ABT18504 . . . PM PACKAGE
(TOP VIEW)
64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49
A4
A5
A6
GND
A7
A8
A9
A10
VCC
A11
A12
A13
GND
A14
A15
A16
1
48
2
47
3
46
4
45
5
44
6
43
7
42
8
41
9
40
10
39
11
38
12
37
13
36
14
35
15
34
16
33
B5
B6
B7
GND
B8
B9
B10
VCC
B11
B12
B13
B14
GND
B15
B16
B17
A17
A18
A19
GND
A20
CLKENAB
CLKAB
TDI
VCC
TCK
LEAB
OEAB
GND
B20
B19
B18
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
description
The SN54ABT18504 and SN74ABT18504 scan test devices with 20-bit universal bus transceivers are
members of the Texas Instruments SCOPE  testability IC family. This family of devices supports IEEE
Standard 1149.1-1990 boundary scan to facilitate testing of complex circuit board assemblies. Scan access to
the test circuitry is accomplished via the 4-wire test access port (TAP) interface.
In the normal mode, these devices are 20-bit universal bus transceivers that combine D-type latches and D-type
flip-flops to allow data flow in transparent, latched, or clocked modes. The test circuitry can be activated by the
TAP to take snapshot samples of the data appearing at the device pins or to perform a self test on the boundary
test cells. Activating the TAP in the normal mode does not affect the functional operation of the SCOPE
universal bus transceivers.
Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA),
clock-enable (CLKENAB and CLKENBA), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the
device operates in the transparent mode when LEAB is high. When LEAB is low, the A-bus data is latched while
CLKENAB is high and/or CLKAB is held at a static low or high logic level. Otherwise, if LEAB is low and
CLKENAB is low, A-bus data is stored on a low-to-high transition of CLKAB. When OEAB is low, the B outputs
are active. When OEAB is high, the B outputs are in the high-impedance state. B-to-A data flow is similar to
A-to-B data flow but uses the OEBA, LEBA, CLKENBA, and CLKBA inputs.
In the test mode, the normal operation of the SCOPE  universal bus transceivers is inhibited, and the test
circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry
performs boundary scan test operations according to the protocol described in IEEE Standard 1149.1-1990.
2
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
description (continued)
Four dedicated test pins are used to observe and control the operation of the test circuitry: test data input (TDI),
test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry can perform
other testing functions such as parallel signature analysis on data inputs and pseudo-random pattern generation
from data outputs. All testing and scan operations are synchronized to the TAP interface.
Additional flexibility is provided in the test mode through the use of two boundary scan cells (BSCs) for each
I/O pin. This allows independent test data to be captured and forced at either bus (A or B). A PSA/COUNT
instruction is also included to ease the testing of memories and other circuits where a binary count addressing
scheme is useful.
The SN54ABT18504 is characterized for operation over the full military temperature range of – 55°C to 125°C.
The SN74ABT18504 is characterized for operation from – 40°C to 85°C.
FUNCTION TABLE†
(normal mode, each register)
INPUTS
OUTPUT
B
OEAB
LEAB
CLKENAB
CLKAB
A
L
L
L
L
X
L
L
L
↑
L
L
L
L
↑
H
H
L
L
H
X
X
L
H
X
X
L
B0‡
L
L
H
X
X
H
H
H
X
X
X
X
B0‡
L
Z
† A-to-B data flow is shown. B-to-A data flow is similar but uses OEBA,
LEBA, CLKENBA, and CLKBA.
‡ Output level before the indicated steady-state input conditions were
established.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
3
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
functional block diagram
Boundary-Scan Register
CLKENAB
LEAB
CLKAB
OEAB
CLKENBA
LEBA
CLKBA
OEBA
22
27
23
28
54
59
55
60
1 of 20 Channels
A1
C1
C1
1D
1D
53
62
C1
1D
B1
C1
1D
Bypass Register
Boundary-Control
Register
Identification
Register
VCC
TDI
58
Instruction
Register
24
VCC
TMS
TCK
56
26
TAP
Controller
Pin numbers shown are for the PM package.
4
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TDO
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
Terminal Functions
PIN NAME
DESCRIPTION
A1 – A20
Normal-function A-bus I/O ports. See function table for normal-mode logic.
B1 – B20
Normal-function B-bus I/O ports. See function table for normal-mode logic.
CLKAB, CLKBA
CLKENAB,
CLKENBA
GND
Normal-function clock inputs. See function table for normal-mode logic.
Normal-function clock enables. See function table for normal-mode logic.
Ground
LEAB, LEBA
Normal-function latch enables. See function table for normal-mode logic.
OEAB, OEBA
Normal-function output enables. See function table for normal-mode logic.
TCK
Test clock. One of four pins required by IEEE Standard 1149.1-1990. Test operations of the device are synchronous to the
test clock. Data is captured on the rising edge of TCK and outputs change on the falling edge of TCK.
TDI
Test data input. One of four pins required by IEEE Standard 1149.1-1990. The test data input is the serial input for shifting
data through the instruction register or selected data register. An internal pullup forces TDI to a high level if left unconnected.
TDO
Test data output. One of four pins required by IEEE Standard 1149.1-1990. The test data output is the serial output for shifting
data through the instruction register or selected data register.
TMS
Test mode select. One of four pins required by IEEE Standard 1149.1-1990. The test mode select input directs the device
through its test access port (TAP) controller states. An internal pullup forces TMS to a high level if left unconnected.
VCC
Supply voltage
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
5
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
test architecture
Serial test information is conveyed by means of a 4-wire test bus or test access port (TAP), that conforms to IEEE
Standard 1149.1-1990. Test instructions, test data, and test control signals are all passed along this serial test
bus. The TAP controller monitors two signals from the test bus, namely TCK and TMS. The function of the TAP
controller is to extract the synchronization (TCK) and state control (TMS) signals from the test bus and generate
the appropriate on-chip control signals for the test structures in the device. Figure 1 shows the TAP controller
state diagram.
The TAP controller is fully synchronous to the TCK signal. Input data is captured on the rising edge of TCK and
output data changes on the falling edge of TCK. This scheme ensures that data to be captured is valid for fully
one-half of the TCK cycle.
The functional block diagram illustrates the IEEE Standard 1149.1-1990 4-wire test bus and boundary-scan
architecture and the relationship between the test bus, the TAP controller, and the test registers. As illustrated,
the device contains an 8-bit instruction register and four test data registers: an 88-bit boundary-scan register,
a 23-bit boundary-control register, a 1-bit bypass register, and a 32-bit device identification register.
Test-Logic-Reset
TMS = H
TMS = L
TMS = H
TMS = H
Run-Test/Idle
TMS = H
Select-DR-Scan
Select-IR-Scan
TMS = L
TMS = L
TMS = L
TMS = H
TMS = H
Capture-DR
Capture-IR
TMS = L
TMS = L
Shift-DR
Shift-IR
TMS = L
TMS = L
TMS = H
TMS = H
TMS = H
TMS = H
Exit1-DR
Exit1-IR
TMS = L
TMS = L
Pause-DR
Pause-IR
TMS = L
TMS = L
TMS = H
TMS = H
TMS = L
Exit2-DR
TMS = L
Exit2-IR
TMS = H
Update-DR
TMS = H
TMS = L
Figure 1. TAP Controller State Diagram
6
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TMS = H
Update-IR
TMS = H
TMS = L
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
state diagram description
The test access port (TAP) controller is a synchronous finite state machine that provides test control signals
throughout the device. The state diagram is illustrated in Figure 1 and is in accordance with IEEE Standard
1149.1-1990. The TAP controller proceeds through its states based on the level of TMS at the rising edge of
TCK.
As illustrated, the TAP controller consists of sixteen states. There are six stable states (indicated by a looping
arrow in the state diagram) and ten unstable states. A stable state is defined as a state the TAP controller can
retain for consecutive TCK cycles. Any state that does not meet this criterion is an unstable state.
There are two main paths though the state diagram: one to access and control the selected data register and
one to access and control the instruction register. Only one register can be accessed at a time.
Test-Logic-Reset
The device powers up in the Test-Logic-Reset state. In the stable Test-Logic-Reset state, the test logic is reset
and is disabled so that the normal logic function of the device is performed. The instruction register is reset to
an opcode that selects the optional IDCODE instruction, if supported, or the BYPASS instruction. Certain data
registers may also be reset to their power-up values.
The state machine is constructed such that the TAP controller returns to the Test-Logic-Reset state in no more
than five TCK cycles if TMS is left high. The TMS pin has an internal pullup resistor that forces it high if left
unconnected or if a board defect causes it to be open circuited.
For the ′ABT18504, the instruction register is reset to the binary value 10000001, which selects the IDCODE
instruction. Each bit in the boundary-scan register is reset to logic 0 except bits 87 – 86, which are reset to logic 1.
The boundary-control register is reset to the binary value 00000000000000000000010, which selects the PSA
test operation with no input masking.
Run-Test/Idle
The TAP controller must pass through the Run-Test/Idle state (from Test-Logic-Reset) before executing any test
operations. The Run-Test/Idle state can also be entered following data register or instruction register scans.
Run-Test/Idle is provided as a stable state in which the test logic may be actively running a test or can be idle.
The test operations selected by the boundary-control register are performed while the TAP controller is in the
Run-Test/Idle state.
Select-DR-Scan, Select-lR-Scan
No specific function is performed in the Select-DR-Scan and Select-lR-Scan states, and the TAP controller exits
either of these states on the next TCK cycle. These states are provided to allow the selection of either data
register scan or instruction register scan.
Capture-DR
When a data register scan is selected, the TAP controller must pass through the Capture-DR state. In the
Capture-DR state, the selected data register can capture a data value as specified by the current instruction.
Such capture operations occur on the rising edge of TCK upon which the TAP controller exits the Capture-DR
state.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
7
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
state diagram description (continued)
Shift-DR
Upon entry to the Shift-DR state, the data register is placed in the scan path between TDI and TDO and, on the
first falling edge of TCK, TDO goes from the high-impedance state to an active state. TDO enables to the logic
level present in the least significant bit of the selected data register.
While in the stable Shift-DR state, data is serially shifted through the selected data register on each TCK cycle.
The first shift occurs on the first rising edge of TCK after entry to the Shift-DR state (i.e., no shifting occurs during
the TCK cycle in which the TAP controller changes from Capture-DR to Shift-DR or from Exit2-DR to Shift-DR).
The last shift occurs on the rising edge of TCK upon which the TAP controller exits the Shift-DR state.
Exit1-DR, Exit2-DR
The Exit1-DR and Exit2-DR states are temporary states used to end a data register scan. It is possible to return
to the Shift-DR state from either Exit1-DR or Exit2-DR without recapturing the data register.
On the first falling edge of TCK after entry to Exit1-DR, TDO goes from the active state to the high-impedance
state.
Pause-DR
No specific function is performed in the stable Pause-DR state, in which the TAP controller can remain
indefinitely. The Pause-DR state provides the capability of suspending and resuming data register scan
operations without loss of data.
Update-DR
If the current instruction calls for the selected data register to be updated with current data, such update occurs
on the falling edge of TCK following entry to the Update-DR state.
Capture-IR
When an instruction register scan is selected, the TAP controller must pass through the Capture-IR state. In the
Capture-IR state, the instruction register captures its current status value. This capture operation occurs on the
rising edge of TCK upon which the TAP controller exits the Capture-IR state.
For the ′ABT18504, the status value loaded in the Capture-IR state is the fixed binary value 10000001.
Shift-IR
Upon entry to the Shift-IR state, the instruction register is placed in the scan path between TDI and TDO and,
on the first falling edge of TCK, TDO goes from the high-impedance state to an active state. TDO enables to
the logic level present in the least significant bit of the instruction register.
While in the stable Shift-IR state, instruction data is serially shifted through the instruction register on each TCK
cycle. The first shift occurs on the first rising edge of TCK after entry to the Shift-IR state (i.e., no shifting occurs
during the TCK cycle in which the TAP controller changes from Capture-IR to Shift-IR or from Exit2-IR to
Shift-IR). The last shift occurs on the rising edge of TCK upon which the TAP controller exits the Shift-IR state.
Exit1-IR, Exit2-IR
The Exit1-IR and Exit2-IR states are temporary states used to end an instruction register scan. It is possible to
return to the Shift-IR state from either Exit1-IR or Exit2-IR without recapturing the instruction register.
On the first falling edge of TCK after entry to Exit1-IR, TDO goes from the active state to the high-impedance
state.
8
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
state diagram description (continued)
Pause-IR
No specific function is performed in the stable Pause-IR state, in which the TAP controller can remain indefinitely.
The Pause-IR state provides the capability of suspending and resuming instruction register scan operations
without loss of data.
Update-IR
The current instruction is updated and takes effect on the falling edge of TCK following entry to the Update-IR
state.
register overview
With the exception of the bypass and device identification registers, any test register can be thought of as a serial
shift register with a shadow latch on each bit. The bypass and device identification registers differ in that they
contain only a shift register. During the appropriate capture state (Capture-IR for instruction register,
Capture-DR for data registers), the shift register may be parallel loaded from a source specified by the current
instruction. During the appropriate shift state (Shift-IR or Shift-DR), the contents of the shift register are shifted
out from TDO while new contents are shifted in at TDI. During the appropriate update state (Update-IR or
Update-DR), the shadow latches are updated from the shift register.
instruction register description
The instruction register (IR) is eight bits long and is used to tell the device what instruction is to be executed.
Information contained in the instruction includes the mode of operation (either normal mode, in which the device
performs its normal logic function, or test mode, in which the normal logic function is inhibited or altered), the
test operation to be performed, which of the four data registers is to be selected for inclusion in the scan path
during data register scans, and the source of data to be captured into the selected data register during
Capture-DR.
Table 4 lists the instructions supported by the ′ABT18504. The even-parity feature specified for SCOPE 
devices is supported in this device. Bit 7 of the instruction opcode is the parity bit. Any instructions that are
defined for SCOPE  devices but are not supported by this device default to BYPASS.
During Capture-IR, the IR captures the binary value 10000001. As an instruction is shifted in, this value will be
shifted out via TDO and can be inspected as verification that the IR is in the scan path. During Update-IR, the
value that has been shifted into the IR is loaded into shadow latches. At this time, the current instruction is
updated and any specified mode change takes effect. At power up or in the Test-Logic-Reset state, the IR is
reset to the binary value 10000001, which selects the IDCODE instruction.
The instruction register order of scan is illustrated in Figure 2.
TDI
Bit 7
Parity
(MSB)
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
(LSB)
TDO
Figure 2. Instruction Register Order of Scan
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
9
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
data register description
boundary-scan register
The boundary-scan register (BSR) is 88 bits long. It contains one boundary-scan cell (BSC) for each
normal-function input pin and two BSCs for each normal-function I/O pin (one for input data and one for output
data). The BSR is used 1) to store test data that is to be applied internally to the inputs of the normal on-chip
logic and/or externally to the device output pins, and/or 2) to capture data that appears internally at the outputs
of the normal on-chip logic and/or externally at the device input pins.
The source of data to be captured into the BSR during Capture-DR is determined by the current instruction. The
contents of the BSR can change during Run-Test/Idle as determined by the current instruction. At power up or
in Test-Logic-Reset, the value of each BSC is reset to logic 0 except BSCs 87 – 86, which are reset to logic 1.
The boundary-scan register order of scan is from TDI through bits 87 – 0 to TDO. Table 1 shows the
boundary-scan register bits and their associated device pin signals.
Table 1. Boundary-Scan Register Configuration
BSR BIT
NUMBER
DEVICE
SIGNAL
BSR BIT
NUMBER
DEVICE
SIGNAL
BSR BIT
NUMBER
DEVICE
SIGNAL
BSR BIT
NUMBER
DEVICE
SIGNAL
BSR BIT
NUMBER
DEVICE
SIGNAL
87
OEAB
79
A20-I
59
A20-O
39
B20-I
19
B20-O
86
OEBA
78
A19-I
58
A19-O
38
B19-I
18
B19-O
85
CLKAB
77
A18-I
57
A18-O
37
B18-I
17
B18-O
84
CLKBA
76
A17-I
56
A17-O
36
B17-I
16
B17-O
83
CLKENAB
75
A16-I
55
A16-O
35
B16-I
15
B16-O
82
CLKENBA
74
A15-I
54
A15-O
34
B15-I
14
B15-O
81
LEAB
73
A14-I
53
A14-O
33
B14-I
13
B14-O
80
LEBA
72
A13-I
52
A13-O
32
B13-I
12
B13-O
––
––
71
A12-I
51
A12-O
31
B12-I
11
B12-O
––
––
70
A11-I
50
A11-O
30
B11-I
10
B11-O
––
––
69
A10-I
49
A10-O
29
B10-I
9
B10-O
––
––
68
A9-I
48
A9-O
28
B9-I
8
B9-O
––
––
67
A8-I
47
A8-O
27
B8-I
7
B8-O
––
––
66
A7-I
46
A7-O
26
B7-I
6
B7-O
––
––
65
A6-I
45
A6-O
25
B6-I
5
B6-O
––
––
64
A5-I
44
A5-O
24
B5-I
4
B5-O
––
––
63
A4-I
43
A4-O
23
B4-I
3
B4-O
––
––
62
A3-I
42
A3-O
22
B3-I
2
B3-O
––
––
61
A2-I
41
A2-O
21
B2-I
1
B2-O
––
––
60
A1-I
40
A1-O
20
B1-I
0
B1-O
boundary-control register
The boundary-control register (BCR) is 23 bits long. The BCR is used in the context of the RUNT instruction to
implement additional test operations not included in the basic SCOPE instruction set. Such operations include
pseudo-random pattern generation (PRPG), parallel signature analysis (PSA) with input masking, and binary
count up (COUNT). Table 5 shows the test operations that are decoded by the BCR.
During Capture-DR, the contents of the BCR are not changed. At power up or in Test-Logic-Reset, the BCR is
reset to the binary value 00000000000000000000010, which selects the PSA test operation with no input
masking.
10
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
data register description (continued)
The boundary-control register order of scan is from TDI through bits 22 – 0 to TDO. Table 2 shows the
boundary-control register bits and their associated test control signals.
Table 2. Boundary Control Register Configuration
BCR BIT
NUMBER
TEST
CONTROL
SIGNAL
BCR BIT
NUMBER
TEST
CONTROL
SIGNAL
BCR BIT
NUMBER
TEST
CONTROL
SIGNAL
22
MASK20
12
MASK10
2
OPCODE2
21
MASK19
11
MASK9
1
OPCODE1
20
MASK18
10
MASK8
0
OPCODE0
19
MASK17
9
MASK7
––
––
18
MASK16
8
MASK6
––
––
17
MASK15
7
MASK5
––
––
16
MASK14
6
MASK4
––
––
15
MASK13
5
MASK3
––
––
14
MASK12
4
MASK2
––
––
13
MASK11
3
MASK1
––
––
bypass register
The bypass register is a one-bit scan path that can be selected to shorten the length of the system scan path,
thereby reducing the number of bits per test pattern that must be applied to complete a test operation.
During Capture-DR, the bypass register captures a logic 0.
The bypass register order of scan is illustrated in Figure 3.
TDI
Bit 0
TDO
Figure 3. Bypass Register Order of Scan
device identification register
The device identification register (IDR) is 32 bits long. It can be selected and read to identify the manufacturer,
part number, and version of this device.
During Capture-DR, the binary value 00000000000000000111000000101111 (0000702F, hex) is captured in
the device identification register to identify this device as Texas Instruments SN54/74ABT18504, version 0.
The device identification register order of scan is from TDO through bits 31–0 to TDO. Table 3 shows the device
identification register bits and their significance.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
11
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
Table 3. Device Identification Register Configuration
IDR BIT
NUMBER
IDENTIFICATION
SIGNIFICANCE
IDR BIT
NUMBER
IDENTIFICATION
SIGNIFICANCE
IDR BIT
NUMBER
IDENTIFICATION
SIGNIFICANCE
31
VERSION3
27
PARTNUMBER15
11
30
VERSION2
26
PARTNUMBER14
10
MANUFACTURER10†
MANUFACTURER09†
29
VERSION1
25
PARTNUMBER13
9
28
VERSION0
24
PARTNUMBER12
8
––
––
23
PARTNUMBER11
7
––
––
22
PARTNUMBER10
6
––
––
21
PARTNUMBER09
5
––
––
20
PARTNUMBER08
4
––
––
19
PARTNUMBER07
3
––
––
18
PARTNUMBER06
2
––
––
17
PARTNUMBER05
1
––
––
16
PARTNUMBER04
0
MANUFACTURER00†
LOGIC1†
––
––
15
PARTNUMBER03
––
––
––
––
14
PARTNUMBER02
––
––
––
––
13
PARTNUMBER01
––
––
––
––
12
PARTNUMBER00
––
MANUFACTURER08†
MANUFACTURER07†
MANUFACTURER06†
MANUFACTURER05†
MANUFACTURER04†
MANUFACTURER03†
MANUFACTURER02†
MANUFACTURER01†
––
† Note that for TI products, bits 11 – 0 of the device identification register always contains the binary value 000000101111 (02F,
hex).
Table 4. Instruction Register Opcodes
BINARY CODE†
BIT 7 → BIT 0
MSB → LSB
SCOPE OPCODE
DESCRIPTION
SELECTED DATA
REGISTER
00000000
EXTEST
Boundary scan
Boundary scan
Test
10000001
IDCODE
Identification read
Device identification
Normal
10000010
SAMPLE/PRELOAD
Sample boundary
Boundary scan
Normal
00000011
Boundary scan
Boundary scan
Test
10000100
INTEST
BYPASS‡
Bypass scan
Bypass
Normal
00000101
BYPASS‡
Bypass scan
Bypass
Normal
00000110
HIGHZ
Control boundary to high impedance
Bypass
Modified test
10000111
CLAMP
BYPASS‡
Control boundary to 1/0
Bypass
Test
Bypass scan
Bypass
Normal
00001001
RUNT
Boundary run test
Bypass
Test
00001010
READBN
Boundary read
Boundary scan
Normal
10001011
READBT
Boundary read
Boundary scan
Test
00001100
CELLTST
Boundary self test
Boundary scan
Normal
10001101
TOPHIP
Boundary toggle outputs
Bypass
Test
10001110
SCANCN
Boundary-control register scan
Boundary control
Normal
00001111
SCANCT
Boundary-control register scan
Boundary control
Test
All others
BYPASS
Bypass scan
Bypass
Normal
10001000
† Bit 7 is used to maintain even parity in the 8-bit instruction.
‡ The BYPASS instruction is executed in lieu of a SCOPE  instruction that is not supported in the ′ABT18504.
12
MODE
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
instruction register opcode description
The instruction register opcodes are shown in Table 4. The following descriptions detail the operation of each
instruction.
boundary scan
This instruction conforms to the IEEE Standard 1149.1-1990 EXTEST and INTEST instructions. The
boundary-scan register is selected in the scan path. Data appearing at the device input pins is captured in the
input BSCs, while data appearing at the outputs of the normal on-chip logic is captured in the output BSCs. Data
scanned into the input BSCs is applied to the inputs of the normal on-chip logic, while data scanned into the
output BSCs is applied to the device output pins. The device operates in the test mode.
bypass scan
This instruction conforms to the IEEE Standard 1149.1-1990 BYPASS instruction. The bypass register is
selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. The device
operates in the normal mode.
sample boundary
This instruction conforms to the IEEE Standard 1149.1-1990 SAMPLE/PRELOAD instruction. The
boundary-scan register is selected in the scan path. Data appearing at the device input pins is captured in the
input BSCs, while data appearing at the outputs of the normal on-chip logic is captured in the output BSCs. The
device operates in the normal mode.
control boundary to high impedance
This instruction conforms to the IEEE P1149.1A HIGHZ instruction. The bypass register is selected in the scan
path. A logic 0 value is captured in the bypass register during Capture-DR. The device operates in a modified
test mode in which all device I/O pins are placed in the high-impedance state, the device input pins remain
operational, and the normal on-chip logic function is performed.
control boundary to 1/0
This instruction conforms to the IEEE P1149.1A CLAMP instruction. The bypass register is selected in the scan
path. A logic 0 value is captured in the bypass register during Capture-DR. Data in the input BSCs is applied
to the inputs of the normal on-chip logic, while data in the output BSCs is applied to the device output pins. The
device operates in the test mode.
boundary run test
The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during
Capture-DR. The device operates in the test mode. The test operation specified in the boundary-control register
is executed during Run-Test/Idle. The five test operations decoded by the boundary-control register are: sample
inputs/toggle outputs (TOPSIP), pseudo-random pattern generation (PRPG), parallel signature analysis (PSA),
simultaneous PSA and PRPG (PSA/PRPG), and simultaneous PSA and binary count up (PSA/COUNT).
boundary read
The boundary-scan register is selected in the scan path. The value in the boundary-scan register remains
unchanged during Capture-DR. This instruction is useful for inspecting data after a PSA operation.
boundary self test
The boundary-scan register is selected in the scan path. All BSCs capture the inverse of their current values
during Capture-DR. In this way, the contents of the shadow latches can be read out to verify the integrity of both
shift register and shadow latch elements of the boundary-scan register. The device operates in the normal
mode.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
13
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
instruction register opcode description (continued)
boundary toggle outputs
The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during
Capture-DR. Data in the shift-register elements of the selected output BSCs is toggled on each rising edge of
TCK in Run-Test/Idle, updated in the shadow latches, and applied to the associated device output pins on each
falling edge of TCK in Run-Test/Idle. Data in the selected input BSCs remains constant and is applied to the
inputs of the normal on-chip logic. Data appearing at the device input pins is not captured in the input BSCs.
The device operates in the test mode.
boundary-control register scan
The boundary-control register is selected in the scan path. The value in the boundary-control register remains
unchanged during Capture-DR. This operation must be performed prior to a boundary run test operation in order
to specify which test operation is to be executed.
Table 5. Boundary-Control Register Opcodes
BINARY CODE
BIT 2 → BIT 0
MSB → LSB
DESCRIPTION
X00
Sample inputs/toggle outputs (TOPSIP)
X01
Pseudo-random pattern generation/40-bit mode (PRPG)
X10
Parallel signature analysis/40-bit mode (PSA)
011
Simultaneous PSA and PRPG/20-bit mode (PSA/PRPG)
111
Simultaneous PSA and binary count up/20-bit mode (PSA/COUNT)
boundary-control register opcode description
The boundary-control register opcodes are decoded from BCR bits 2 – 0 as shown in Table 5. The selected test
operation is performed while the RUNT instruction is executed in the Run-Test/Idle state. The following
descriptions detail the operation of each BCR instruction and illustrate the associated PSA and PRPG
algorithms.
In general, while the control input BSCs (bits 87 – 80) are not included in the toggle, PSA, PRPG, or COUNT
algorithms, the output-enable BSCs (bits 87– 86 of the BSR) control the drive state (active or high impedance)
of the selected device output pins. These BCR instructions are only valid when the device is operating in one
direction of data flow (that is, OEAB ≠ OEBA). Otherwise, the bypass instruction is operated.
PSA input masking
Bits 22 – 3 of the boundary-control register are used to specify device input pins to be masked from PSA
operations. Bit 22 selects masking for device input pin A20 during A-to-B data flow or for device input pin B20
during B-to-A data flow. Bit 3 selects masking for device input pins A1 or B1 during A-to-B or B-to-A data flow,
respectively. Bits intermediate to 22 and 3 mask corresponding device input pins in order from most significant
to least significant, as indicated in Table 2. When the mask bit which corresponds to a particular device input
has a logic 1 value, the device input pin is masked from any PSA operation, meaning that the state of the device
input pin is ignored and has no effect on the generated signature. Otherwise, when a mask bit has a logic 0 value,
the corresponding device input is not masked from the PSA operation.
14
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
boundary-control register opcode description (continued)
sample inputs/toggle outputs (TOPSIP)
Data appearing at the selected device input pins is captured in the shift-register elements of the selected BSCs
on each rising edge of TCK. This data is then updated in the shadow latches of the selected input BSCs and
applied to the inputs of the normal on-chip logic. Data in the shift-register elements of the selected output BSCs
is toggled on each rising edge of TCK and is then updated in the shadow latches and applied to the associated
device output pins on each falling edge of TCK.
pseudo-random pattern generation (PRPG)
A pseudo-random pattern is generated in the shift-register elements of the selected BSCs on each rising edge
of TCK, updated in the shadow latches, and applied to the associated device output pins on each falling edge
of TCK. This data is also updated in the shadow latches of the selected input BSCs and applied to the inputs
of the normal on-chip logic. Figures 4 and 5 illustrate the 40-bit linear-feedback shift-register algorithms through
which the patterns are generated. An initial seed value should be scanned into the boundary-scan register prior
to performing this operation. A seed value of all zeroes will not produce additional patterns.
A20-I
A19-I
A18-I
A17-I
A16-I
A15-I
A14-I
A13-I
A12-I
A11-I
A10-I
A9-I
A8-I
A7-I
A6-I
A5-I
A4-I
A3-I
A2-I
A1-I
B20-O
B19-O
B18-O
B17-O
B16-O
B15-O
B14-O
B13-O
B12-O
B11-O
B10-O
B9-O
B8-O
B7-O
B6-O
B5-O
B4-O
B3-O
B2-O
B1-O
=
Figure 4. 40-Bit PRPG Configuration (OEAB = 0, OEBA = 1)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
15
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
B20-I
B19-I
B18-I
B17-I
B16-I
B15-I
B14-I
B13-I
B12-I
B11-I
B10-I
B9-I
B8-I
B7-I
B6-I
B5-I
B4-I
B3-I
B2-I
B1-I
A20-O
A19-O
A18-O
A17-O
A16-O
A15-O
A14-O
A13-O
A12-O
A11-O
A10-O
A9-O
A8-O
A7-O
A6-O
A5-O
A4-O
A3-O
A2-O
A1-O
=
Figure 5. 40-Bit PRPG Configuration (OEAB = 1, OEBA = 0)
16
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
boundary-control register opcode description (continued)
parallel signature analysis (PSA)
Data appearing at the selected device input pins is compressed into a 40-bit parallel signature in the
shift-register elements of the selected BSCs on each rising edge of TCK. This data is updated in the shadow
latches of the selected input BSCs and applied to the inputs of the normal on-chip logic. Data in the shadow
latches of the selected output BSCs remains constant and is applied to the device outputs. Figures 6 and 7
illustrate the 40-bit linear-feedback shift-register algorithms through which the signature is generated. An initial
seed value should be scanned into the boundary-scan register prior to performing this operation.
A19-I
A18-I
A17-I
A16-I
A15-I
A14-I
A13-I
A12-I
A11-I
A10-I
A9-I
A8-I
A7-I
A6-I
A5-I
A4-I
A3-I
A2-I
A1-I
B20-O
B19-O
B18-O
B17-O
B16-O
B15-O
B14-O
B13-O
B12-O
B11-O
B10-O
B9-O
B8-O
B7-O
B6-O
B5-O
B4-O
B3-O
B2-O
B1-O
MASKX
A20-I
=
=
Figure 6. 40-Bit PSA Configuration (OEAB = 0, OEBA = 1)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
17
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
B19-I
B18-I
B17-I
B16-I
B15-I
B14-I
B13-I
B12-I
B11-I
B10-I
B9-I
B8-I
B7-I
B6-I
B5-I
B4-I
B3-I
B2-I
B1-I
A20-O
A19-O
A18-O
A17-O
A16-O
A15-O
A14-O
A13-O
A12-O
A11-O
A10-O
A9-O
A8-O
A7-O
A6-O
A5-O
A4-O
A3-O
A2-O
A1-O
MASKX
B20-I
=
=
Figure 7. 40-Bit PSA Configuration (OEAB = 1, OEBA = 0)
18
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
boundary-control register opcode description (continued)
simultaneous PSA and PRPG (PSA/PRPG)
Data appearing at the selected device input pins is compressed into a 20-bit parallel signature in the
shift-register elements of the selected input BSCs on each rising edge of TCK. This data is updated in the
shadow latches of the selected input BSCs andapplied to the inputs of the normal on-chip logic. At the same
time, a 20-bit pseudo-random pattern is generated in the shift-register elements of the selected output BSCs
on each rising edge of TCK, updated in the shadow latches, and applied to the associated device output pins
on each falling edge of TCK. Figures 8 and 9 illustrate the 20-bit linear-feedback shift-register algorithms through
which the signature and patterns are generated. An initial seed value should be scanned into the boundary-scan
register prior to performing this operation. A seed value of all zeroes will not produce additional patterns.
A19-I
A18-I
A17-I
A16-I
A15-I
A14-I
A13-I
A12-I
A11-I
A10-I
A9-I
A8-I
A7-I
A6-I
A5-I
A4-I
A3-I
A2-I
A1-I
B20-O
B19-O
B18-O
B17-O
B16-O
B15-O
B14-O
B13-O
B12-O
B11-O
B10-O
B9-O
B8-O
B7-O
B6-O
B5-O
B4-O
B3-O
B2-O
B1-O
MASKX
A20-I
=
=
Figure 8. 20-Bit PSA/PRPG Configuration (OEAB = 0, OEBA = 1)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
19
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
B19-I
B18-I
B17-I
B16-I
B15-I
B14-I
B13-I
B12-I
B11-I
B10-I
B9-I
B8-I
B7-I
B6-I
B5-I
B4-I
B3-I
B2-I
B1-I
A20-O
A19-O
A18-O
A17-O
A16-O
A15-O
A14-O
A13-O
A12-O
A11-O
A10-O
A9-O
A8-O
A7-O
A6-O
A5-O
A4-O
A3-O
A2-O
A1-O
MASKX
B20-I
=
=
Figure 9. 20-Bit PSA/PRPG Configuration (OEAB = 1, OEBA = 0)
20
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
boundary-control register opcode description (continued)
simultaneous PSA and binary count up (PSA/COUNT)
Data appearing at the selected device input pins is compressed into a 20-bit parallel signature in the
shift-register elements of the selected input BSCs on each rising edge of TCK. This data is updated in the
shadow latches of the selected input BSCs and applied to the inputs of the normal on-chip logic. At the same
time, a 20-bit binary count-up pattern is generated in the shift-register elements of the selected output BSCs
on each rising edge of TCK, updated in the shadow latches, and applied to the associated device output pins
on each falling edge of TCK. Figures 10 and 11 illustrate the 20-bit linear-feedback shift-register algorithms
through which the signature is generated. An initial seed value should be scanned into the boundary-scan
register prior to performing this operation.
A20-I
A19-I
A18-I
A17-I
A16-I
A15-I
A14-I
A13-I
A12-I
A11-I
A10-I
A9-I
A8-I
A7-I
A6-I
A5-I
A4-I
A3-I
A2-I
A1-I
B19-O
B18-O
B17-O
B16-O
B15-O
B14-O
B13-O
B12-O
B11-O
MASKX
MSB
B20-O
LSB
=
=
B10-O
B9-O
B8-O
B7-O
B6-O
B5-O
B4-O
B3-O
B2-O
B1-O
Figure 10. 20-Bit PSA/COUNT Configuration (OEAB = 0, OEBA = 1)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
21
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
B20-I
B19-I
B18-I
B17-I
B16-I
B15-I
B14-I
B13-I
B12-I
B11-I
B10-I
B9-I
B8-I
B7-I
B6-I
B5-I
B4-I
B3-I
B2-I
B1-I
A19-O
A18-O
A17-O
A16-O
A15-O
A14-O
A13-O
A12-O
A11-O
MASKX
MSB
A20-O
LSB
=
=
A10-O
A9-O
A8-O
A7-O
A6-O
A5-O
A4-O
A3-O
Figure 11. 20-Bit PSA/COUNT Configuration (OEAB = 1, OEBA = 0)
22
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
A2-O
A1-O
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
timing description
All test operations of the ′ABT18504 are synchronous to the test clock (TCK). Data on the TDI, TMS, and
normal-function inputs is captured on the rising edge of TCK. Data appears on the TDO and normal-function
output pins on the falling edge of TCK. The TAP controller is advanced through its states (as illustrated in
Figure 1) by changing the value of TMS on the falling edge of TCK and then applying a rising edge to TCK.
A simple timing example is illustrated in Figure 12. In this example, the TAP controller begins in the
Test-Logic-Reset state and is advanced through its states as necessary to perform one instruction register scan
and one data register scan. While in the Shift-IR and Shift-DR states, TDI is used to input serial data, and TDO
is used to output serial data. The TAP controller is then returned to the Test-Logic-Reset state. Table 6 explains
the operation of the test circuitry during each TCK cycle.
Table 6. Explanation of Timing Example
TCK
CYCLE(S)
TAP STATE
AFTER TCK
DESCRIPTION
1
Test-Logic-Reset
TMS is changed to a logic 0 value on the falling edge of TCK to begin advancing the TAP controller toward
the desired state.
2
Run-Test/Idle
3
Select-DR-Scan
4
Select-IR-Scan
5
Capture-IR
The IR captures the 8-bit binary value 10000001 on the rising edge of TCK as the TAP controller exits the
Capture-IR state.
6
Shift-IR
TDO becomes active and TDI is made valid on the falling edge of TCK. The first bit is shifted into the TAP on
the rising edge of TCK as the TAP controller advances to the next state.
Shift-IR
One bit is shifted into the IR on each TCK rising edge. With TDI held at a logic 1 value, the 8-bit binary value
11111111 is serially scanned into the IR. At the same time, the 8-bit binary value 10000001 is serially scanned
out of the IR via TDO. In TCK cycle 13, TMS is changed to a logic 1 value to end the instruction register scan
on the next TCK cycle. The last bit of the instruction is shifted as the TAP controller advances from Shift-IR
to Exit1-IR.
14
Exit1-IR
TDO becomes inactive (goes to the high-impedance state) on the falling edge of TCK.
15
Update-IR
16
Select-DR-Scan
17
Capture-DR
The bypass register captures a logic 0 value on the rising edge of TCK as the TAP controller exits the
Capture-DR state.
18
Shift-DR
TDO becomes active and TDI is made valid on the falling edge of TCK. The first bit is shifted into the TAP on
the rising edge of TCK as the TAP controller advances to the next state.
19 – 20
Shift-DR
The binary value 101 is shifted in via TDI, while the binary value 010 is shifted out via TDO.
21
Exit1-DR
TDO becomes inactive (goes to the high-impedance state) on the falling edge of TCK.
7–13
22
Update-DR
23
Select-DR-Scan
24
Select-IR-Scan
25
Test-Logic-Reset
The IR is updated with the new instruction (BYPASS) on the falling edge of TCK.
In general, the selected data register is updated with the new data on the falling edge of TCK.
Test operation completed
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
23
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
Test-Logic-Reset
Select-IR-Scan
Select-DR-Scan
Update-DR
ÌÌÌÌÌÌ
ÌÌÌÌÌÌ
ÌÌÌÌÌÌ
ÌÌÌÌÌÌ
Exit1-DR
Capture-DR
Update-IR
Select-DR-Scan
ÌÌ
ÌÌ
ÌÌÌÌÌ
ÌÌÌÌÌ
ÌÌÌÌÌ
ÌÌÌÌÌ
Exit1-IR
Shift-IR
Capture-IR
Select-IR-Scan
TAP
Controller
State
Select-DR-Scan
TDO
ÌÌÌÌÌÌÌÌ
ÌÌÌÌÌÌÌÌ
ÌÌÌÌÌÌÌÌ
ÌÌÌÌÌÌÌÌ
Run-Test/Idle
TDI
Test-Logic-Reset
TMS
Shift-DR
TCK
3-State (TDO) or Don’t Care (TDI)
Figure 12. Timing Example
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†
Supply voltage range, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.5 V to 7 V
Input voltage range, VI (except I/O ports) (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.5 V to 7 V
Input voltage range, VI (I/O ports) (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.5 V to 5.5 V
Voltage range applied to any output in the high state or power-off state, VO . . . . . . . . . . . . . – 0.5 V to 5.5 V
Current into any output in the low state, IO: SN54ABT18504 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 96 mA
SN74ABT18504 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 128 mA
Input clamp current, IIK (VI < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –18 mA
Output clamp current, IOK (VO < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 50 mA
Continuous current through VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 576 mA
Continuous current through GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1152 mA
Maximum power dissipation at TA = 55°C (in still air) (see Note 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 885 mW
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 65°C to 150°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output negative-voltage ratings can be exceeded if the input and output clamp-current ratings are observed.
2. For the SN74ABT18504 (PM package), the power derating factor for ambient temperatures greater than 55°C is –10.5 mW/°C.
24
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
recommended operating conditions (see Note 3)
SN54ABT18504
SN74ABT18504
MIN
MAX
MIN
MAX
4.5
5.5
4.5
5.5
UNIT
VCC
VIH
Supply voltage
VIL
VI
Low-level input voltage
IOH
IOL
High-level output current
VCC
– 24
Low-level output current
48
64
mA
∆t /∆v
Input transition rise or fall rate
10
10
ns / V
85
°C
High-level input voltage
2
2
0.8
Input voltage
0
TA
Operating free-air temperature
NOTE 3: Unused or floating pins (input or I/O) must be held high or low.
– 55
125
V
0.8
0
– 40
V
VCC
– 32
V
V
mA
PRODUCT PREVIEW information concerns products in the formative or
design phase of development. Characteristic data and other
specifications are design goals. Texas Instruments reserves the right to
change or discontinue these products without notice.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
25
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
electrical characteristics over recommended operating free-air temperature range (unless
otherwise noted)
PARAMETER
VIK
VOH
TEST CONDITIONS
VCC = 4.5 V,
VCC = 4.5 V,
II = –18 mA
IOH = – 3 mA
VCC = 5 V,
VCC = 4.5 V,
IOH = – 3 mA
IOH = – 24 mA
VCC = 4.5 V,
IOH = – 32 mA
IOL = 48 mA
VOL
VCC = 4
4.5
5V
II
VCC = 5.5 V,
VI = VCC or GND
MIN
TA = 25°C
TYP†
MAX
SN54ABT18504
MIN
–1.2
MAX
SN74ABT18504
MIN
–1.2
–1.2
2.5
2.5
2.5
3
3
3
2
2‡
2
UNIT
V
V
2
IOL = 64 mA
CLK, CLKEN,
LE, OE, TCK
A or B ports
0.55
0.55‡
0.55
±1
±1
±1
±100
±100
±100
0.55
V
µA
µ
IIH
VCC = 5.5 V,
VI = VCC
TDI, TMS
10
10
10
µA
IIL
VCC = 5.5 V,
VI = GND
TDI, TMS
–150
–150
–150
µA
IOZH§
IOZL§
VCC = 5.5 V,
VCC = 5.5 V,
IOZPU
VCC = 0 to 2 V,
VO = 2.7 V or 0.5 V
IOZPD
VCC = 0 to 2 V,
VO = 2.7 V or 0.5 V
Ioff
ICEX
IO¶
50
50
50
µA
– 50
– 50
– 50
µA
OE = 0.8 V
± 50
± 50
± 50
µA
OE = 0.8 V
± 50
± 50
± 50
µA
±100
± 450
±100
µA
50
50
50
µA
– 200
mA
VO = 2.7 V
VO = 0.5 V
VCC = 0,
VCC = 5.5 V,
VO = 5.5 V
VI or VO ≤ 4.5 V
VCC = 5.5 V,
VO = 2.5 V
Outputs high
A or B
Outputs low
orts
ports
Outputs disabled
Outputs high
ICC
VCC = 5.5 V,
IO = 0,
VI = VCC or GND
∆ICC#
VCC = 5.5 V,
One input at 3.4 V,
Other inputs at VCC or GND
Ci
VI = 2.5 V or 0.5 V
VO = 2.5 V or 0.5 V
Cio
– 50
Control inputs
A or B ports
–110
– 200
3.5
5.5
5.5
5.5
36
40
40
40
2.9
5
5
5
50
50
50
– 50
– 200
– 50
µA
pF
10
pF
VO = 2.5 V or 0.5 V
TDO
8
† All typical values are at VCC = 5 V.
‡ On products compliant to MIL-STD-883, Class B, this parameter does not apply.
§ For I/O ports, the parameters IOZH and IOZL include the input leakage current.
¶ Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
# This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND.
PRODUCT PREVIEW information concerns products in the formative or
design phase of development. Characteristic data and other
specifications are design goals. Texas Instruments reserves the right to
change or discontinue these products without notice.
POST OFFICE BOX 655303
mA
3
Co
26
MAX
• DALLAS, TEXAS 75265
pF
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
timing requirements over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (normal mode) (see Figure 13)
SN54ABT18504
fclock
tw
Clock frequency, CLKAB or CLKBA
Pulse duration
CLKAB or CLKBA high or low
LEAB or LEBA
Setup time
A before LEAB↓ or B before LEBA↓
A after LEAB↓ or B after LEBA↓
MIN
MAX
0
100
0
100
CLK high or low
3.5
3.5
4
4
CLK high
3.5
3.5
2
2
4
4
0
0
2
2
0
0
CLK low
A after CLKAB↑ or B after CLKBA↑
Hold time
MAX
4
CLKEN before CLK↑
th
MIN
4
A before CLKAB↑ or B before CLKBA↑
tsu
SN74ABT18504
CLK high or low
CLKEN after CLK↑
UNIT
MHz
ns
ns
ns
timing requirements over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (test mode) (see Figure 13)
SN54ABT18504
SN74ABT18504
MIN
MAX
MIN
MAX
50
0
50
fclock
tw
Clock frequency, TCK
0
Pulse duration
TCK high or low
8
8
A, B, CLK, LE, or OE before TCK↑
4.5
4.5
tsu
Setup time
TDI before TCK↑
7.5
7.5
3
3
TMS before TCK↑
th
td
tr
UNIT
MHz
ns
ns
A, B, CLK, LE, or OE after TCK↑
0.5
0.5
TDI after TCK↑
0.5
0.5
TMS after TCK↑
0.5
0.5
Delay time
Power up to TCK↑
50
50
ns
Rise time
VCC power up
1
1
µs
Hold time
ns
PRODUCT PREVIEW information concerns products in the formative or
design phase of development. Characteristic data and other
specifications are design goals. Texas Instruments reserves the right to
change or discontinue these products without notice.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
27
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
switching characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (normal mode) (see Figure 13)
PARAMETER
fmax
tPLH
tPHL
tPLH
tPHL
tPLH
tPHL
tPZH
tPZL
tPHZ
tPLZ
FROM
(INPUT)
TO
(OUTPUT)
CLKAB or CLKBA
A or B
B or A
CLKAB or CLKBA
B or A
LEAB or LEBA
B or A
OEAB or OEBA
B or A
OEAB or OEBA
B or A
VCC = 5 V,
TA = 25°C
SN54ABT18504
MAX
MIN
MAX
SN74ABT18504
MIN
TYP
100
130
2
3.8
5.2
2
6.5
2
6
2
3.8
6
2
7.2
2
6.5
2.5
4.7
6.1
2.5
7.2
2.5
6.8
2.5
4.7
6
2.5
7.1
2.5
6.5
2.5
4.9
6.4
2.5
7.5
2.5
7.1
2.5
4.9
6.5
2.5
7.8
2.5
7.2
100
MIN
UNIT
MAX
100
MHz
2
4.9
6.3
2
7.5
2
7
2.5
5.6
7.2
2.5
8.3
2.5
8
3
6.1
7.8
3
9.6
3
8.8
2.5
4.8
6.5
2.5
7.4
2.5
7.3
ns
ns
ns
ns
ns
switching characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (test mode) (see Figure 13)
PARAMETER
fmax
tPLH
tPHL
tPLH
tPHL
tPZH
tPZL
tPZH
tPZL
tPHZ
tPLZ
tPHZ
tPLZ
FROM
(INPUT)
TO
(OUTPUT)
TCK
TCK↓
A or B
TCK↓
TDO
TCK↓
A or B
TCK↓
TDO
TCK↓
A or B
TCK↓
TDO
VCC = 5 V,
TA = 25°C
MIN
TYP
SN54ABT18504
MAX
MIN
MAX
MIN
50
50
90
9.1
11.5
2.5
14.5
2.5
13.5
2.5
9.1
11
2.5
14
2.5
12.5
2
3.8
5.8
2
7
2
6.5
2
3.8
6
2
7
2
6.5
4.5
9.5
12
4.5
14.5
4.5
13.8
5
10.1
13
5
15
5
14.5
2.5
4.6
6.2
2.5
7.5
2
7
3
5.2
7
3
8
3
7.5
4
11.6
15
4
18
4
17
3
11.1
14.5
3
17.5
3
16
3
5.3
7.6
3
9.5
3
9
3
5.2
6.8
3
8
3
7.5
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
UNIT
MAX
2.5
PRODUCT PREVIEW information concerns products in the formative or
design phase of development. Characteristic data and other
specifications are design goals. Texas Instruments reserves the right to
change or discontinue these products without notice.
28
SN74ABT18504
50
MHz
ns
ns
ns
ns
ns
ns
SN54ABT18504, SN74ABT18504
SCAN TEST DEVICES WITH
20-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS108B – AUGUST 1992 – REVISED JUNE 1993
PARAMETER MEASUREMENT INFORMATION
7V
S1
500 Ω
From Output
Under Test
Open
GND
CL = 50 pF
(see Note A)
500 Ω
TEST
S1
tPLH/tPHL
tPLZ/tPZL
tPHZ/tPZH
Open
7V
Open
LOAD CIRCUIT FOR OUTPUTS
3V
1.5 V
Timing Input
0V
tw
tsu
3V
Input
1.5 V
3V
1.5 V
Data Input
1.5 V
0V
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
3V
1.5 V
0V
tPHL
1.5 V
1.5 V
VOL
VOH
Output
1.5 V
1.5 V
0V
1.5 V
VOL
tPLZ
Output
Waveform 1
S1 at 7 V
(see Note C)
tPLH
tPHL
1.5 V
tPZL
VOH
Output
3V
Output
Control
1.5 V
tPLH
1.5 V
0V
VOLTAGE WAVEFORMS
PULSE DURATION
Input
(see Note B)
th
Output
Waveform 2
S1 at Open
(see Note C)
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
INVERTING AND NON-INVERTING OUTPUTS
1.5 V
tPZH
3.5 V
VOL + 0.3 V
VOL
tPHZ
1.5 V
VOH – 0.3 V
VOH
[0V
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES
LOW- AND HIGH-LEVEL ENABLING
NOTES: A. CL includes probe and jig capacitance.
B. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, ZO = 50 Ω, tr ≤ 2.5 ns, tf ≤ 2.5 ns.
C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
D. The outputs are measured one at a time with one transition per measurement.
Figure 13. Load Circuit and Voltage Waveforms
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
29
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO
BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright  1998, Texas Instruments Incorporated