ENPIRION EN5330DC

EN5330
3A Voltage Mode Synchronous Buck PWM
DC-DC Converter
Description
Features
The EN5330 is a Power System on a Chip DC-DC
converter. It is specifically designed to meet the
precise voltage and fast transient requirements of
present and future high-performance, low-power
processor, DSP, FPGA, memory boards and system
level applications in a distributed power architecture.
Advanced circuit techniques, ultra high switching
frequency, and very advanced, high-density,
integrated circuit and proprietary inductor technology
deliver high-quality, ultra compact, non-isolated DCDC conversion. Operating this converter requires only
three external components that include small value
input and output ceramic capacitors and a soft-start
capacitor.
•
•
•
•
•
•
The EN5330 significantly helps in system design and
productivity by offering greatly simplified board
design, layout and manufacturing requirements. In
addition, a reduction in the number of vendors
required for the complete power solution helps to
enable an overall system cost savings.
•
•
•
•
•
•
•
•
•
•
Up to 10W output power (at VOUT=3.3V)
External inductor is NOT required
Lead-Free packaging
5MHz operating frequency
More than 90% efficient
VOUT accuracy of 2% over line, load and
temperature
1/3 the board area of discrete component solutions
Very fast transient response
All high speed switching signals contained inside
the part
Wide input voltage range of 2.375V to 5.5V
Digital voltage selector with options for common
output voltages from 0.8V to 3.3V
External resistor divider and OVP option for
output voltages from 0.8V to VIN-600mV
Output enable pin and Power OK signal
Programmable soft-start time
Over-current protection
Thermal shutdown, short circuit, output overvoltage and input under-voltage protection
Applications
•
•
Typical Application Circuit
•
VIN
22µF
PVIN
VS0
AVIN
VS1
VS2
POK
SS
•
VSENSE
VOUT
VOUT
15nF
Ordering Information
47µF
AGND
Rev 1.0 – July 2005
VID Output
Voltage Select
Servers, workstations and PCs
Broadband, networking, LAN/WAN, optical
telecommunications equipment
Point of load regulation for low-power processors,
network processors, DSPs, FPGAs, and ASICs
Low voltage, distributed power architectures with
2.5V, 3.3V or 5V rails
Part Number
EN5330DC
EN5330DC-T
EN5330DI
EN5330DI-T
EN5330DC-E
PGND
1
Temp Rating (°C)
Package
0 to 70
36-pin DFN
0 to 70
36-pin DFN T&R
-40 to +85
36-pin DFN
-40 to +85
36-pin DFN T&R
DFN Evaluation Board
www.enpirion.com
EN5330
Rev 1.0 – July 2005
Pin Configuration
This diagram is a top-view of the component and represents the on-board layout requirements for the
landing pads and thermal connection points. Specific dimensions for the pads are presented on page 10.
Pin 1 of the device is signified by the white dot marked on the top of the device.
Block Diagram
2
www.enpirion.com
EN5330
Rev 1.0 – July 2005
Typical Efficiency
VIN = 3.3V and VOUT = 2.5V
92%
90%
88%
86%
84%
82%
80%
0
0.5
1
1.5
2
2.5
3
3.5
Output Current (A)
Waveforms
5Vin / 1.2Vout
3A load
CH1 = VOUT
CH2 = ENABLE
CH3 = POK
Soft Start capacitor = 15nF
3
www.enpirion.com
EN5330
Rev 1.0 – July 2005
5Vin / 1.2Vout
0-3A Load step
Absolute Maximum Ratings
CAUTION: Stresses in excess of the absolute maximum ratings may cause permanent damage to the device.
Exposure to absolute maximum ratings for extended periods can adversely affect device reliability.
PARAMETER
Input Supply Voltage
Input Voltage – Enable
Input Voltage – VS0, VS1 & VS2 (Note 1)
Storage Temperature Range
Operating Junction Temperature
MSL per JEDEC J-STD-020A Level 3 (Note 2)
ESD Rating (based on Human Body Model)
NOTES:
1.
2.
SYMBOL
VIN
TSTG
TJ
MIN
-0.5
-0.5
-0.5
-65
MAX
6.5
VIN
2.8
150
150
240
2000
UNITS
V
V
V
°C
°C
°C
V
VS0, VS1 and VS2 pins have an internal pull-up resistor, only ground potentials should be placed on them as required.
Evaluation for MSL3 at 255°C in process.
Recommended Operating Conditions
PARAMETER
Input Supply Voltage
Operating Junction Temperature
SYMBOL
VIN
TJ
MIN
2.375
-40
MAX
5.5
125
UNITS
V
°C
Thermal Characteristics
PARAMETER
Thermal Resistance: Junction to Ambient (0 LFM)
(Note 3)
Thermal Resistance: Junction to Case (0 LFM)
SYMBOL
TYPICAL
UNITS
θJA
28
°C/W
θJC
6
°C/W
NOTES:
3.
Based on a four-layer board and proper thermal design in line with JEDEC EIJ/JESD 51 Standards.
Electrical Characteristics
NOTE: VIN=3.3V and over operating temperature range unless otherwise noted. Typical values are at TA =
4
www.enpirion.com
EN5330
Rev 1.0 – July 2005
25°C.
PARAMETER
Operating Input
Voltage
Quiescent Supply
Current
No-Load Operating
Current
Switching
Frequency
Thermal Overload
Trip Point
VOUT
Range
Accuracy
Line Regulation
Load Regulation
Temperature
Regulation
SYMBOL
TEST CONDITIONS
VIN
IQ
MIN
MAX
UNITS
5.5
V
2.375
No switching, AVIN = 3.3V,
PVIN = 3.3V, ENABLE=0V
Includes PWM, gate drive and
inductor ripple current.
15
mA
45
mA
FOSC
5
MHz
TJ
160
°C
INL
VOUT
VOUT
∆VOUT
∆VOUT
Using external voltage divider
Over line, load and temperature
VIN = 2.5 to 5.0 volts
ILOAD = 0 to 3A
∆VOUT
TA= 0 to 70ºC
∆VOUT
TA= -40 to 85ºC
0.8
Transient Response (IOUT = 0% to 100% or 100% to 0% of Rated Load)
Peak Deviation
VOUT
VIN = 5V, 1.2V < VOUT < 3.3V
Output Voltage Ripple (with 5 x 10µF X5R or X7R ceramic capacitors)
VIN = 5.0V, VOUT = 1.2V, IOUT = 3A,
Peak-to-peak
VOUT-PP
COUT = 50uF, 5 x 10µF X5R or X7R
ceramic capacitors
Output Current (Note 4)
Max Continuous
IOUT
Output Current
Over-Current
IOCP
Threshold
Short-Circuit
ISC
Current
Enable Operation
Max voltage to ensure the converter
Disable Threshold
VDISABLE
is disabled
Min voltage to ensure the converter
1.8
Enable Threshold
VENABLE
is enabled
Power OK Operation
POK low voltage
VPOK
IPOK = 1mA
Max POK Voltage
VPOK
Supply voltage applied to POK
NOTES:
4.
TYP
±2.0
3
3
+0.25
-0.45
+0.65
-0.55
V
%
mV
mV
%
%
3
5
20
%
mV
3
A
4.5
A
4
A
0.8
V
V
0.4
5.5
V
V
Maximum output current may need to be de-rated, based on operating condition, to meet TJ requirements.
5
www.enpirion.com
EN5330
Rev 1.0 – July 2005
Pin Descriptions
PIN
NAME
1
COMP
2
XFB
3
VSENSE
4
5
6
7
EAIN
EAOUT
ENABLE
NC
8
XOV
9
10
PGND
11
12
13
14
15
VOUT
16
17
18
19
VDRAIN
20
21
PGND
22
23
24
NC
25
26
PVIN
27
28
29
VS2
30
ROCP
31
VS1
32
AVIN
33
AGND
34
VS0
35
POK
36
SS
NOTES:
5.
FUNCTION
Output of the buffer leading to the error amplifier. Used for external modifications of
the compensation network.
External feedback voltage input. Option for programming the output voltage with a
resistor divider on VOUT.
Remote voltage sense input. Connect this pin to the load voltage at the point to be
regulated.
Input of the error amplifier for external modifications of the compensation network.
Output of the error amplifier for external modifications of the compensation network.
Enable input. An input high enables operation. An input low disables operation.
NO CONNECT – Do not electrically connect this pin to PCB. See Note 5.
Over-Voltage set-point input. When using an external voltage divider and the XFB pin. When
VS0, VS1 and VS2 are left OPEN or pulled high, an additional voltage divider separate from
the XFB pin is required to set the OVP set-point. In this mode, the OVP function is disabled if
this voltage divider is not present.
Power ground for the power stage circuits.
Voltage and power output.
Test point between the power FETs and Inductor.
Power ground for the power stage circuits.
NO CONNECT – Do not electrically connect this pin to PCB. See Note 5.
Power voltage input for the power stage circuits.
Voltage select line 2 input. See Table 1.
Over-Current trip point adjust input. Used for adjusting the OCP trip point.
Voltage select line 1 input. See Table 1.
Analog voltage input for the controller circuits.
Analog ground for the controller circuits.
Voltage select line 0 input. See Table 1.
Power OK is an open drain transistor for power system state indication.
Soft-Start node. A capacitor is connected between this pin and AGND.
This pin is used for engineering test purposes and reserved for future use. Solder, but do not electrically connect this pin to
the PCB.
6
www.enpirion.com
EN5330
Rev 1.0 – July 2005
Theory of Operation
Synchronous Buck Converter
The EN5330 is a synchronous, pin programmable
power supply with integrated power MOSFET
switches and inductor. The nominal input voltage
range is 2.5V-5.0V. The output can be set to common
voltages by connecting appropriate combinations of 3
voltage selection pins to ground. If different voltage
levels are required, provision is also made to allow
external programming. The feedback control loop is
voltage-mode and the part uses a low-noise PWM
topology. Up to 3A of output current can be drawn
from this converter. The 5MHz operating frequency
enables the use of small-size output capacitors.
The power supply also has protection features such as:
• Programmable over-current protection (to
protect the IC from excessive load current)
• Thermal shutdown (to protect the converter
from getting too hot)
• Over-voltage protection that stops the PWM
switching and turns on the lower N-MOSFET
at 120% of the programmed output voltage in
order to protect the load from an OV
condition.
• Under-voltage lockout circuit to disable the
converter output when the input voltage is less
than approximately 2.2V
It is recommended that Rb1 and Rb2 resistor values
be ~2kΩ. Use the following equation to set the
resistor Ra1 for the desired output voltage:
Ra1 =
(Vout − 0.8V ) * Rb1
0.8V
If over-voltage protection is desired, use the following
equation to set the resistor Ra2 for the desired OVP
trip-point:
Ra 2 =
(OVPtrip − 0.96V ) * Rb2
0.96V
By design, if both resistor dividers are the same, the
OV trip-point will be 20% above the nominal output
voltage.
Figure 1: External output voltage and OVP setting
PVIN
VOUT
VOUT
AVIN
22µF
Ra2
Ra1
PGND
XOV
SS
XFB
Rb2
15 nF
AGND
Rb1
47µF
PGND
AGND
Additional features include:
•
•
Soft-start circuit, limiting the in-rush current
when the converter is powered up.
Power good circuit indicating whether the
output voltage is within 90%-120% of the
programmed voltage.
Output Voltage Programming
The EN5330 output voltage is programmed using one
of two methods. Common output voltages are
achieved by tying one or more of the three Voltage
Select pins (VS0, VS1 & VS2) to ground (see Table
1). If all three are left floating, the output voltage and
over voltage thresholds are determined by the voltages
presented at the XFB and XOV pins respectively.
These voltages should be set by way of resistor
dividers between VOUT to AGND with the midpoint
going to XFB and XOV (See Figure 1).
Table 1: Output Voltage Select Table
VS2*
VS1*
VS0*
Output Voltage
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
3.3V
2.5V
1.8V
1.5V
1.25V
1.2V
0.8V**
User Selectable
** 0.8V ref only, not guaranteed performance
* The VS0, VS1 and VS2 pins are defaulted to a ‘1’
with an internal pull-up resistor. Only connect
these pins to AGND if a ‘0’ is required. If a ‘1’ is
required, then leave the pin floating.
7
www.enpirion.com
EN5330
Rev 1.0 – July 2005
Capacitor Selection
The EN5330 needs about 20-40uF of input
capacitance. Low-cost, low-ESR ceramic capacitors
can be used as input capacitors for this converter and
it is strongly recommended that they be rated X5R or
X7R. In some applications, lower value capacitors are
needed in parallel with the larger, lossy capacitors in
order to provide high frequency decoupling.
The EN5330 has been optimized for use with about
50µF of ceramic output capacitance. It is strongly
recommended that these be low-cost, low-ESR,
ceramic capacitors rated X5R or X7R. (See the
Enpirion application note on ripple comparison for
optimum selection of number and value of these
capacitors based on ripple requirements.) In order to
eliminate high-frequency switching spikes on the
output ripple, usually a low-value, low-ESR ceramic
capacitor is used in parallel with the larger capacitors
right at the load.
Enable Operation
The ENABLE pin provides a means to shut down the
power FET switching or enable normal operation. A
logic low will disable the converter and cause it to
shut down. A logic high will enable the converter into
normal operation.
Soft-Start Operation
The SS pin in conjunction with a small capacitor
between this pin and AGND provides the soft start
function to limit the in-rush current during start-up.
During start-up of the converter the reference voltage
to the error amplifier is gradually increased to its final
level by an internal current source of typically 10uA.
The whole soft-start procedure is designed to take 1ms
- 3ms with a 15-30nF soft start capacitor, but can be
programmed by capacitor selection using the
following equation:
Rise Time: TR = Css* 80k
During the soft-start cycle, when the soft-start
capacitor reaches 0.8V, the output has reached its
programmed regulation range. Note that the soft-start
current source will continue to operate and during
normal operation, the soft-start capacitor will charge
up to a final value of 2.5V.
Power Up Sequencing
The sequencing of AVIN, PVIN and ENABLE should
meet the following requirements:
1. ENABLE should not be asserted before PVIN.
2. PVIN should not be applied before AVIN.
Note that tying AVIN, PVIN and ENABLE together
and brought up at the same time does meet these
requirements.
POK Operation
The POK signal is an open drain signal from the
converter indicating the output voltage is within the
specified range. The POK signal will be a logic high
when the output voltage is within 90% - 120% of the
programmed output voltage. If the output voltage goes
outside of this range, the POK signal will be a logic
low until the output voltage has returned to within this
range. In the event of an over-voltage condition the
POK signal will go low and will remain in this
condition until the output voltage has dropped to 95%
of the programmed output voltage before returning to
the high state (see also Over Voltage Protection)
Over-Current Protection
The cycle-by-cycle current limit function is achieved
by sensing the current flowing through the sense PMOSFET and a signal generated by a differential
amplifier with a preset over-current threshold. During
a particular cycle, if the over-current threshold is
exceeded, the power P-MOSFET is turned off and the
power N-MOSFET is turned on to protect the PMOSFET. If the over-current condition is removed,
the over-current protection circuit will enable the
PWM operation. If the over-current condition persists,
the converter will eventually go through a full softstart cycle. This circuit is designed to provide high
noise immunity.
It is possible to raise the over-current set-point by
~50% by connecting a 4.99kΩ resistor between ROCP
and GND.
Over-Voltage Protection
When the output voltage exceeds 120% of the
programmed output voltage, the PWM operation
stops, the lower N-MOSFET is turned on and the
POK signal goes low. When the output voltage drops
below 95% of the programmed output voltage, normal
8
www.enpirion.com
EN5330
Rev 1.0 – July 2005
PWM operation resumes and POK returns to its high
state.
Thermal Overload Protection
Thermal shutdown will disable operation once the
Junction temperature exceeds approximately 160ºC.
Once the junction temperature drops by approx 25ºC,
the converter will re-start with a normal soft-start.
Low Input Voltage Operation
Circuitry is provided to ensure that when the input
voltage is below the specified voltage range, the
operation of the converter is controlled and
predictable. Circuits for hysteresis, input de-glitch and
output leading edge blanking are included to ensure
high noise immunity and prevent false tripping.
Compensation
The EN5330 is internally compensated through the
use of a type 3 compensation network and is
optimized for use with about 50µF of output
capacitance and will provide excellent loop bandwidth
and transient performance for most applications. (See
the section on Capacitor Selection for details on
recommended capacitor types.) In some cases
modifications to the compensation may be required.
For more information, contact Enpirion Applications
Engineering support.
Layout Considerations
The EN5330 Layout Guidelines application note
provides more details on specific layout
recommendations for this part. The following are
general layout guidelines to consider.
The CMOS chip inside the EN5330 has two grounds:
AGND for the controller, and PGND for the power
stage. These two grounds need to be connected
outside the package at one point through a lowimpedance trace. The connection should be made such
that the impedance between the connection point and
the AGND pad on the package is minimized. Since
the internal voltage sensing circuit is based on AGND,
the connection of the two grounds should also be
made such that the best voltage regulation can be
achieved. The soft-start capacitor, the voltage
programming resistors, and any other external control
component should be tied to AGND.
The placement of the input decoupling capacitors
between PVIN and PGND is very critical. These
components should be placed such that they have the
lowest inductance traces to PVIN and PGND.
There are two thermal pads underneath the device.
The centrally located pad is PGND, and, depending on
the number of layers of the PC board, it needs to be
connected to a thermal plane in order to conduct heat
away from the device. Note that if any of the thermal
planes is also connected to AGND, the impedance
between this point and the GND connection of the
load needs to be minimized in order to get the best
possible load regulation. The pad opposite the VOUT
pins is connected to VOUT. This VOUT pad should be
connected to a top layer copper area as large as
possible to conduct more heat away from the package.
This will also help minimize the trace length to the
output filter caps.
Pin 19 is a connected to a noisy internal node and is
brought out for test purposes only. Keep all sensitive
signal traces as far as possible from this pin. Ideally,
on the top layer there should be no traces or vias
underneath the package between this pin and the VOUT
thermal pad.
9
www.enpirion.com
EN5330
Rev 1.0 – July 2005
Packaging Information
Mechanical Drawing and Nominal Dimensions
Bottom View
10
www.enpirion.com
EN5330
Rev 1.0 – July 2005
Landing Pad Information
The Enpirion DFN package is footprint compatible with the JEDEC standard 36-pin TSSOP package code DD.
The reference document and board layout diagram appear below.
JEDEC Solid State Technology Association TSSOP (Plastic Thin Shrink Small Outline Package)
standardized package code DD. This TSSOP standard package is defined in the JEDEC document
MO-153, Issue F, dated 05/01, which defines 57 variations on package size, lead pitch, and lead
count.
Contact Information
Enpirion, Inc.
685 Route 202/206
Suite 305
Bridgewater, NJ 08807
Phone: 908-575-7550
Fax: 908-575-0775
Enpirion reserves the right to make changes in circuit design and/or specifications at any time without notice. Information furnished by Enpirion is believed to be
accurate and reliable. Enpirion assumes no responsibility for its use or for infringement of patents or other third party rights, which may result from its use. Enpirion
products are not authorized for use in nuclear control systems, as critical components in life support systems or equipment used in hazardous environment without the
express written authority from Enpirion.
11
www.enpirion.com