ICMIC X25256V20

This X25256 device has been acquired by
IC MICROSYSTEMS from Xicor; Inc.
Preliminary Information
X25256
256K
32K x 8 Bit
5MHz SPI Serial E 2PROM with Block Lock
FEATURES
•5MHz Clock Rate
•Low Power CMOS
—<1µA standby current
—<5mA active current
•2.5V To 5.5V Power Supply
•SPI Modes (0,0 & 1,1)
•32K X 8 Bits
—64 byte page mode
•Block Lock ™ Protection
—Protect first page, first 2 pages, first 4 pages,
first 8 pages, 1/4, 1/2 or all of E2PROM array
•Programmable Hardware Write Protection
™
Protection
•Packages —8lead XBGA
—8-lead SOIC (JEDEC, EIAJ)
—20-lead TSSOP
DESCRIPTION
The X25256 is a CMOS 256K-bit serial E2
PROM, internally organized as 32K x 8. The X25256 features a
Serial Peripheral Interface (SPI) and software protocol
allowing operation on a simple three-wire bus. The bus
signals are a clock input (SCK) plus separate data in
(SI) and data out (SO) lines. Access to the device is
controlled through a chip select (CS) input, allowing any
number of devices to share the same bus.
—In-circuit programmable ROM mode
•Built-In Inadvertent Write Protection
—Power-up/down protection circuitry
—Write enable latch
The X25256 also features two additional inputs that
provide the end user with added flexibility. By asserting
the HOLD input, the X25256 will ignore transitions on its
inputs, thus allowing the host to service higher priority
—Write protect pin
•Self-Timed Write Cycle
—5ms write cycle time (typical)
•High Reliability
—Endurance: 100,000 cycles
—Data Retention: 100 Years
—ESD protection: 2000V on all pins
interrupts. The WP input can be used as a hardwire
input to the X25256 disabling all write attempts to the
status register, thus providing a mechanism for limiting
end user capability of altering first page, first 2 pages, 4
pages, 8 pages, 0, 1/4, 1/2 or all of the memory.
FUNCTIONAL DIAGRAM
Status
Register
Write
Protect
32K Byte
Array
Logic
128
SO
SI
SCK
CS
HOLD
Command
Decode
And
Control
Logic
X-Decode
Protect
128 X 512
128
128 X 512
Logic
248
248 X 512
4
WP
Write
Control
And
Timing
Logic
256 X 512
4 X 512
2 X 512
1 X 512
1 X 512
2
1
1
64
8
Y Decode
Data Register
™
and Block Lock™ Protection is a trademark of Xicor, Inc.
www.icmic.com
Characteristics subject to change without notice.
1 of 17
X25256 – Preliminary Information
The X25256 utilizes Xicor’s proprietary Direct Write
™
PIN DESCRIPTIONS
cell, providing a minimum endurance of 100,000 cycles
and a minimum data retention of 100 years.
Serial Output (SO)
PIN CONFIGURATION
SO is a push/pull serial data output pin. During a read
cycle, data is shifted out on this pin. Data is clocked out
by the falling edge of the serial clock.
8-Lead XBGA
HOLD
1
8
S0
VCC
2
7
CS
SI
3
6
VSS
SCK
4
5
WP
Serial Input (SI)
SI is the serial data input pin. All opcodes, byte
addresses, and data to be written to the memory are
input on this pin. Data is latched by the rising edge of the
serial clock.
Serial Clock (SCK)
8-Lead SOIC
CS
SO
WP
V
SS
1
2
X25256
3
4
8
7
V
CC
HOLD
SCK
6
5
SI
The Serial Clock controls the serial bus timing for data
input and output. Opcodes, addresses, or data present
on the SI pin are latched on the rising edge of the clock
input, while data on the SO pin change after the falling
edge of the clock input.
Chip Select (CS)
20-Lead TSSOP
CS
NC
1
2
SO
3
4
5
6
17
16
X25256
15
NC
7
14
WP
NC
8
13
12
11
NC
NC
NC
VSS
9
10
V
CC
20
19
18
NC
HOLD
NC
NC
When CS is HIGH, the X25256 is deselected and the SO
output pin is at high impedance and unless an
internal write operation is underway, the X25256 will be in
the standby power mode. CS LOW enables the
X25256, placing it in the active power mode. It should be
noted that after power-up, a HIGH to LOW transition
on CS is required prior to the start of any operation.
NC
SCK
NC
NC
SI
Write Protect (WP)
When WP is LOW and the nonvolatile bit WPEN is “1”,
nonvolatile writes to the X25256 status register are disabled, but the part otherwise functions normally. When WP
is held HIGH, all functions, including nonvolatile
writes operate normally. WP going LOW while CS is still
LOW will interrupt a write to the X25256 status reg-
PIN NAMES
Symbol
Description
CS
Chip Select Input
SO
Serial Output
SI
Serial Input
SCK
Serial Clock Input
WP
Write Protect Input
VSS
Ground
VCC
Supply Voltage
HOLD
Hold Input
NC
No Connect
ister. If the internal write cycle has already been initiated, WP going LOW will have no affect on a write.
The WP pin function is blocked when the WPEN bit in the
status register is “0”. This allows the user to install
the X25256 in a system with WP pin grounded and still be
able to write to the status register. The WP pin func-
tions will be enabled when the WPEN bit is set “1”.
www.icmic.com
Characteristics subject to change without notice.
2 of 17
X25256 – Preliminary Information
Hold (HOLD)
HOLD is used in conjunction with the CS pin to pause the
device. Once the part is selected and a serial
sequence is underway, HOLD may be used to pause the
serial communication with the controller without
resetting the serial sequence. To pause, HOLD must be
brought LOW while SCK is LOW. To resume com-
munication, HOLD is brought HIGH, again while SCK is
LOW. If the pause feature is not used, HOLD should be
held HIGH at all times.
Table 1. Instruction Set
Instruction Name
Instruction Format*
Operation
WREN
0000 0110
Set the Write Enable Latch (Enable Write Operations)
WRDI
0000 0100
Reset the Write Enable Latch (Disable Write Operations)
RDSR
0000 0101
Read Status Register
WRSR
0000 0001
Write Status Register
READ
0000 0011
Read Data from Memory Array beginning at selected address
WRITE
0000 0010
Write Data to Memory Array beginning at Selected Address (1 to 64 Bytes)
Notes: *Instructions are shown MSB in leftmost position. Instructions are transferred MSB first.
PRINCIPLES OF OPERATION
The X25256 is a 32K x 8
Status Register
E2
PROM designed to interface
directly with the synchronous serial peripheral interface (SPI)
of many popular microcontroller families.
The X25256 contains an 8-bit instruction register. It is
accessed via the SI input, with data being clocked in on
the rising SCK. CS must be LOW and the HOLD and
WP inputs must be HIGH during the entire operation.
Table 1 contains a list of the instructions and their
opcodes. All instructions, addresses and data are
The RDSR instruction provides access to the status
register. The status register may be read at any time,
even during a write cycle. The status register is format- ted
as follows:
7
6
5
4
3
2
1
0
WPEN
X
X
BL2
BL1
BL0
WEL
WIP
WPEN, BL0 and BL1 are set by the WRSR instruction.
WEL and WIP are read-only and automatically set by
transferred MSB first.
other operations.
Data input is sampled on the first rising edge of SCK after
CS goes LOW. SCK is static, allowing the user to
The Write-In-Process (WIP) bit indicates whether the
X25256 is busy with a write operation. When set to a
stop the clock and then resume operations. If the clock
line is shared with other peripheral devices on the SPI
“1”, a write is in progress, when set to a “0”, no write is
in progress. This bit is set and reset by hardware, it
bus, the user can assert the HOLD input to place the
cannot be controlled by the WRSR instruction. When
reading the Status Register while an internal nonvola-
X25256 into a “PAUSE” condition. After releasing
HOLD, the X25256 will resume operation from the
point when HOLD was first asserted.
Write Enable Latch
The X25256 contains a “write enable” latch. This latch
must be SET before a write operation will be completed internally. The WREN instruction will set the
latch and the WRDI instruction will reset the latch. This
latch is automatically reset upon a power-up condition
and after the completion of a byte, page, or status reg-
tile write is in progress, all bits output will be ‘1’. This
allows the programmer to use the WIP bit to determine
an early end of write condition. It also allows the programmer to check for “FF” or “not FF” to determine end
of write. The programmer can also use the first one or two
bits received from the Status Register (if they were
known to be zero) to determine end of write. Each of
these techniques can simplify or speed the end of nonvolatile write detection.
ister write cycle.
www.icmic.com
Characteristics subject to change without notice.
3 of 17
X25256 – Preliminary Information
The Write Enable Latch (WEL) bit indicates the status of
the “write enable” latch. When set to a “1”, the latch is
set, when set to a “0”, the latch is reset. This bit is
The Block Lock (BL0, BL1, and BL2) bits are nonvola- tile
controlled by hardware and cannot be written by the
WRSR instruction.
will be unable to alter (write) data within the selected
segments. The partitioning is controlled as illustrated in
and allow the user to select one of eight levels of
protection. That is, the user may read the segments but
the following table.
Status Register Bits
BL2
BL1
BL0
Array Addresses Protected
Array Lock
0
0
0
None
None
0
0
1
$6000–$7FFF (8K bytes)
Upper 1/4 (Q4)
0
1
0
$4000–$7FFF (16K bytes)
Upper 1/2 (Q3, Q4)
0
1
1
$0000–$7FFF (32K bytes)
Full Array (All)
1
0
0
$000–$03F (64 bytes)
First Page (P1)
1
0
1
$000–$07F (128 bytes)
First 2 Pages (P2)
1
1
0
$000–$0FF (256 bytes)
First 4 Pages (P4)
1
1
1
$000–$1FF (512 bytes)
First 8Pages (P8)
Figure 1. Block Lock Configurations
bit itself, as well as the block-protected sections in the
memory array. Only the sections of the memory array
BL2-BL0
that are not block-protected can be written.
000
In Circuit Programmable ROM Mode
001
Note that since the WPEN bit is write protected, it can- not
be changed back to a LOW state; so write protec-
010
011
tion is enabled as long as the WP pin is held LOW.
Thus an In Circuit Programmable ROM function can be
100
101
110
111
1/2 Array
3/4 Array
All Array
The Write-Protect-Enable (WPEN) bit is available for the
X25256 as a nonvolatile enable bit for the WP pin.
implemented by hardwiring the WP pin to Vss, writing to
and Block Locking the desired portion of the array to
be ROM, and then programming the WPEN bit HIGH.
The table above defines the program protect status for
each combination of WPEN and WP.
Clock and Data Timing
Data input on the SI line is latched on the rising edge
of SCK. Data is output on the SO line by the falling
Programmable Hardware Write Protection
edge of SCK.
The Write Protect (WP) pin and the nonvolatile Write
Protect Enable (WPEN) bit in the Status Register con-
Read Sequence
trol the Programmable Hardware Write Protect feature.
Hardware Write Protection is enabled when WP pin is
LOW, and the WPEN bit is “1”. Hardware Write Protection is disabled when either the WP pin is HIGH or the
WPEN bit is “0”. When the chip is hardware write protected, nonvolatile writes are disabled to the Status
Register, including the Block Lock bits and the WPEN
When reading from the 2E
PROM memory array, CS is first
pulled LOW to select the device. The 8-bit READ instruction is
transmitted to the X25256, followed by the
16-bit address of which the last 15 are used. After the
READ opcode and address are sent, the data stored in
the memory at the selected address is shifted out on the SO
line. The data stored in memory at the next address
www.icmic.com
Characteristics subject to change without notice.
4 of 17
X25256 – Preliminary Information
can be read sequentially by continuing to provide clock
pulses. The address is automatically incremented to the
To read the status register the CS line is first pulled
LOW to select the device followed by the 8-bit RDSR
next higher address after each byte of data is shifted out.
When the highest address is reached ($7FFF) the
instruction. After the RDSR opcode is sent, the contents of
the status register are shifted out on the SO line.
address counter rolls over to address $0000 allowing the
read cycle to be continued indefinitely. The read operation
Figure 3 illustrates the read status register sequence.
is terminated by taking CS HIGH. Refer to the read E
2
PROM array operation sequence illustrated in Figure 2.
Memory Array
Block Protected
Block Lock
Bits
WPEN Bit
Protection
Writable
Blocked
Writable
Writable
Software
0
Writable
Blocked
Writable
Writable
Software
1
Writable
Blocked
Writes Blocked
Writes Blocked
Hardware
WP
WPEN
HIGH
X
LOW
LOW
Memory Array Not
Block Protected
Write Sequence
Prior to any attempt to write data into the X25256, the
“write enable” latch must first be set by issuing the
WREN instruction (See Figure 4). CS is first taken
LOW, then the WREN instruction is clocked into the
X25256. After all eight bits of the instruction are transmitted, CS must then be taken HIGH. If the user continues the write operation without taking CS HIGH after
issuing the WREN instruction, the write operation will
be ignored.
To write data to the
While the write is in progress following a status register or
E 2PROM write sequence, the status register may be
read to check the WIP bit. During this time the WIP bit will
be HIGH.
Hold Operation
The HOLD input should be HIGH (at VIH
) under normal
operation. If a data transfer is to be interrupted HOLD
can be pulled LOW to suspend the transfer until it can
be resumed. The only restriction is the SCK input must be
LOW when HOLD is first pulled LOW and SCK must
2E
PROM memory array, the user
issues the WRITE instruction, followed by the address
and then the data to be written. This is minimally a thirty-
two clock operation. CS must go LOW and remain LOW for
the duration of the operation. The host may continue
to write up to 64 bytes of data to the X25256. The only
restriction is the 64 bytes must reside on the same
page. If the address counter reaches the end of the
page and the clock continues, the counter will “roll over”
to the first address of the page and overwrite any data
that may have been written.
For the write operation (byte or page write) to be completed, CS can only be brought HIGH after bit 0 of data
byte N is clocked in. If it is brought HIGH at any other
time the write operation will not be completed. Refer to
Figures 5 and 6 below for a detailed illustration of the write
sequences and time frames in which CS going
HIGH are valid.
also be LOW when HOLD is released.
The HOLD input may be tied HIGH either directly to V
CC
or tied to VCC through a resistor.
Operational Notes
The X25256 powers-up in the following state:
– The device is in the low power standby state.
– A HIGH to LOW transition on CS is required to enter
an active state and receive an instruction. –
SO pin is high impedance.
– The “write enable” latch is reset.
Data Protection
The following circuitry has been included to prevent
inadvertent writes:
To write to the status register, the WRSR instruction is
followed by the data to be written. Data bits 0, 1, 5, and
– The “write enable” latch is reset upon power-up.
– A WREN instruction must be issued to set the “write
6 are “don’t care”. Figure 7 illustrates this sequence.
enable” latch.
– CS must come HIGH at the proper clock count in
order to start a write cycle.
www.icmic.com
Characteristics subject to change without notice.
5 of 17
X25256 – Preliminary Information
Figure 2. Read E2PROM Array Operation Sequence
CS
0
1
2
3
4
5
6
7
8
9
10
2021222324
2526272829
30
SCK
16 Bit Address
Instruction
SI
SO
151413
3
2
1
0
Data Out
High Impedance
7
6
5
4
3
2
1
0
MSB
Figure 3. Read Status Register Operation Sequence
CS
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14
SCK
Instruction
SI
Data Out
SO
High Impedance
7
6
5
4
3
2
1
0
MSB
Figure 4. Write Enable Latch Sequence
CS
0
1
2
3
4
5
6
7
SCK
SI
SO
High Impedance
www.icmic.com
Characteristics subject to change without notice.
6 of 17
X25256 – Preliminary Information
Figure 5. Byte Write Operation Sequence
CS
0
1
2
3
4
5
6
7
8
9
10
20 21 22 23 24 25 26 27 28 29 30 31
SCK
Instruction
16 Bit Address
15 14 13
SI
3
Data Byte
2
1
0
7
6
5
4
3
2
1
0
High Impedance
SO
Figure 6. Page Write Operation Sequence
CS
0
1
2
3
4
5
6
7
8
9
10
20 21 22 23 24 25 26 27 28 29 30 31
SCK
Instruction
16 Bit Address
SI
13
1514
3
Data Byte 1
2
1
7
0
6
5
4
3
2
1
0
CS
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
SCK
Data Byte 2
SI
7
6
5
4
3
2
Data Byte 3
1
0
7
6
5
4
3
2
www.icmic.com
Data Byte N
1
0
6
5
4
3
2
1
0
Characteristics subject to change without notice.
7 of 17
X25256 – Preliminary Information
Figure 7. Write Status Register Operation Sequence
CS
0
1
2
3
4
5
6
7
8
9
10
1112
13 14 15
SCK
Instruction
7
SI
SO
Data Byte
6
5
4
3
2
1
0
High Impedance
www.icmic.com
Characteristics subject to change without notice.
8 of 17
X25256 – Preliminary Information
ABSOLUTE MAXIMUM RATINGS
COMMENT
Temperature under bias ........................–65 to +135°C
Storage temperature ............................. –65 to +150°C
Stresses above those listed under “Absolute Maximum
Ratings” may cause permanent damage to the device.
Voltage on any pin with
respect to V SS ......................................... –1V to +7V
This is a stress rating only; and the functional operation
the device (at these or any other conditions above
D.C. output current
5mA (soldering, 10 seconds) ......................... 300°C
those indicated in the operational sections of this specification) is not implied. Exposure to absolute maximum
RECOMMENDED OPERATING CONDITIONS
rating conditions for extended periods may affect device
reliability.
Temperature
Commercial
Min.
0° C
Max.
+70°C
Industrial
–40°C
+85°C
Supply Voltage
Limit
X25256-2.5
2.5V to 5.5V
of
D.C. OPERATING CHARACTERISTICS (Over the recommended operating conditions unless otherwise specified.)
Limits
Symbol
Parameter
Min.
Max.
Unit
Test Conditions
SCK = VCC x 0.1/VCC x 0.9 @ 5MHz, SO =
ICC
VCC Supply Current (Active)
5
mA
ISB
VCC Supply Current (Standby)
1
µA
CS = VCC, VIN = VSS or VCC – 0.3V,
TA = 25°C
ILI
Input Leakage Current
10
µA
VIN = VSS to VCC
ILO
Output Leakage Current
10
µA
VOUT = VSS to VCC
Open, CS = VSS
VIL(1)
Input LOW Voltage
–1
VCC x 0.3
V
VIH(1)
Input HIGH Voltage
VCC x 0.7
VCC + 0.5
V
VOL1
Output LOW Voltage
0.4
V
IOL = 3mA, VCC = 5V
VOH1
Output HIGH Voltage
V
IOH = –1.0mA, VCC = 5V
VOL2
Output LOW Voltage
V
IOL = 1.0mA, VCC = 3V
VOH2
Output HIGH Voltage
V
IOH = –0.4mA, VCC = 3V
VCC–0.8
0.4
VCC–0.4
POWER-UP TIMING
Symbol
TPUR(3)
Parameter
Power-up to Read Operation
TPUW(3)
Power-up to Write Operation
Min.
Max.
1
Unit
ms
5
ms
CAPACITANCE TA = +25°C, f = 1MHz, VCC = 5V
Symbol
CI/O(3)
CIN
(3)
Parameter
Output Capacitance (SO)
Input Capacitance (SCK, SI, CS, WP, HOLD)
Max.
8
Unit
pF
Test Conditions
6
pF
VIN = 0V
VI/O = 0V
Notes: (1)VIL min. and VIH max. are for reference only and are not tested.
(2)This parameter is periodically sampled and not 100% tested.
(3)tPUR and tPUW are the delays required from the time VCC is stable until the specified operation can be initiated. These parameters are
periodically sampled and not 100% tested.
www.icmic.com
Characteristics subject to change without notice.
9 of 17
X25256 – Preliminary Information
EQUIVALENT A.C. LOAD CIRCUIT
A.C. CONDITIONS OF TEST
5V
2.06KΟ
Input pulse levels
VCC x 0.1 to VCC x 0.9
Input rise and fall times
10ns
Input and output timing levels
VCC X 0.5
SO
3.03KΟ
30pF
A.C. OPERATING CHARACTERISTICS
Data Input Timing
VCC = 2.5V–5.5V
Symbol
Parameter
Min.
Max.
Unit
0
5.0
MHz
fSCK
Clock Frequency
tCYC
Cycle Time
200
ns
tLEAD
CS Lead Time
100
ns
tLAG
CS Lag Time
100
ns
tWH
Clock HIGH Time
80
ns
tWL
Clock LOW Time
80
ns
tSU
Data Setup Time
20
ns
tH
Data Hold Time
20
ns
tRI
tFI
(4)
Data In Rise Time
2
µs
(4)
Data In Fall Time
2
µs
tHD
HOLD Setup Time
40
ns
tCD
HOLD Hold Time
40
ns
tCS
CS Deselect Time
100
ns
tWC(5)
Write Cycle Time
10
ms
Data Output Timing
VCC = 2.5V–5.5V
Symbol
Parameter
Min.
Max.
Unit
0
5.0
MHz
fSCK
Clock Frequency
tDIS
Output Disable Time
100
ns
Output Valid from Clock LOW
80
ns
tV
tHO
Output Hold Time
0
ns
(4)
tRO
Output Rise Time
50
ns
(4)
tFO
Output Fall Time
50
ns
tLZ
(4)
HOLD HIGH to Output in Low Z
50
ns
tHZ(4)
HOLD LOW to Output in High Z
50
ns
Notes: (4)This parameter is periodically sampled and not 100% tested.
(5)tWC is the time from the rising edge of CS after a valid write sequence has been sent to the end of the self-timed internal nonvolatile
write cycle
www.icmic.com
Characteristics subject to change without notice.
10 of 17
X25256 – Preliminary Information
Serial Output Timing
CS
tCYC
tWH
tLAG
SCK
tV
SO
SI
tWL
tHO
MSB Out
tDIS
MSB–1 Out
LSB Out
ADDR
LSB IN
Serial Input Timing
tCS
CS
tLEAD
tLAG
SCK
tSU
SI
tH
tRI
tFI
LSB IN
MSB IN
High Impedance
SO
www.icmic.com
Characteristics subject to change without notice.
11 of 17
X25256 – Preliminary Information
Hold Timing
CS
tHD
tCD
tCD
tHD
SCK
tHZ
tLZ
SO
SI
HOLD
www.icmic.com
Characteristics subject to change without notice.
12 of 17
X25256 – Preliminary Information
PACKAGE INFORMATION
8-Lead Plastic, 0.200” Wide Small Outline
Gullwing Package Typ “A” (EIAJ SOIC)
0.020 (.508)
0.012 (.305)
.213 (5.41)
.205 (5.21)
.330 (8.38)
.300 (7.62)
Pin 1 ID
.050 (1.27) BSC
.212 (5.38)
.203 (5.16)
.080 (2.03)
.070 (1.78)
.013 (.330)
.004 (.102)
.010 (.254)
.007 (.178)
0°–8°
Ref.
.035 (.889)
.020 (.508)
NOTES:
1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) 2.
PACKAGE DIMENSIONS EXCLUDE MOLDING FLASH
www.icmic.com
Characteristics subject to change without notice.
13 of 17
X25256 – Preliminary Information
PACKAGING INFORMATION
8-Lead Plastic Small Outline Gull Wing Package Type S
0.150 (3.80)
0.158 (4.00)
0.228 (5.80)
0.244 (6.20)
Pin 1 Index
Pin 1
0.014 (0.35)
0.019 (0.49)
0.188 (4.78)
0.197 (5.00)
(4X) 7°
0.053 (1.35)
0.069 (1.75)
0.004 (0.19)
0.010 (0.25)
0.050 (1.27)
0.050" Typical
0.010 (0.25) X 45°
0.020 (0.50)
0.050"
Typical
0° - 8°
0.0075 (0.19)
0.010 (0.25)
0.250"
0.016 (0.410)
0.037 (0.937)
0.030"
Typical
8 Places
FOOTPRINT
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
www.icmic.com
Characteristics subject to change without notice.
14 of 17
X25256 – Preliminary Information
PACKAGING INFORMATION
20-Lead Plastic, TSSOP, Package Type V
.025 (.65) BSC
.169 (4.3)
.252 (6.4) BSC
.177 (4.5)
.193 (4.9)
.200 (5.1)
.047 (1.20)
.0075 (.19)
.0118 (.30)
.002 (.05)
.006 (.15)
.010 (.25)
Gage Plane
0° - 8°
Seating Plane
.019 (.50)
.029 (.75)
Detail A (20X)
.031 (.80)
.041 (1.05)
See Detail “A”
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
www.icmic.com
Characteristics subject to change without notice.
15 of 17
X25256 – Preliminary Information
PACKAGING INFORMATION
8-Lead XBGA
Complete Part Number
Top Mark
X25256B-2.5
X25256BI-2.5
XAAD
XACR
8-Lead XBGA: Top View
HOLD
1
8
S0
VCC
2
7
CS
SI
3
6
VSS
SCK
4
5
WP
X25256: Bottom View
A1
HOLD
S0
8-Lead XBGA
PIN 1
B Package
VCC
CS
C
SI
VSS
e
E
E
SCK
WP
F
Dwg Symbol
Min.
Max.
A
0.445
0.470
A1
0.253
0.293
C
0.360
0.388
D
1.940
2.000
E
3.770
3.830
e
1.0 nominal
F
1.2 nominal
D
D
A1
A
C
NOTE:ALL DIMENSION IN MM
ALL DIMENSIONS ARE TYPICAL VALUES
www.icmic.com
Characteristics subject to change without notice.
16 of 17
X25256 – Preliminary Information
Ordering Information
X25256
X
X
X
-X
Device
VCC Limits
2.5 = 2.5V to 5.5V
G = RoHS Complaint Lead-Free package
Blank = Standard package. Non lead-free
Temperature Range
Blank = Commercial = 0°C to +70°C
I = Industrial = –40°C to +85°C
Package
A8 = 8-Lead SOIC (EIAJ)
S8 = 8-Lead SOIC (JEDEC)
V20 = 20-Lead TSSOP
B = 8-Lead XBGA
Park Mark Convention
8-Lead XBGA Complete
Part Number
8-Lead SOIC
X5256 X
XX
Blank = 8-Lead SOIC (JEDEC)
A8 = 8-Lead SOIC (EIAJ)
X25256B-2.5
X25256BI-2.5
Top Mark
XAAK
XAAL
J = 2.5 to 5.5V, 0 to +70°C
K = 2.5 to 5.5V, -40 to +85°C
20-Lead TSSOP
X25256 X
J = 2.5 to 5.5V, 0 to +70°C
K = 2.5 to 5.5V, -40 to +85°C
©Xicor, Inc. 2000 Patents Pending
LIMITED WARRANTY
Devices sold by Xicor, Inc. are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. Xicor, Inc. makes no warranty, express, statutory,
implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Xicor, Inc. makes no warranty of
merchantability or fitness for any purpose. Xicor, Inc. reserves the right to discontinue production and change specifications and prices at any time and without notice.
Xicor, Inc. assumes no responsibility for the use of any circuitry other than circuitry embodied in a Xicor, Inc. product. No other circuits, patents, or licenses are implied.
TRADEMARK DISCLAIMER:
Xicor and the Xicor logo are registered trademarks of Xicor, Inc. AutoStore, Direct Write, Block Lock, SerialFlash, MPS, and XDCP are also trademarks of Xicor, Inc. All others
belong to their respective owners.
U.S. PATENTS
Xicor products are covered by one or more of the following U.S. Patents: 4,326,134; 4,393,481; 4,404,475; 4,450,402; 4,486,769; 4,488,060; 4,520,461; 4,533,846;
4,599,706; 4,617,652; 4,668,932; 4,752,912; 4,829,482; 4,874,967; 4,883,976; 4,980,859; 5,012,132; 5,003,197; 5,023,694; 5,084,667; 5,153,880; 5,153,691; 5,161,137; 5,219,774;
5,270,927; 5,324,676; 5,434,396; 5,544,103; 5,587,573; 5,835,409; 5,977,585. Foreign patents and additional patents pending.
LIFE RELATED POLICY
In situations where semiconductor component failure may endanger life, system designers using this product should design the system with appropriate error detection and
correction, redundancy and back-up features to prevent such an occurence.
Xicor’s products are not authorized for use in critical components in life support devices or systems.
Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform,
when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2.
A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device
or system, or to affect its safety or effectiveness.
www.icmic.com
Characteristics subject to change without notice.
17 of 17