FAIRCHILD 74LVX86

Revised March 1999
74LVX86
Low Voltage Quad 2-Input Exclusive-OR Gate
General Description
Features
The LVX86 contains four 2-input exclusive-OR gates. The
inputs tolerate voltages up to 7V allowing the interface of
5V systems to 3V systems.
■ Input voltage level translation from 5V to 3V
■ Ideal for low power/low noise 3.3V applications
■ Guaranteed simultaneous switching noise level and
dynamic threshold performance
Ordering Code:
Order Number
Package Number
74LVX86M
74LVX86SJ
74LVX86MTC
M14A
M14D
MTC14
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150” Narrow
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Devices also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Logic Symbol
Connection Diagram
IEEE/IEC
Pin Descriptions
Pin Names
© 1999 Fairchild Semiconductor Corporation
Description
A0–A3
Inputs
B0–B3
Inputs
O0–O3
Outputs
DS011605.prf
www.fairchildsemi.com
74LVX86 Low Voltage Quad 2-Input Exclusive-OR Gate
May 1993
74LVX86
Absolute Maximum Ratings(Note 1)
Recommended Operating
Conditions (Note 2)
−0.5V to +7.0V
Supply Voltage (VCC)
DC Input Diode Current (IIK)
Supply Voltage (VCC)
VI = −0.5V
−20 mA
−0.5V to 7V
DC Input Voltage (VI)
2.0V to 3.6V
Input Voltage (VI)
0V to 5.5V
Output Voltage (VO)
DC Output Diode Current (IOK)
0V to VCC
Operating Temperature (TA)
VO = −0.5V
−20 mA
VO = VCC + 0.5V
+20 mA
Input Rise and Fall Time (∆t/∆V)
−0.5V to VCC + 0.5V
DC Output Voltage (VO)
±25 mA
DC VCC or Ground Current
±50 mA
(I CC or IGND)
0 ns/V to 100 ns/V
Note 1: The “Absolute Maximum Ratings” are those values beyond which
the safety of the device cannot be guaranteed. The device should not be
operated at these limits. The parametric values defined in the Electrical
Characteristics tables are not guaranteed at the absolute maximum ratings.
The “Recommended Operating Conditions” table will define the conditions
for actual device operation.
DC Output Source
or Sink Current (IO)
−40°C to +85°C
Note 2: Unused inputs must be held HIGH or LOW. They may not float.
−65°C to +150°C
Storage Temperature (TSTG)
Power Dissipation
180 mW
DC Electrical Characteristics
Symbol
VIH
VIL
VOH
VOL
VCC
Parameter
TA = +25°C
Min
Typ
TA = −40°C to +85°C
Max
Min
HIGH Level
2.0
1.5
1.5
Input Voltage
3.0
2.0
2.0
3.6
2.4
2.4
Max
2.0
0.5
0.5
Input Voltage
3.0
0.8
0.8
3.6
0.8
0.8
2.0
1.9
2.0
1.9
Output Voltage
3.0
2.9
3.0
2.9
3.0
2.58
LOW Level
Output Voltage
Conditions
V
LOW Level
HIGH Level
Units
V
VIN = VIL or VIH
IOH = −4 mA
2.48
2.0
0.0
3.0
0.0
IOH = −50 µA
IOH = −50 µA
V
0.1
VIN = VIL or V IH
0.1
0.1
0.1
3.0
0.36
0.44
IOL = 50 µA
IOL = 50 µA
V
IOL = 4 mA
IIN
Input Leakage Current
3.6
±0.1
±1.0
µA
VIN = 5.5V or GND
ICC
Quiescent Supply Current
3.6
2.0
20.0
µA
VIN = VCC or GND
Noise Characteristics (Note 3)
Symbol
Parameter
VCC
(V)
TA = 25°C
Typ
Limit
Units
CL (pF)
VOLP
Quiet Output Maximum Dynamic VOL
3.3
0.3
0.5
V
50
VOLV
Quiet Output Minimum Dynamic VOL
3.3
−0.3
−0.5
V
50
VIHD
Minimum HIGH Level Dynamic Input Voltage
3.3
2.0
V
50
VILD
Maximum LOW Level Dynamic Input Voltage
3.3
0.8
V
50
Note 3: Input tr = tf = 3ns
www.fairchildsemi.com
2
74LVX86
AC Electrical Characteristics
Symbol
VCC
(V)
Parameter
tPLH
Propagation
tPHL
Delay Time
TA = +25°C
Min
2.7
3.3 ± 0.3
TA = −40°C to +85°C
Typ
Max
Min
Max
7.5
14.5
1.0
17.5
10.0
18.0
1.0
21.0
5.8
9.3
1.0
11.0
8.3
12.8
1.0
14.5
tOSLH
Output to Output
2.7
1.5
1.5
tOSHL
Skew (Note 4)
3.3
1.5
1.5
CL (pF)
Units
15
50
ns
15
50
50
ns
Note 4: Parameter guaranteed by design. tOSLH = |t PLHm − tPLHn|, tOSHL = |t PHLm − tPHLn|
Capacitance
Symbol
TA = +25°C
Parameter
Min
TA = −40°C to +85°C
Typ
Max
10
CIN
Input Capacitance
4
CPD
Power Dissipation
18
Min
Units
Max
10
pF
pF
Capacitance (Note 5)
Note 5: CPD is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load.
3
www.fairchildsemi.com
74LVX86
Physical Dimensions inches (millimeters) unless otherwise noted
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150” Narrow
Package Number M14A
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
Package Number M14D
www.fairchildsemi.com
4
14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Package Number MTC14
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD
SEMICONDUCTOR CORPORATION. As used herein:
2. A critical component in any component of a life support
1. Life support devices or systems are devices or systems
device or system whose failure to perform can be reawhich, (a) are intended for surgical implant into the
sonably expected to cause the failure of the life support
body, or (b) support or sustain life, and (c) whose failure
device or system, or to affect its safety or effectiveness.
to perform when properly used in accordance with
instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the
www.fairchildsemi.com
user.
Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.
74LVX86 Low Voltage Quad 2-Input Exclusive-OR Gate
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)