SONY CXK582000YM

CXK582000TM/YM/M -85LL/10LL
262144-word × 8-bit High Speed CMOS Static RAM
Preliminary
For the availability of this product, please contact the sales office.
Description
The CXK582000TM/YM/M is a high speed CMOS
static RAM organized as 262144-words by 8 bits.
A polysilicon TFT cell technology realized
extremely low stand-by current and higher data
retention stability.
Special feature are low power consumption and
high speed and board package line-up.
The CXK582000TM/YM/M is a suitable RAM for
portable equipment with battery back up.
Features
• Fast access time
(Access time)
-85LL
85ns (Max.)
-10LL
100ns (Max.)
• Low standby current
40µA (Max.)
• Low data retention current
24µA (Max.)
• Single +5V supply: 4.5V to 5.5V.
• Low voltage date retention : 2.0V (Min.)
• Broad package line-up
CXK582000TM/YM
8mm × 20mm 32 pin
TSOP Package
CXK582000M
525mil 32 pin
SOP Package
CXK582000TM
32 pin TSOP (PIastic)
CXK582000YM
32 pin TSOP (PIastic)
CXK582000M
32 pin SOP (PIastic)
Block Diagram
Function
262144 word x 8 bit static RAM
Structure
Silicon gate CMOS IC
A10
A11
A9
A8
A13
A15
A17
A16
A14
A12
A7
Buffer
A6
A5
A4
A3
A2
A1
A0
Buffer
OE
Row
Decoder
Memory
Matrix
2048 × 1024
VCC
GND
I /O Gate
Column
Decoder
Buffer
WE
I /O Buffer
CE1
CE2
I/O1 I/O8
Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by
any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the
operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.
–1–
E94234-ST
CXK582000TM/YM/M
Pin Configuration (Top View)
Pin Description
Symbol
A11
A9
A8
A13
WE
CE2
A15
Vcc
A17
A16
A14
A12
A7
A6
A5
A4
A4
A5
A6
A7
A12
A14
A16
A17
Vcc
A15
CE2
WE
A13
A8
A9
A11
32 OE
31 A10
1
2
30 CE1
29 I/O8
3
4
A17 1
32 Vcc
A16 2
31 A15
A14 3
30 CE2
A12 4
29 WE
A7 5
28 A13
24 GND
A6 6
27 A8
10
23 I/O3
A5 7
26 A9
11
12
22 I/O2
A4 8
25 A11
13
20
19
A3 9
24 OE
A2 10
23 A10
A1 11
22 CE1
A0 12
21 I/O8
6
28 I/O7
27 I/O6
7
26 I/O5
5
CXK582000TM
(Standard Pinout)
8
9
25 I/O4
21
14
18
15
16
17
I/O1
A0
A1
A2
A3
16
17 A3
I/O1 13
20 I/O7
15
18 A2
I/O2 14
19 I/O6
14
19 A1
13
20 A0
I/O3 15
18 I/O5
12
21 I/O1
GND 16
17 I/O4
11
22 I/O2
23 I/O3
10
CXK582000YM
(Mirror image Pinout)
9
8
24 GND
26 I/O5
6
27 I/O6
5
28 I/O7
4
29 I/O8
3
2
30 CE1
31 A10
1
32 OE
Absolute Maximum Ratings
Item
A0 to A17
Address input
I/O1 to I/O8
Data input output
CE1, CE2
Chip enable 1, 2 input
WE
Write enable input
OE
Output enable input
VCC
Power supply
GND
Ground
CXK582000M
25 I/O4
7
(Ta = 25°C, GND = 0V)
Symbol
Rating
Unit
Supply voltage
VCC
–0.5 to +7.0
V
Input voltage
VIN
–0.5∗ to VCC + 0.5
V
Input and output voltage
VI/O
–0.5∗ to VCC + 0.5
V
Allowable power dissipation
PD
0.7
W
Operating temperature
Topr
0 to +70
°C
Storage temperature
Tstg
–55 to +150
°C
Soldering temperature · time
Tsolder
235 · 10
°C · s
∗ VIN, VI/O = –3.0V Min. for pulse width less than 50ns.
Truth Table
CE1 CE2
OE
WE
Mode
I/O pin
VCC Current
H
×
×
×
Not selected
High Z
ISB1, ISB2
×
L
×
×
Not selected
High Z
ISB1, ISB2
L
H
H
H
Output disable
High Z
ICC1, ICC2, ICC3
L
H
L
H
Read
Data out
ICC1, ICC2, ICC3
L
H
×
L
Write
Data in
ICC1, ICC2, ICC3
×: “H” or “L”
–2–
Description
CXK582000TM/YM/M
DC Recommended Operating Conditions
Item
(Ta = 0 to +70°C, GND = 0V)
Symbol
Min.
Typ.
Max.
Unit
Supply voltage
VCC
4.5
5.0
5.5
V
Input high voltage
VIH
2.2
—
VCC + 0.3
V
Input low voltage
VIL
–0.3∗
—
0.8
V
∗ VIL = –3.0V Min. for pulse width less than 50ns.
Electrical Characteristics
• DC Characteristics
Item
(VCC = 5V ± 10%, GND = 0V, Ta = 0 to +70°C)
Symbol
Test conditions
Min.
Typ.∗
Max.
Unit
Input leakage current
ILI
VIN = GND to VCC
–1
—
+1
µA
Output leakage current
ILO
CE1 = VIH or CE2 = VIL or
OE = VIH or WE = VIL
VI/O = GND to VCC
–1
—
+1
µA
Operating power supply
current
ICC1
CE1 = VIL, CE2 = VIH
VIN = VIH or VIL
IOUT = 0mA
—
7
15
mA
Min. cycle
duty = 100%
IOUT = 0mA
-85LLX
—
45
80
ICC2
-10LLX
—
40
70
—
12
24
mA
ICC3
Cycle time 1µs
duty = 100%
IOUT = 0mA
CE1 ≤ 0.2V
CE2 ≥ Vcc – 0.2V
VIL ≤ 0.2V
VIH ≥ Vcc – 0.2V
—
—
40
ISB1
0 to +70°C
CE2 ≤ 0.2V
CE1 ≥ Vcc – 0.2V 0 to +40°C
or
CE2 ≥ Vcc – 0.2V
+25°C
—
—
8
—
1.4
4
ISB2
CE1 = VIH or CE2 = VIL
—
0.6
3
mA
Output high voltage
VOH
IOH = –1.0mA
2.4
—
—
V
Output low voltage
VOL
IOL = 1.0mA
—
—
0.4
V
Average operating current
Standby current
{
∗ VCC = 5V, Ta = 25°C
–3–
mA
µA
CXK582000TM/YM/M
I/O capacitance
(Ta = 25°C, f = 1MHz)
Item
Symbol Test conditons
Min.
Typ.
Max.
Unit
Input capacitance
CIN
VIN = 0V
—
—
7
pF
I/O capacitance
CI/O
VI/O = 0V
—
—
8
pF
Note) This parameter is sampled and is not 100% tested.
AC Characteristics
• AC test conditions
(VCC = 5V ± 10%, Ta = 0 to +70°C)
Item
Conditions
Input pulse high level
VIH = 2.2V
Input pulse low level
VIL = 0.8V
Input rise time
Input fall time
tr = 5ns
tf = 5ns
Input and output reference level
1.5V
Output load conditions
CL∗ = 100pF, 1TTL
TTL
CL
∗ CL includes scope and jig capacitances.
–4–
CXK582000TM/YM/M
(Ta = 0 to +70°C)
• Read cycle (WE = “H”)
Item
-85LL
Symbol
tRC
tAA
Address access time
tCO1
Chip enable access time (CE1)
tCO2
Chip enable access time (CE2)
tOE
Output enable to output valid
tOH
Output hold from address change
Chip enable to output in low Z (CE1, CE2) tLZ1, tLZ2
tOLZ
Output enable to output in low Z (OE)
Chip disable to output in high Z (CE1, CE2) tHZ1, tHZ2∗
tOHZ∗
Output disable to output in high Z (OE)
Read cycle time
-10LL
Unit
Min.
Max.
Min.
Max.
85
—
100
—
ns
—
85
—
100
ns
—
85
—
100
ns
—
85
—
100
ns
—
45
—
50
ns
15
—
15
—
ns
10
—
10
—
ns
5
—
5
—
ns
—
25
—
35
ns
—
25
—
35
ns
∗ tHZ1, tHZ2 and tOHZ are defined as the time required for outputs to turn to high impedance state and are not
referred to as output voltage levels.
(Ta = 0 to +70°C)
• Write cycle
Item
Write cycle time
Address valid to end of write
Chip enable to end of write
Data to write time overlap
Data hold from write time
Write pulse width
Address setup time
Write recovery time (WE)
Write recovery time (CE1, CE2)
Output active from end of write
Write to output in high Z
-85LL
Symbol
tWC
tAW
tCW
tDW
tDH
tWP
tAS
tWR
tWR1
tOW
tWHZ∗
-10LL
Unit
Min.
Max.
Min.
Max.
85
—
100
—
ns
65
—
70
—
ns
65
—
70
—
ns
35
—
45
—
ns
0
—
0
—
ns
60
—
70
—
ns
0
—
0
—
ns
5
—
5
—
ns
5
—
5
—
ns
10
—
10
—
ns
—
25
—
30
ns
∗ tWHZ is defined as the time required for outputs to turn to high impedance state and is not referred to as
output voltage level.
–5–
CXK582000TM/YM/M
Timing Waveform
• Read cycle (1) : CE1 = OE = VIL, CE2 = VIH, WE = VIH
tRC
Address
tAA
tOH
Data out
Previous data valid
Data valid
• Read cycle (2) : WE = VIH
tRC
Address
tAA
CE1
tCO1
ttHZ1
HZ
tLZ1
CE2
tCO2
tLZ2
tHZ2
OE
tOE
tOHZ
tOLZ
Data out
Data valid
High impedance
–6–
CXK582000TM/YM/M
• Write cycle (1) : WE control
tWC
Address
tWR
tAW
OE
tCW
CE1
tCW
CE2
(∗1)
tWP
tAS
WE
tDW
tDH
Data valid
Data in
tWHZ
tOW
Data out
High impedance
(∗2)
(∗2)
• Write cycle (2) : CE1 control
tWC
Address
tAW
OE
tAS
tCW
tWR1 (∗3)
CE1
tCW
CE2
tWP
WE
tDW
Data valid
Data in
Data out
High impedance
–7–
tDH
CXK582000TM/YM/M
• Write cycle (3) : CE2 control
tWC
Address
tAW
OE
tCW
CE1
tCW
tAS
tWR1 (∗3)
CE2
tWP
WE
tDW
tDH
Data valid
Data in
Data out
High impedance
∗1 Write is executed when both CE1 and WE are at low and CE2 is at high simultaneously.
∗2 Do not apply the data input voltage of the opposite phase to the output while I/O pin is in output condition.
∗3 tWR1 is tested from either the rising edge of CE1 or the falling edge of CE2, whichever comes earlier, until
the end of the write cycle.
–8–
CXK582000TM/YM/M
Data retention waveform
• Low supply voltage data retention waveform (1) (CE1 control)
tCDRS
Data retention mode
tR
VCC
4.5V
2.2V
VDR
CE1
CE1 ≥ VCC – 0.2V
GND
• Low supply voltage data retention waveform (2) (CE2 control)
Data retention mode
VCC
4.5V
tCDRS
tR
CE2
VDR
0.4V
CE2 ≤ 0.2V
GND
Data Retention Characteristics
Item
Data retention voltage
Data retention current
Symbol
VDR
ICCDR1
ICCDR2
Data retention setup time tCDRS
Recovery time
(Ta = 0 to +70°C)
Test conditions
Min.
Typ.
Max.
Unit
2.0
—
5.5
V
0 to +70°C
—
—
24
0 to +40°C
—
—
4.8
+25°C
—
0.8
2.4
VCC = 2.0 to 5.5V∗
—
1.4
40
µA
Chip disable to data retention mode
0
—
—
ns
5
—
—
ms
∗
VCC = 3.0V∗1
tR
∗ CE1 ≥ Vcc – 0.2V, CE2 ≥ Vcc – 0.2V (CE1 control) or CE2 ≤ 0.2V (CE2 control)
–9–
µA
CXK582000TM/YM/M
Package Outline
Unit: mm
CXK582000TM
32PIN TSOP (I) (PLASTIC)
+ 0.2
1.07 – 0.1
8.0 ± 0.2
17
32
0.1
0.5 ± 0.1
20.0 ± 0.2
∗18.4 ± 0.2
0.1 ± 0.1
0° to 10°
DETAIL A
A
+ 0.08
0.2 – 0.03
1
16
+ 0.05
0.02
0.127 –
0.08 M
0.5
NOTE : ∗NOT INCLUDE MOLD FINS.
PACKAGE STRUCTURE
PACKAGE MATERIAL
EPOXY / PHENOL RESIN
SONY CODE
TSOP-32P-L01
LEAD TREATMENT
SOLDER PLATING
EIAJ CODE
TSOP032-P-0820-A
LEAD MATERIAL
42 ALLOY
JEDEC CODE
PACKAGE WEIGHT
CXK582000YM
32PIN TSOP (PLASTIC)
+ 0.2
1.07 – 0.1
8.0 ± 0.2
17
0.1
20.0 ± 0.2
∗18.4 ± 0.2
32
A
+ 0.05
0.127 – 0.02
1
0.08 M
0.5
0.1 ± 0.1
0.5 ± 0.1
16
+ 0.08
0.2 – 0.03
0° to 10°
NOTE > Dimension “∗” does not include mold protrusion.
DETAIL A
PACKAGE STRUCTURE
PACKAGE MATERIAL
EPOXY RESIN
SONY CODE
TSOP-32P-L01R
LEAD TREATMENT
SOLDER PLATING
EIAJ CODE
TSOP032-P-0820-B
LEAD MATERIAL
42 ALLOY
PACKAGE WEIGHT
0.3g
JEDEC CODE
– 10 –
CXK582000TM/YM/M
CXK582000M
32PIN SOP (PLASTIC) 525mil
+ 0.4
20.5 – 0.1
+ 0.15
2.9 – 0.25
32
17
16
0.4 ± 0.1
A
+ 0.1
0.15 – 0.05
1.27
0.2 ± 0.1
0.8 ± 0.2
1
11.9
14.0 ± 0.4
+ 0.3
11.2 – 0.1
0.1
0° to 10°
0.12 M
DETAIL A
PACKAGE STRUCTURE
PACKAGE MATERIAL
EPOXY / PHENOL RESIN
SONY CODE
SOP-32P-L02
LEAD TREATMENT
SOLDER PLATING
EIAJ CODE
∗SOP032-P-0525-A
LEAD MATERIAL
42 ALLOY
JEDEC CODE
PACKAGE WEIGHT
– 11 –