ICS ICS84329AVLFT

ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
GENERAL DESCRIPTION
FEATURES
The ICS84329 is a general purpose, single output
high frequency synthesizer and a member of the
HiPerClockS™
HiPerClockS™family of High Performance Clock
Solutions from ICS. The VCO operates at a frequency range of 200MHz to 700MHz. The VCO
frequency is programmed in steps equal to the value of the
crystal frequency divided by 16. The VCO and output frequency
can be programmed using the serial or parallel interfaces to the
configuration logic. The output can be configured to divide the
VCO frequency by 1, 2, 4, and 8. Output frequency steps as
small as 125KHz to 1MHz can be achieved using a 16MHz
crystal depending on the output dividers.
• Fully integrated PLL, no external loop filter requirements
ICS
• 1 differential 3.3V LVPECL output
• Series resonant crystal oscillator interface
• Output frequency range: 25MHz to 700MHz
• VCO range: 200MHz to 700MHz
• Parallel interface for programming counter
and output dividers during power-up
• Serial 3 wire interface
• RMS Period jitter: 5.5ps (maximum)
• Cycle-to-cycle jitter: 35ps (maximum)
• 3.3V supply voltage
• 0°C to 70°C ambient operating temperature
• Lead-Free package fully RoHS compliant
• Pin compatible with the MC12429
VEE
TEST
VCC
OSC
XTAL_OUT
S_CLOCK
26
S_DATA
27
S_LOAD
28
VCCA
÷ 16
nc
nc
XTAL_IN
PLL
PHASE DETECTOR
17
N0
16
M8
28-Lead PLCC
15
V Package
2
14
11.6mm x 11.4mm x 4.1mm
3
13
Top View
M7
12
M4
1
4
M5
VEE
TEST
VCC
VCC
VEE
nFOUT
S_CLOCK
1
32 31 30 29 28 27 26 25
24
nc
S_DATA
2
23
N1
S_LOAD
3
22
N0
VCCA
4
VCCA
5
nc
6
nc
7
18
M5
XTAL_IN
8
17
9 10 11 12 13 14 15 16
M4
ICS84329
32-Lead LQFP
21
Y package
20
7mm x 7mm x 1.4mm
19
Top View
M8
M7
M6
nc
M3
M2
M1
M0
nP_LOAD
OE
XTAL_OUT
www.icst.com/products/hiperclocks.html
1
M6
M3
9 10 11
M2
8
FOUT
N0:N1
7
VCC
TEST
M0:M8
6
M1
0
5
M0
FOUT
nFOUT
CONFIGURATION
INTERFACE
LOGIC
ICS84329
nP_LOAD
÷M
N1
OE
VCO
÷1
÷2
÷4
÷8
18
XTAL_OUT
1
84329AV
VEE
25 24 23 22 21 20 19
XTAL_IN
S_LOAD
S_DATA
S_CLOCK
nP_LOAD
FOUT
VCC
OE
nFOUT
PIN ASSIGNMENT
BLOCK DIAGRAM
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
FUNCTIONAL DESCRIPTION
latched and the M divider remains loaded until the next LOW
transition on nP_LOAD or until a serial event occurs. The TEST
output is Mode 000 (shift register out) when operating in the
parallel input mode. The relationship between the VCO frequency,
the crystal frequency and the M divider is defined as follows:
fxtal
fVCO = 16 x M
NOTE: The functional description that follows describes operation using a 16MHz crystal. Valid PLL loop divider values
for different crystal or input frequencies are defined in the Input Frequency Characteristics, Table 6, NOTE 1.
The ICS84329 features a fully integrated PLL and therefore
requires no external components for setting the loop bandwidth. A series-resonant, fundamental crystal is used as the
input to the on-chip oscillator. The output of the oscillator is
divided by 16 prior to the phase detector. With a 16MHz crystal this provides a 1MHz reference frequency. The VCO of the
PLL operates over a range of 200MHz to 700MHz. The output
of the M divider is also applied to the phase detector.
The M value and the required values of M0 through M8 are
shown in Table 3B, Programmable VCO Frequency Function
Table. Valid M values for which the PLL will achieve lock are
defined as 200 ≤ M ≤ 511. The frequency out is defined as
follows:
fout = fVCO = fxtal x M
N
N
16
The phase detector and the M divider force the VCO output frequency to be M times the reference frequency by adjusting the
VCO control voltage. Note that for some values of M (either too
high or too low), the PLL will not achieve lock. The output of the
VCO is scaled by a divider prior to being sent to each of the
LVPECL output buffers. The divider provides a 50% output duty
cycle.
Serial operation occurs when nP_LOAD is HIGH and S_LOAD
is LOW. The shift register is loaded by sampling the S_DATA
bits with the rising edge of S_CLOCK. The contents of the
shift register are loaded into the M divider when S_LOAD transitions from LOW-to-HIGH. The M divide and N output divide
values are latched on the HIGH-to-LOW transition of S_LOAD.
If S_LOAD is held HIGH, data at the S_DATA input is passed
directly to the M divider on each rising edge of S_CLOCK.
The serial mode can be used to program the M and N bits and
test bits T2:T0. The internal registers T2:T0 determine the state
of the TEST output as follows:
The programmable features of the ICS84329 support two input
modes to program the M divider and N output divider. The two
input operational modes are parallel and serial. Figure 1 shows
the timing diagram for each mode. In parallel mode the nP_LOAD
input is LOW. The data on inputs M0 through M8 and N0 through
N1 is passed directly to the M divider and N output divider. On
the LOW-to-HIGH transition of the nP_LOAD input, the data is
T2
0
0
0
0
T1
0
0
1
1
T0
0
1
0
1
1
0
0
1
1
0
1
1
0
1
1
1
TEST Output
Shift Register Out
High
PLL Reference Xtal ÷ 16
VCO ÷ M
(non 50% Duty M divider)
fOUT
LVCMOS Output Frequency < 200MHz
Low
S_CLOCK ÷ M
(non 50% Duty Cycle M divider)
fOUT ÷ 4
fOUT
fOUT
fOUT
fOUT
fOUT
fOUT
fOUT
S_CLOCK ÷ N divider
fOUT
SERIAL LOADING
S_CLOCK
T2
S_DATA
t
S
S_LOAD
T1
T0
N1
N0
M8
M7
M6
M5
M4
M3
M2
M1
M0
t
H
nP_LOAD
t
S
PARALLEL LOADING
M0:M8, N0:N1
M, N
nP_LOAD
t
S
t
H
Time
FIGURE 1. PARALLEL & SERIAL LOAD OPERATIONS
84329AV
www.icst.com/products/hiperclocks.html
2
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
TABLE 1. PIN DESCRIPTIONS
Name
Type
Description
VCCA
XTAL_IN,
XTAL_OUT
Power
Analog supply pin.
Input
Crystal oscillator interface. XTAL_IN is the input. XTAL_OUT is the output.
OE
Input
Pullup
nP_LOAD
Input
Pullup
M0, M1, M2, M3,
M4, M5, M6, M7, M8
Input
Pullup
N0, N1
Input
Pullup
VEE
Power
TEST
Output
VCC
Power
nFOUT, FOUT
Output
Output enable. When logic HIGH, the outputs are enabled (default).
When logic LOW, the outputs are disabled and drive differential low:
FOUT = LOW, nFOUT = HIGH. LVCMOS / LVTTL interface levels.
Parallel load input. Determines when data present at M8:M0 is loaded into
M divider, and when data present at N1:N0 sets the N output divide value.
LVCMOS / LVTTL interface levels.
M divider inputs. Data latched on LOW-to-HIGH transistion of nP_LOAD input.
LVCMOS / LVTTL interface levels.
Determines N output divider value as defined in Table 3C Function Table.
LVCMOS / LVTTL interface levels.
Negative supply pins.
Test output which is used in the serial mode of operation.
LVCMOS / LVTTL interface levels.
Core supply pins.
Differential output for the synthesizer. 3.3V LVPECL interface levels.
Clocks the serial data present at S_DATA input into the shift register on the
S_CLOCK
Input
Pulldown
rising edge of S_CLOCK. LVCMOS / LVTTL interface levels.
Shift register serial input. Data sampled on the rising edge of S_CLOCK.
S_DATA
Input
Pulldown
LVCMOS / LVTTL interface levels.
Controls transition of data from shift register into the M divider.
S_LOAD
Input
Pulldown
LVCMOS / LVTTL interface levels.
NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.
TABLE 2. PIN CHARACTERISTICS
Symbol
Parameter
CIN
Input Capacitance
Test Conditions
Minimum Typical
4
Maximum
Units
pF
RPULLUP
Input Pullup Resistor
51
KΩ
RPULLDOWN
Input Pulldown Resistor
51
KΩ
84329AV
www.icst.com/products/hiperclocks.html
3
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
TABLE 3A. PARALLEL
AND
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
SERIAL MODE FUNCTION TABLE
Inputs
nP_LOAD
M
N
S_LOAD
S_CLOCK
S_DATA
X
X
X
X
X
X
L
Data
Data
X
X
X
↑
Data
Data
X
X
X
H
X
X
L
↑
Data
H
X
X
↑
L
Data
H
X
X
↓
L
Data
H
X
X
L
NOTE: L = LOW
H = HIGH
X = Don't care
↑ = Rising edge transition
↓ = Falling edge transition
X
X
Conditions
Reset. M and N bits are all set HIGH.
Data on M and N inputs passed directly to M divider and
N output divider. TEST mode 000.
Data is latched into input registers and remains loaded
until next LOW transition or until a serial event occurs.
Serial input mode. Shift register is loaded with data on
S_DATA on each rising edge of S_CLOCK.
Contents of the shift register are passed to the M divider
and N output divider.
M divide and N output divide values are latched.
Parallel or serial input do not affect shift registers.
TABLE 3B. PROGRAMMABLE VCO FREQUENCY FUNCTION TABLE
256
128
64
32
16
8
4
2
1
M8
M7
M6
M5
M4
M3
M2
M1
M0
0
0
0
0
0
1
1
0
VCO Frequency
(MHz)
M Divide
200
200
0
1
1
0
0
1
201
201
0
1
1
0
0
1
202
202
0
1
1
0
0
1
0
203
203
0
1
1
0
0
1
0
1
1
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
509
509
1
1
1
1
1
1
1
0
1
510
510
1
1
1
1
1
1
1
1
0
511
511
1
1
1
1
1
1
1
1
1
NOTE 1: These M divide values and the resulting frequencies correspond to a crystal frequency of 16MHz.
TABLE 3C. PROGRAMMABLE OUTPUT DIVIDER FUNCTION TABLE
Inputs
84329AV
N1
N0
0
0
N Divider Value
Output Frequency (MHz)
Minimum
Maximum
1
200
700
0
1
2
100
350
1
0
4
50
175
1
1
8
25
87.5
www.icst.com/products/hiperclocks.html
4
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
ABSOLUTE MAXIMUM RATINGS
Supply Voltage, VCC
4.6V
NOTE: Stresses beyond those listed under Absolute
Inputs, VI
-0.5V to VCC + 0.5V
Maximum Ratings may cause permanent damage to the
device. These ratings are stress specifications only. Functional
Outputs, IO
Continuous Current
Surge Current
50mA
100mA
Package Thermal Impedance, θJA
For 28 Lead PLCC
For 32 Lead LQFP
37.8°C/W (0 lfpm)
47.9°C/W (0 lfpm)
Storage Temperature, TSTG
-65°C to 150°C
operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Character-
istics is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect product reliability.
TABLE 4A. POWER SUPPLY DC CHARACTERISTICS, VCC = VCCA = 3.3V±5%, TA = 0°C TO 70°C
Symbol
Parameter
Test Conditions
Minimum
Typical
Maximum
Units
VCC
Core Supply Voltage
3.135
3.3
3.465
V
VCCA
Analog Supply Voltage
3.135
3.3
3.465
V
ICC
Power Supply Current
125
mA
ICCA
Analog Supply Current
15
mA
TABLE 4B. LVCMOS / LVTTL DC CHARACTERISTICS, VCC = VCCA = 3.3V±5%, TA = 0°C TO 70°C
Symbol
Parameter
Maximum
Units
VIH
Input High Voltage
Test Conditions
2
VCC + 0.3
V
VIL
Input Low Voltage
-0.3
0.8
V
VCC = VIN = 3.465V
5
µA
VCC = VIN = 3.465V
150
µA
VOH
M0-M8, N0, N1,
OE, nP_LOAD
Input High Current
S_LOAD,
S_DATA, S_CLOCK
M0-M8, N0, N1,
OE, nP_LOAD
Input Low Current
S_LOAD,
S_DATA, S_CLOCK
Output High Voltage; NOTE 1
VOL
Output Low Voltage; NOTE 1
IIH
IIL
Minimum Typical
VCC = 3.465V, VIN = 0V
-150
µA
VCC = 3.465V, VIN = 0V
-5
µA
2.6
V
0.5
V
NOTE 1: Outputs terminated with 50Ω to VCC/2. See Parameter Measurement Information, "3.3V Output Load Test Circuit".
TABLE 4C. LVPECL DC CHARACTERISTICS, VCC = VCCA = 3.3V±5%, TA = 0°C TO 70°C
Symbol
Parameter
Test Conditions
VOH
Output High Voltage; NOTE 1
VOL
Output Low Voltage; NOTE 1
VSWING
Peak-to-Peak Output Voltage Swing
Minimum
Typical
Maximum
Units
VCC - 1.4
VCC - 1.0
V
VCC - 2.0
VCC - 1.7
V
0.6
0.95
V
NOTE 1: Outputs terminated with 50Ω to VCC - 2V.
84329AV
www.icst.com/products/hiperclocks.html
5
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
TABLE 5. CRYSTAL CHARACTERISTICS
Parameter
Test Conditions
Minimum
Mode of Oscillation
Typical Maximum
Units
Fundamental
25
MHz
Equivalent Series Resistance (ESR)
Frequency
10
70
Ω
Shunt Capacitance
7
pF
TABLE 6. INPUT FREQUENCY CHARACTERISTICS, VCC = VCCA = 3.3V±5%, TA = 0°C TO 70°C
Symbol
fIN
Parameter
Input Frequency
Maximum
Units
XTAL; NOTE 1
Test Conditions
Minimum
10
Typical
17
MHz
XTAL; NOTE 1, 2
17
25
MHz
S_CLOCK
50
MHz
NOTE 1: For the cr ystal frequency range the M value must be set to achieve the minimum or maximum VCO frequency
range of 200MHz or 700MHz. Using the minimum frequency of 10MHz valid values of M are 320 ≤ M ≤ 511.
Using the maximum frequency of 25MHz valid values of M are 128 ≤ M ≤ 448.
NOTE 2: For cr ystal frequencies greater than 17MHz, a series tuning capacitor is required for proper operation.
For more information, please refer to the Application Information, "Cr ystal Input and Oscillator Interface".
TABLE 7. AC CHARACTERISTICS, VCC = VCCA = 3.3V±5%, TA = 0°C TO 70°C
Symbol
Parameter
FOUT
Output Frequency
tjit(per)
tjit(cc)
Test Conditions
Minimum
fOUT ≥ 65MHz
Period Jitter, RMS; NOTE 1, 2
Cycle-to-Cycle Jitter ; NOTE 1, 2
Maximum
Units
700
MHz
5.5
ps
fOUT < 65MHz
12
ps
fOUT ≥ 50MHz
35
ps
fOUT < 50MHz
50
ps
800
ps
tR / tF
Output Rise/Fall Time
tS
Setup Time
5
tH
Hold Time
5
tL
PLL Lock Time
20% to 80%
odc
Output Duty Cycle
See Parameter Measurement Information section.
Characterized using a 16MHz XTAL.
NOTE 1: This parameter is defined in accordance with JEDEC Standard 65
NOTE 2: See Applications section.
84329AV
Typical
www.icst.com/products/hiperclocks.html
6
300
45
ns
ns
50
10
ms
55
%
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
PARAMETER MEASUREMENT INFORMATION
2V
V CC,
VCCA
Qx
SCOPE
nFOUT
FOUT
tcycle
➤
LVPECL
➤
n
tcycle n+1
➤
➤
nQx
VEE
t jit(cc) = tcycle n –tcycle n+1
1000 Cycles
-1.3V ± 0.165V
CYCLE-TO-CYCLE JITTER
3.3V OUTPUT LOAD AC TEST CIRCUIT
nFOUT
VOH
FOUT
VREF
Pulse Width
t
VOL
1σ contains 68.26% of all measurements
2σ contains 95.4% of all measurements
3σ contains 99.73% of all measurements
4σ contains 99.99366% of all measurements
6σ contains (100-1.973x10-7)% of all measurements
odc =
PERIOD
t PW
t PERIOD
Histogram
Reference Point
Mean Period
(Trigger Edge)
(First edge after trigger)
PERIOD JITTER
OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD
S_DATA
80%
80%
S_CLOCK
VSW I N G
Clock
Outputs
t SET-UP
t HOLD
20%
20%
tR
S_LOAD
tF
t SET-UP
M0:M8
N0:N1
t HOLD
nP_LOAD
t SET-UP
OUTPUT RISE/FALL TIME
84329AV
SETUP
AND
HOLD
www.icst.com/products/hiperclocks.html
7
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
APPLICATION INFORMATION
POWER SUPPLY FILTERING TECHNIQUES
As in any high speed analog circuitry, the power supply pins
are vulnerable to random noise. The ICS84329 provides
separate power supplies to isolate any high switching
noise from the outputs to the internal PLL. V CC and V CCA
should be individually connected to the power supply
plane through vias, and bypass capacitors should be
used for each pin. To achieve optimum jitter performance,
power supply isolation is required. Figure 2 illustrates how
a 10Ω resistor along with a 10µF and a .01µF bypass
capacitor should be connected to each VCCA pin.
3.3V
VCC
.01µF
10Ω
.01µF
10µF
VCCA
FIGURE 2. POWER SUPPLY FILTERING
TERMINATION FOR LVPECL OUTPUTS
The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned
are recommended only as guidelines.
drive 50Ω transmission lines. Matched impedance techniques
should be used to maximize operating frequency and minimize
signal distortion. Figures 3A and 3B show two different layouts
which are recommended only as guidelines. Other suitable clock
layouts may exist and it would be recommended that the board
designers simulate to guarantee compatibility across all printed
circuit and clock component process variations.
FOUT and nFOUT are low impedance follower outputs that
generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources
must be used for functionality. These outputs are designed to
3.3V
Zo = 50Ω
125Ω
FOUT
125Ω
FIN
Zo = 50Ω
Zo = 50Ω
FOUT
50Ω
RTT =
1
Z
((VOH + VOL) / (VCC – 2)) – 2 o
VCC - 2V
Zo = 50Ω
RTT
84Ω
FIGURE 3A. LVPECL OUTPUT TERMINATION
84329AV
FIN
50Ω
84Ω
FIGURE 3B. LVPECL OUTPUT TERMINATION
www.icst.com/products/hiperclocks.html
8
REV. D DECEMBER 15, 2004
Integrated
Circuit
Systems, Inc.
ICS84329
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
14
12
Time (pS)
10
8
6
4
2
0
25
50
75 100 125 150 175 200 225 250 275 300 325 350 375 400 425 450 475 500 525
Output Frequency (MHz)
FIGURE 4A. RMS JITTER VS. fOUT (using a 16MHz XTAL)
60
50
Time (pS)
40
30
20
10
0
25
50
75 100 125 150 175 200 225 250 275 300 325 350 375 400 425 450 475 500 525
Output Frequency (MHz)
FIGURE 4B. CYCLE-TO-CYCLE JITTER
84329AV
VS.
fOUT (using a 16MHz XTAL)
www.icst.com/products/hiperclocks.html
9
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
CRYSTAL INPUT
AND
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
OSCILLATOR INTERFACE
The ICS84329 features an internal oscillator that uses an external
quartz crystal as the source of its reference frequency. The
oscillator is a series resonant, multi-vibrator type design. This
design provides better stability and eliminates the need for large
on chip capacitors. Though a series resonant crystal is preferred,
a parallel resonant crystal can be used. A parallel resonant mode
crystal used in a series resonant circuit will exhibit a frequency
of oscillation a few hundred ppm lower than specified. A few
hundred ppm translates to KHz inaccuracy. In general computing
applications, this level of inaccuracy is irrelevant. If better ppm
accuracy is required, an external capacitor can be added to a
quartz crystal in series to XTAL_IN. Figure 5A shows how to
interface with a crystal.
ICS84329
XTAL_OUT
XTAL_IN
Figures 5A and 5B show various crystal parameters which are
recommended only as guidelines. Figure 5A shows how to interface a capacitor with a parallel resonant crystal. Figure 5B shows
the capacitor value needed for the optimum ppm performance
over various series resonant crystal frequencies. For IA64/32
platforms which required a Raltron Parallel Resonant Quartz
crystal part #AS-16.66-18-SMD-T-M1, a 7pF series capacitor can
be used to better the ppm accuracy.
FIGURE 5A. CRYSTAL INTERFACE
NOTE: For crystal frequencies higher than 17MHz,
a series tuning capacitor is required for proper operation.
FIGURE 5B. Recommended tuning capacitance for various series
resonant crystals.
Series Capacitor (pf)
30
10.000
25
12.000
20
14.318
15
16.000
20.000
10
24.000
5
0
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
Series Resonant Crystal Frequency (MHz)
84329AV
www.icst.com/products/hiperclocks.html
10
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
LAYOUT GUIDELINE
actual system will depend on the selected component types, the
density of the components, the density of the traces, and the stack
up of the P.C. board.
M3
M2
M1
M0
nPLOAD
OE
The schematic of the ICS84329 layout example used in this
layout guideline is shown in Figure 6A. The ICS84329 recommended
PCB board layout for this example is shown in Figure 6B. This
layout example is used as a general guideline. The layout in the
C3
22p
16MHz,18pF
11
10
9
8
7
6
5
VCC
M4
M5
M6
M7
M8
N2
N1
M [8:0]= 11 0 01 0 00 0 (4 00 )
N[1 :0 ] =0 1 (Di vid e by 2 )
12
13
14
15
16
17
18
M4
M5
M6
M7
M8
N0
N1
XTALIN
nc
nc
VCCA
S_LOAD
S_DATA
S_CLOCK
19
20
21
22
23
24
25
U1
M3
M2
M1
M0
nP_LOAD
OE
XTALOUT
S P = S p ace (i .e . n o t i ntsta lle d )
X1
VCC
C4
22p
R7
10
VCCA
C16
10u
C11
0.01u
C1
VCC
84329AV
4
3
2
1
28
27
26
VEE
TEST
VCC
VEE
nFOUT
FOUT
VCC
V CC=3 .3 V
0.1uF
Zo = 50 Ohm
Fo ut = 2 00 M Hz
RU11
SP
RU12
1K
C2
0.1u
Zo = 50 Ohm
nPLoad
RU10
1K
OE
RU9
SP
N1
M8
M7
M1
M0
RU8
1K
RU7
1K
N0
RU1
SP
RU0
SP
R1
50
R2
50
RD0
1K
RD1
1K
RD7
SP
RD8
SP
RD9
1K
RD10
SP
RD6
1K
RD12
SP
R3
50
FIGURE 6A. SCHEMATIC
84329AV
OF
RECOMMENDED LAYOUT
www.icst.com/products/hiperclocks.html
11
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
The following component footprints are used in this layout
example:
• The differential 50Ω output traces should have the
same length.
All the resistors and capacitors are size 0603.
• Avoid sharp angles on the clock trace. Sharp angle
turns cause the characteristic impedance to change on
the transmission lines.
POWER
AND
GROUNDING
Place the decoupling capacitors C1, C2 and C3, as close as
possible to the power pins. If space allows, placement of the
decoupling capacitor on the component side is preferred. This
can reduce unwanted inductance between the decoupling
capacitor and the power pin caused by the via.
• Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement
of vias on the traces can affect the trace characteristic
impedance and hence degrade signal integrity.
Maximize the power and ground pad sizes and number of vias
capacitors. This can reduce the inductance between the power
and ground planes and the component power and ground pins.
• To prevent cross talk, avoid routing other signal traces in
parallel with the clock traces. If running parallel traces is
unavoidable, allow a separation of at least three trace
widths between the differential clock trace and the other
signal trace.
The RC filter consisting of R7, C11, and C16 should be placed
as close to the VCCA pin as possible.
• Make sure no other signal traces are routed between the
clock trace pair.
CLOCK TRACES
• The matching termination resistors should be located as
close to the receiver input pins as possible.
AND
TERMINATION
Poor signal integrity can degrade the system performance or
cause system failure. In synchronous high-speed digital systems,
the clock signal is less tolerant to poor signal integrity than other
signals. Any ringing on the rising or falling edge or excessive ring
back can cause system failure. The shape of the trace and the
trace delay might be restricted by the available space on the board
and the component location. While routing the traces, the clock
signal traces should be routed first and should be locked prior to
routing other signal traces.
CRYSTAL
The crystal X1 should be located as close as possible to the pins
4 (XTAL_IN) and 5 (XTAL_IN). The trace length between the X1
and U1 should be kept to a minimum to avoid unwanted parasitic
inductance and capacitance. Other signal traces should not be
routed near the crystal traces.
X1
U1
GND
VCC
PIN 2
C11
C16
VCCA
PIN 1
VCCA
R7
VIA
Signals
Traces
C1
C2
50 Ohm
Traces
FIGURE 6B. PCB BOARD LAYOUT
84329AV
FOR
ICS84329
www.icst.com/products/hiperclocks.html
12
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
POWER CONSIDERATIONS
This section provides information on power dissipation and junction temperature for the ICS84329.
Equations and example calculations are also provided.
1. Power Dissipation.
The total power dissipation for the ICS84329 is the sum of the core power plus the power dissipated in the load(s).
The following is the power dissipation for VCC = 3.3V + 5% = 3.465V, which gives worst case results.
NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.
•
•
Power (core)MAX = VCC_MAX * IEE_MAX = 3.465V * 140mA = 485mW
Power (outputs)MAX = 30.2mW/Loaded Output pair
If all outputs are loaded, the total power is 1 * 30.2mW = 30.2mW
Total Power_MAX (3.465V, with all outputs switching) = 485mW + 30.2mW = 515.2mW
2. Junction Temperature.
Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the
device. The maximum recommended junction temperature for HiPerClockSTM devices is 125°C.
The equation for Tj is as follows: Tj = θJA * Pd_total + TA
Tj = Junction Temperature
θJA = Junction-to-Ambient Thermal Resistance
Pd_total = Total Device Power Dissipation (example calculation is in section 1 above)
TA = Ambient Temperature
In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance θJA must be used. Assuming a
moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 31.1°C/W per Table 8A below.
Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:
70°C + 0.515W * 31.1°C/W = 86°C. This is well below the limit of 125°C.
This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow,
and the type of board (single layer or multi-layer).
TABLE 8A. THERMAL RESISTANCE θJA
FOR
28-PIN PLCC, FORCED CONVECTION
θJA by Velocity (Linear Feet per Minute)
Multi-Layer PCB, JEDEC Standard Test Boards
0
200
500
37.8°C/W
31.1°C/W
28.3°C/W
NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.
TABLE 8B. THERMAL RESISTANCE θJA
FOR
32-PIN LQFP, FORCED CONVECTION
θJA by Velocity (Linear Feet per Minute)
0
200
500
Single-Layer PCB, JEDEC Standard Test Boards
67.8°C/W
55.9°C/W
50.1°C/W
Multi-Layer PCB, JEDEC Standard Test Boards
47.9°C/W
42.1°C/W
39.4°C/W
NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.
84329AV
www.icst.com/products/hiperclocks.html
13
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
3. Calculations and Equations.
The purpose of this section is to derive the power dissipated into the load.
LVPECL output driver circuit and termination are shown in the Figure 7.
VCC
Q1
VOUT
RL
50
VCC - 2V
FIGURE 7. LVPECL DRIVER CIRCUIT
AND
TERMINATION
To calculate worst case power dissipation into the load, use the following equations which assume a 50Ω load, and a termination
voltage of V - 2V.
CC
•
For logic high, VOUT = V
OH_MAX
(V
CC_MAX
•
-V
OH_MAX
OL_MAX
CC_MAX
CC_MAX
– 1.0V
) = 1.0V
For logic low, VOUT = V
(V
=V
=V
CC_MAX
– 1.7V
) = 1.7V
-V
OL_MAX
Pd_H is power dissipation when the output drives high.
Pd_L is the power dissipation when the output drives low.
Pd_H = [(V
OH_MAX
– (V
CC_MAX
- 2V))/R ] * (V
CC_MAX
L
-V
OH_MAX
) = [(2V - (V
CC_MAX
-V
OH_MAX
))/R ] * (V
CC_MAX
L
-V
OH_MAX
)=
[(2V - 1V)/50Ω] * 1V = 20.0mW
Pd_L = [(V
OL_MAX
– (V
CC_MAX
- 2V))/R ] * (V
L
CC_MAX
-V
OL_MAX
) = [(2V - (V
CC_MAX
-V
OL_MAX
))/R ] * (V
L
CC_MAX
-V
OL_MAX
)=
[(2V - 1.7V)/50Ω] * 1.7V = 10.2mW
Total Power Dissipation per output pair = Pd_H + Pd_L = 30.2mW
84329AV
www.icst.com/products/hiperclocks.html
14
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
RELIABILITY INFORMATION
TABLE 9A. θJAVS. AIR FLOW TABLE FOR 28 LEAD PLCC
θJA by Velocity (Linear Feet per Minute)
Multi-Layer PCB, JEDEC Standard Test Boards
0
200
500
37.8°C/W
31.1°C/W
28.3°C/W
NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.
TABLE 9B. θJAVS. AIR FLOW TABLE FOR 32 LEAD LQFP
θJA by Velocity (Linear Feet per Minute)
Single-Layer PCB, JEDEC Standard Test Boards
Multi-Layer PCB, JEDEC Standard Test Boards
0
200
500
67.8°C/W
47.9°C/W
55.9°C/W
42.1°C/W
50.1°C/W
39.4°C/W
NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.
TRANSISTOR COUNT
The transistor count for ICS84329 is: 4408
84329AV
www.icst.com/products/hiperclocks.html
15
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
PACKAGE OUTLINE - V SUFFIX FOR 28 LEAD PLCC
TABLE 10A. PACKAGE DIMENSIONS
JEDEC VARIATION
ALL DIMENSIONS IN MILLIMETERS
SYMBOL
MINIMUM
MAXIMUM
28
N
A
4.19
4.57
A1
2.29
3.05
A2
1.57
2.11
b
0.33
0.53
c
0.19
0.32
D
12.32
12.57
D1
11.43
11.58
D2
4.85
5.56
E
12.32
12.57
E1
11.43
11.58
E2
4.85
5.56
Reference Document: JEDEC Publication 95, MS-018
84329AV
www.icst.com/products/hiperclocks.html
16
REV. D DECEMBER 15, 2004
ICS84329
Integrated
Circuit
Systems, Inc.
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
PACKAGE OUTLINE - Y SUFFIX FOR 32 LEAD LQFP
TABLE 10B. PACKAGE DIMENSIONS
JEDEC VARIATION
ALL DIMENSIONS IN MILLIMETERS
BBA
SYMBOL
MINIMUM
NOMINAL
MAXIMUM
32
N
A
--
--
1.60
A1
0.05
--
0.15
A2
1.35
1.40
1.45
b
0.30
0.37
0.45
c
0.09
--
0.20
D
9.00 BASIC
D1
7.00 BASIC
D2
5.60 Ref.
E
9.00 BASIC
E1
7.00 BASIC
E2
5.60 Ref.
0.80 BASIC
e
L
0.45
0.60
0.75
θ
0°
--
7°
ccc
--
--
0.10
Reference Document: JEDEC Publication 95, MS-026
84329AV
www.icst.com/products/hiperclocks.html
17
REV. D DECEMBER 15, 2004
Integrated
Circuit
Systems, Inc.
ICS84329
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
TABLE 11. ORDERING INFORMATION
Part/Order Number
Marking
Package
Count
Temperature
ICS84329AV
ICS84329AV
28 Lead PLCC
38 per Tube
0°C to 70°C
ICS84329AVT
ICS84329AV
28 Lead PLCC on Tape and Reel
500
0°C to 70°C
ICS84329AVLF
ICS84329AVLF
28 Lead "Lead Free" PLCC
38 per Tube
0°C to 70°C
ICS84329AVLFT
ICS84329AVLF
28 Lead "Lead Free" PLCC on Tape and Reel
500
0°C to 70°C
ICS84329AY
ICS84329AY
32 Lead LQFP
250 per Tray
0°C to 70°C
ICS84329AYT
ICS84329AY
32 Lead LQFP on Tape and Reel
1000
0°C to 70°C
The aforementioned trademark, HiPerClockS™ is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries.
While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use
or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use
in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are
not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS
product for use in life support devices or critical medical instruments.
84329AV
www.icst.com/products/hiperclocks.html
18
REV. D DECEMBER 15, 2004
Integrated
Circuit
Systems, Inc.
ICS84329
700MHZ, LOW JITTER, CRYSTAL-TO-3.3V
DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER
REVISION HISTORY SHEET
Rev
Table
A
A
Page
T1
T4A
3
Changed VCC and cr ystal descriptions.
12/18/02
2
Updated format.
Figure 1 - switched S_CLOCK and S_DATA labels.
5
Power Supply Table - changed IEE Power Supply Current, 110mA Max. to
ICC Power Supply Current, 125mA Max.
13
Power Considerations - changed IEE_MAX 110mA to 140mA to correspond with
Table 4A Power Supply Table.
Pin Description Table - added description to OE pin.
Added LVCMOS/LVTTL... to S_DATA pin description.
Block Diagram, replaced ÷N with dividers.
Changed 25MHz max. limit to 17MHz max.
Added extra XTAL line with limits of 17MHz min. to 25MHz max.
Added Note 2.
Cr ystal Input & Oscillator Interface section, added same cr ystal frequency note.
Changed XTAL1 to XTAL_IN and XTAL2 to XTAL_OUT throughout the data
sheet.
Pin Characteristics Table - changed CIN from 4pF max. to 4pF typical.
Absolute Maximum Ratings - revised Outputs rating.
Updated LVPECL Output Termination drawings.
Updated Schematic Layout.
Ordering Information Table - add "Lead Free" par t numbers.
Features Section - added "Series resonant" to cr ystal bullet.
T1
3
T6
1
6
C
10
T1
D
D
84329AV
Date
03/15/02
B
B
Description of Change
Added Cr ystal Input and Oscillator Interface section.
Updated Parallel & Serial Load Operations diagram.
12
2
3
5
8
11
18
1
www.icst.com/products/hiperclocks.html
19
1/24/03
1/29/03
4/3/03
6/15/04
12/15/04
REV. D DECEMBER 15, 2004