Z86C33/C43 CP95DZ80202 CUSTOMER PROCUREMENT SPECIFICATION Z86C33/C43 CMOS Z8® CONSUMER CONTROLLER PROCESSOR FEATURES Part Z86C33 Z86C43 ROM (KB) 4 4 RAM* (Bytes) 237 236 Speed (MHz) 12, 16 12, 16 ■ 32 Input/Output Lines (C43) 24 Input/Output Lines (C33) ■ Vectored, Prioritized Interrupts with Programmable Polarity ■ Two Analog Comparators ■ Two Programmable 8-Bit Counter/Timers, Each with Two 6-Bit Programmable Prescaler * General-Purpose ■ 40-Pin DIP, 44-Pin PLCC and QFP Packages (C43) 28-Pin DIP, 28-Pin SOIC (C33) ■ 3.0- to 5.5-Volt Operating Range ■ Low-Power Consumption ■ Watch-Dog Timer (WDT)/Power-On Reset (POR) ■ –40°C to +105°C Operating Range ■ On-Chip Oscillator that Accepts a Crystal, Ceramic Resonator, LC, RC, or External Clock ■ Expanded Register File (ERF) ■ RAM and ROM Protect GENERAL DESCRIPTION The Z86C33/C43 Consumer Controller Processor (CCP™) is a member of Zilog's Z8® single-chip microcontroller family with enhanced wake-up circuitry, programmable Watch-Dog Timers (WDT), and low-noise/EMI options. These enhancements result in a more efficient, costeffective design and provide the user with increased design flexibility over the standard Z8 microcontroller core. This low-power consumption CMOS microcontroller offers fast execution, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, and easy hardware/software system expansion. The Z86C33/C43 features an Expanded Register File (ERF) to allow access to register-mapped peripheral and I/O circuits. Four basic address spaces are available to support this wide range of configurations: Program Memory, Register File, Data Memory, and ERF. The Register File is composed of 236 bytes of general-purpose registers, four I/O port registers, and 15 control and status registers. The ERF consists of three control registers For applications demanding powerful I/O capabilities, the Z86C33 provides 24 pins, and the Z86C43 provides 32 pins dedicated to input and output. These lines are configurable under software control to provide timing, CP95DZ80202 9/95 status signals, parallel I/O with or without handshake, and address/data bus for interfacing external memory. To unburden the system from coping with real-time tasks such as counting/timing and data communication, the Z86C33/C43 offers two on-chip counter/timers with a large number of user-selectable modes. With ROM/ROMless selectivity, the Z86C43 provides both external memory and pre-programmed ROM, which enables this Z8 microcontroller to be used in high-volume applications, or where code flexibility is required. Notes: All Signals with a preceding front slash, "/", are active Low, e.g.: B//W (WORD is active Low); /B/W (BYTE is active Low, only). Power connections follow conventional descriptions below: Connection Circuit Device Power Ground VCC GND VDD VSS 1 Z86C33/C43 CP95DZ80202 GENERAL DESCRIPTION (Continued) (C43 Only) Output Input Vcc GND Machine Timing & Inst. Control Port 3 Counter/ Timers (2) RESET WDT, POR ALU FLAG Interrupt Control Two Analog Comparators Prg. Memory 4K Register Pointer Register File Port 0 Port 2 4 I/O (Bit Programmable) Program Counter Port 1 4 Address or I/O (Nibble Programmable) Functional Block Diagram 2 XTAL /AS /DS R//W /RESET 8 Address/Data or I/O (Byte Programmable) (C43 Only) Z86C33/C43 CP95DZ80202 PIN DESCRIPTION 28-Pin DIP/SOIC Pin Identification P25 1 28 P24 P26 2 27 P23 P27 3 26 P22 P04 4 25 P21 P05 5 24 P20 P06 6 23 P03 22 VSS Z86C33 P07 7 VDD 8 21 P02 XTAL2 9 20 P01 XTAL1 10 19 P00 P31 11 18 P30 P32 12 17 P36 P33 13 16 P37 P34 14 15 P35 Pin # Symbol Function Direction 1-3 4-7 8 9 Port 2, Pins 5,6,7 Port 0, Pins 4,5,6,7 Power Supply Crystal Oscillator In/Output In/Output Output 10 XTAL1 11-13 P33-31 14-15 P35-4 16 P37 17 P36 Crystal Oscillator Port 3, Pins 1,2,3 Port 3, Pins 4,5 Port 3, Pin 7 Port 3, Pin 6 Input Fixed Input Fixed Output Fixed Output Fixed Output 18 P30 19-21 P02-00 22 VSS 23 P03 24-28 P24-20 Port 3, Pin 0 Port 0, Pins 0,1,2 Ground Port 0, Pin 3 Port 2, Pins 0,1,2,3,4 Fixed Input In/Output P27-25 P07-04 VDD XTAL2 In/Output In/Output 28-Pin DIP Pin Configuration P25 P26 P27 P04 P05 P06 P07 VDD XTAL2 XTAL1 P31 P32 P33 P34 1 2 3 4 5 6 7 8 9 10 11 12 13 14 Z86C33 28 27 26 25 24 23 22 21 20 19 18 17 16 15 P24 P23 P22 P21 P20 P03 VSS P02 P01 P00 P30 P36 P37 P35 28-Pin SOIC Pin Configuration 3 Z86C33/C43 CP95DZ80202 PIN DESCRIPTION (Continued) R//W 1 40 /DS P25 2 39 P24 P26 3 38 P23 P27 4 37 P22 P04 5 36 P21 P05 6 35 P20 P06 7 34 P03 P14 8 33 P13 P15 9 32 P12 31 GND Z86C43 P07 10 VCC 11 30 P02 P16 12 29 P11 P17 13 28 P10 XTAL2 14 27 P01 XTAL1 15 26 P00 P31 16 25 P30 P32 17 24 P36 P33 18 23 P37 P34 19 22 P35 20 21 /RESET /AS 40-Pin DIP Assignments 40-Pin Dual-In-Line Package Pin Identification 4 Pin # Symbol Function Direction Pin # Symbol Function Direction 1 2-4 5-7 8-9 R//W P25-27 P04-06 P14-15 Read/Write Port 2, Pins 5,6,7 Port 0, Pins 4,5,6 Port 1, Pins 4,5 Output In/Output In/Output In/Output 22 23 24 25 P35 P37 P36 P30 Port 3, Pin 5 Port 3, Pin 7 Port 3, Pin 6 Port 3, Pin 0 Output Output Output Input 10 11 12-13 14 P07 VCC P16-17 XTAL2 Port 0, Pin 7 In/Output Power Supply Port 1, Pins 6,7 In/Output Crystal, Oscillator Clock Output 26-27 28-29 30 31 P00-01 P10-11 P02 GND Port 0, Pin 0,1 Port 1, Pin 0,1 Port 0, Pin 2 Ground In/Output In/Output In/Output 15 16-18 19 20 21 XTAL1 P31-33 P34 /AS /RESET Crystal, Oscillator Clock Port 3, Pins 1,2,3 Port 3, Pin 4 Address Strobe Reset 32-33 34 35-39 40 P12-13 P03 P20-24 /DS Port 1, Pin 2,3 Port 0, Pin 3 Port 2, Pin 0,1,2,3,4 Data Strobe In/Output In/Output In/Output Output Input Input Output Output Input Z86C33/C43 CP95DZ80202 GND GND P02 3 2 1 44 43 42 41 40 P00 P12 4 P01 P13 5 P10 P03 6 P11 P20 PIN DESCRIPTION (Continued) P21 7 39 P30 P22 8 38 P36 P23 9 37 P37 P24 10 36 P35 /DS 11 35 /RESET N/C 12 34 R//RL R//W 13 33 /AS P25 14 32 P34 P26 15 31 P33 P27 16 30 P32 P04 17 29 P31 Z86C43 XTAL1 XTAL2 P17 P16 VCC VCC P07 P15 P14 P06 P05 18 19 20 21 22 23 24 25 26 27 28 44-Pin PLCC Pin Assignments 44-Pin PLCC Pin Identification Pin # Symbol Function Direction Pin # Symbol Function Direction 1-2 3-4 5 6-10 11 GND P12-13 P03 P20-24 /DS Ground Port 1, Pins 2,3 Port 0, Pin 3 Port 2, Pins 0,1,2,3,4 Data Strobe In/Output In/Output In/Output Output 28 29-31 32 33 34 XTAL1 P31-33 P34 /AS R//RL Crystal, Oscillator Clock Port 3, Pins 1,2,3 Port 3, Pin 4 Address Strobe ROM/ROMless Control Input Input Output Output Input 12 13 14-16 17-19 20-21 N/C R//W P25-27 P04-06 P14-15 Not Connected Read/Write Port 2, Pins 5,6,7 Port 0, Pins 4,5,6 Port 1, Pins 4,5 Output In/Output In/Output In/Output 35 36 37 38 39 /RESET P35 P37 P36 P30 Reset Port 3, Pin 5 Port 3, Pin 7 Port 3, Pin 6 Port 3, Pin 0 Input Output Output Output Input 22 23,24 25-26 27 P07 VCC P16-17 XTAL2 Port 0, Pin 7 In/Output Power Supply Port 1, Pins 6,7 In/Output Crystal, Oscillator Clock Output Port 0, Pins 0,1 Port 1, Pins 0,1 Port 0, Pin 2 In/Output In/Output In/Output 40-41 P00-01 42-43 P10-11 44 P02 5 Z86C33/C43 CP95DZ80202 P00 P01 P10 P11 P02 GND GND P12 P13 P03 P20 PIN DESCRIPTION (Continued) 33 32 31 30 29 28 27 26 25 24 23 P21 34 22 P30 P22 35 21 P36 P23 36 20 P37 P24 37 19 P35 /DS 38 18 /RESET N/C 39 17 R//RL R//W 40 16 /AS P25 41 15 P34 P26 42 14 P33 P27 43 13 P32 P04 44 12 P31 3 4 5 6 7 8 9 10 11 P06 P14 P15 P07 VCC VCC P16 P17 XTAL1 2 XTAL2 1 P05 Z86C43 44-Pin QFP Pin Assignments 44-Pin QFP Pin Identification 6 Pin # Symbol Function Direction Pin # Symbol Function Direction 1-2 3-4 5 6-7 8-9 P05-06 P14-15 P07 VCC P16-17 Port 0, Pins 5,6 Port 1, Pins 4,5 Port 0, Pin 7 Power Supply Port 1 Pins 6,7 In/Output In/Output In/Output In/Output 21 22 23-24 25-26 27 P36 P30 P00-01 P10-11 P02 Port 3, Pin 6 Port 3, Pin 0 Port 0, Pins 0,1 Port 1, Pins 0,1 Port 0, Pin 2 Output Input In/Output In/Output In/Output 10 11 12-14 15 16 XTAL2 XTAL1 P31-33 P34 /AS Crystal, Oscillator Clock Crystal, Oscillator Clock Port 3, Pins 1,2,3 Port 3, Pin 4 Address Strobe Output Input Input Output Output 28-29 30-31 32 33-37 38 GND P12-13 P03 P20-24 /DS Ground Port 1, Pins 2,3 Port 0, Pin 3 Port 2, Pins 0,1,2,3,4 Data Strobe In/Output In/Output In/Output Output 17 18 19 20 R//RL /RESET P35 P37 ROM/ROMless Control Reset Port 3, Pin 5 Port 3, Pin 7 Input Input Output Output 39 40 41-43 44 N/C R//W P25-27 P04 Not Connected Read/Write Port 2, Pins 5,6,7 Port 0, Pin 4 Output In/Output In/Output Z86C33/C43 CP95DZ80202 ABSOLUTE MAXIMUM RATINGS Symbol Description Min Max Units VCC TSTG TA Supply Voltage (*) –0.3 Storage Temp –65 Oper Ambient Temp Power Dissipation +7.0 +150 V C C W 2.2 Notes: * Voltage on all pins with respect to GND. See Ordering Information. Stress greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period may affect device reliability. STANDARD TEST CONDITIONS The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (see Test Load Diagram). From Output Under Test 150 pF Test Load Diagram CAPACITANCE TA = 25°C, VCC = GND = 0V, f = 1.0 MHz, Unmeasured pins to GND Parameter Input capacitance Output capacitance I/O capacitance Max 12 pF 12 pF 12 pF 7 Z86C33/C43 CP95DZ80202 DC ELECTRICAL CHARACTERISTICS Sym Parameter Max Input Voltage VCC Note [3] 3.0V 5.5V VCH Clock Input High Voltage 3.0V 5.5V VCL Clock Input Low Voltage VIH Input High Voltage VIL Input Low Voltage VOH1 Output High Voltage VOL1 Output Low Voltage VOL2 Output Low Voltage VRH Reset Input High Voltage 3.0V 5.5V Reset Input Low Voltage 3.0V 5.5V VRl TA = 0° C to +70°C Min Max TA = –40°C to +105°C Typical [13] Min Max @ 25°C Units Conditions 7 7 7 7 V V IIN < 250 µA IIN < 250 µA Notes 0.7 VCC 0.7 VCC VCC+0.3 VCC+0.3 0.7 VCC 0.7 VCC VCC+0.3 VCC+0.3 1.3 2.5 V V Driven by External Clock Generator Driven by External Clock Generator 3.0V 5.5V 3.0V 5.5V GND-0.3 GND-0.3 0.7 VCC 0.7 VCC 0.2 VCC 0.2 VCC VCC+0.3 VCC+0.3 GND-0.3 GND-0.3 0.7 VCC 0.7 VCC 0.2 VCC 0.2 VCC VCC+0.3 VCC+0.3 0.7 1.5 1.3 2.5 V V V V Driven by External Clock Generator Driven by External Clock Generator 3.0V 5.5V 3.0V 5.5V GND-0.3 0.2 VCC GND-0.3 0.2 VCC VCC-0.4 VCC-0.4 GND-0.3 0.2 VCC GND-0.3 0.2 VCC VCC-0.4 VCC-0.4 0.7 1.5 3.1 4.8 V V V V IOH = -2.0 mA IOH = -2.0 mA [8] [8] 0.2 0.1 0.3 0.3 V V V V IOL = +4.0 mA IOL = +4.0 mA IOL = +6 mA IOL = +12 mA [8] [8] [8] [8] 1.5 2.1 1.1 1.7 V V V V 25 25 2 2 10 10 <1 <1 mV mV µA µA 2 2 -130 -180 <1 <1 -25 -40 µA µA µA µA VIN = OV, VCC VIN = OV, VCC 3.0V 5.5V 3.0V 5.5V 0.6 0.4 1.2 1.2 .8 VCC VCC .8 VCC VCC GND-0.3 0.2 VCC GND-0.3 0.2 VCC .8 VCC VCC .8 VCC VCC GND-0.3 0.2 VCC GND-0.3 0.2 VCC VOFFSET Comparator Input Offset Voltage IIL Input Leakage 3.0V 5.5V 3.0V 5.5V IOL Output Leakage IIR Reset Input Current 3.0V 5.5V 3.0V 5.5V ICC Supply Current 3.0V 5.5V 3.0V 5.5V 20 25 15 20 20 25 15 20 7 20 5 15 mA mA mA mA @ 16 MHz @ 16 MHz @ 12 MHz @ 12 MHz [4] [4] [4] [4] ICC1 Standby Current 3.0V 5.5V 3.0V 5.5V 4.5 8 3.4 7.0 4.5 8 3.4 7.0 2.0 3.7 1.5 2.9 mA mA mA mA HALT Mode VIN = OV, VCC @ 16 MHz HALT Mode VIN = OV, VCC @ 16 MHz Clock Divide-by-16 @ 16 MHz Clock Divide-by-16 @ 16 MHz [4] [4] [4] [4] ICC2 Standby Current 3.0V 8 8 1 µA 5.5V 10 10 2 µA 3.0V 500 600 310 µA 5.5V 800 1000 600 µA STOP Mode VIN = OV, VCC WDT is not Running STOP Mode VIN = OV, VCC WDT is not Running STOP Mode VIN = OV, VCC WDT is Running STOP Mode VIN = OV, VCC WDT is Running 8 -1 -1 -1 -1 25 25 2 2 0.6 0.4 1.2 1.2 1 1 -130 -180 -1 -1 -1 -1 [10] [10] VIN = OV, VCC VIN = OV, VCC [6,11] [6,11] [6,11,14] [6,11,14] Z86C33/C43 CP95DZ80202 DC ELECTRICAL CHARACTERISTICS (Continued) Sym Parameter VCC Note [3] TA = 0° C to +70°C Min Max TA = –40°C to +105°C Min Max Typical [13] @ 25°C Units Conditions Notes VICR Input Common Mode Voltage Range 3.0V 5.5V 0 0 VCC-1.0V VCC-1.0V 0 0 VCC-1.5V VCC-1.5V IALL Auto Latch Low Current IALH Auto Latch High Current 3.0V 5.5V 3.0V 5.5V 0.7 1.4 -0.6 -1.0 8 15 -5 -8 0.7 1.4 -0.6 -1.0 10 20 -7 -10 2.4 4.7 -1.8 -3.8 µA µA µA µA OV < VIN < VCC OV < VIN < VCC OV < VIN < VCC OV < VIN < VCC [9] [9] [9] [9] VLV VCC Low Voltage Protection Voltage 2.05 2.95 1.8 3.3 2.6 V 2 MHz max Int. CLK Freq. [7] VOH Output High Voltage (Low EMI Mode) 3.3V 5.0V 3.1 4.8 V V IOH = -0.5 mA IOH = -0.5 mA VOL Output Low Voltage (Low EMI Mode) 3.3V 5.0V 0.2 0.1 V V IOL = 1.0 mA IOL = 1.0 mA VCC-0.4 VCC-0.4 VCC-0.4 VCC-0.4 0.6 0.4 0.6 0.4 V V [10] [10] Notes: Typ Max Unit Freq [1] ICC1 Clock-Driven 0.3 mA 5 mA 8 MHz Resonator or Crystal 3.0 mA 5 mA 8 MHz [5] [2] GND = 0V. [3] The VDD voltage specification of 3.0V guarantees 3.3V ± 0.3V, and the VDD voltage specification of 5.5V guarantees 5.0V ± 0.5V. [4] All outputs unloaded, I/O pins floating, inputs at rail. [5] CL1 = CL2 = 10 pF. [6] Same as note [4] except inputs at VCC. [7] The VLV voltage increases as the temperature decreases and will overlap lower VCC operating region. [8] Standard Mode (not Low EMI). [9] Auto Latch (Mask Option) selected. [10] For analog comparator, inputs when analog comparators are enabled. [11] Clock must be forced Low, when XTAL 1 is clock-driven and XTAL2 is floating. [12] Excludes clock pins. [13] Typicals are at VCC = 5.0V and 3.3V. [14] Internal RC selected. 9 Z86C33/C43 CP95DZ80202 AC CHARACTERISTICS External I/O or Memory Read and Write Timing Diagram (C43 Only) R//W 13 12 19 Port 0, /DM 16 Port 1 20 3 18 A7 - A0 1 D7 - D0 IN 2 9 /AS 8 11 4 5 /DS (Read) 6 17 10 Port1 A7 - A0 D7 - D0 OUT 14 15 7 /DS (Write) External I/O or Memory Read/Write Timing (Z86C43 Only) 10 Z86C33/C43 CP95DZ80202 AC CHARACTERISTICS External I/O or Memory Read and Write Timing Table (C43 Only) (SCLK/TCLK = XTAL/2) No Symbol Parameter 1 TdA(AS) Address Valid to /AS Rise Delay 2 TdAS(A) /AS Rise to Address Float Delay 3 TdAS(DR) /AS Rise to Read Data Req’d Valid 4 TwAS /AS Low Width 5 TdAS(DS) Address Float to /DS Fall 6 TwDSR /DS (Read) Low Width 7 TwDSW /DS (Write) Low Width Note [3] VCC 3.0 5.5 3.0 5.5 TA=–0°C to 70°C 12 MHz 16 MHz Min Max Min Max TA = –40°C to +105°C 12 MHz 16 MHz Min Max Min Max 35 35 45 45 35 35 45 45 25 25 35 35 ns ns [2] 180 180 55 55 40 40 55 55 40 40 3.0 5.5 3.0 5.5 0 0 200 200 0 0 135 135 0 0 200 200 0 0 135 135 ns ns ns ns 3.0 5.5 3.0 5.5 110 110 80 80 110 110 80 80 ns ns ns ns 3.00 5.5 3.0 5.5 0 0 45 55 0 0 50 50 0 0 45 55 0 0 50 50 ns ns ns ns 3.0 5.5 3.0 5.5 30 45 45 45 35 35 25 25 30 45 45 45 35 55 25 25 ns ns ns ns [2] 3.0 5.5 14 TdDW(DSW) Write Data Valid to /DS Fall (Write) Delay 3.0 5.5 45 45 55 55 35 35 25 25 45 45 55 55 35 35 25 25 ns ns ns ns [2] 15 TdDS(DW) /DS Rise to Write Data Not Valid Delay 3.0 5.5 3.0 5.5 45 45 35 35 45 45 35 35 ns ns ns ns 3.0 5.5 3.0 5.5 65 65 35 35 45 45 45 45 10 TdDS(A) /DS Rise to Address Active Delay 11 TdDS(AS) /DS Rise to /AS Fall Delay 12 TdR/W(AS) R//W Valid to /AS Rise Delay 13 TdDS(R/W) /DS Rise to R//W Not Valid 16 TdA(DR) Address Valid to Read Data Req’d Valid 17 TdAS(DS) /AS Rise to /DS Fall Delay 18 TdDM(AS) /DM Valid to /AS Fall Delay 19 TdDS(DM) /DS Rise to DM Valid Delay 20 ThDS(AS) /DS Valid to Address Valid Hold Time 150 150 75 75 310 310 Notes: [1] When using extended memory timing add 2 TpC. [2] Timing numbers given are for minimum TpC. [3] The VCC voltage specification of 3.0V guarantees 3.3V ± 0.3V, and the VDD voltage specification of 5.5V guarantees 5.0V ± 0.5V. 250 250 [2] ns ns ns ns 9 ThDR(DS) Read Data to /DS Rise Hold Time 180 180 ns Notes 3.0 5.5 3.0 5.5 8 TdDSR(DR) /DS Fall to Read Data Req’d Valid 250 250 25 25 35 35 Units 150 150 230 230 45 45 30 30 35 35 35 35 75 75 310 310 65 65 35 35 45 45 45 45 230 230 45 45 30 30 35 35 35 35 ns ns ns ns ns ns ns ns [1,2] [2] [1,2] [1,2] [1,2] [2] [2] [2] [2] [2] [1,2] [2] [2] Standard Test Load All timing references use 0.7 VCC for a logic 1 and 0.2 VCC for a logic 0. 11 Z86C33/C43 CP95DZ80202 AC ELECTRICAL CHARACTERISTICS Additional Timing Diagram 3 1 Clock 2 7 2 3 7 TIN 4 5 6 IRQN 8 9 Clock Setup 11 Stop Mode Recovery Source 10 Additional Timing 12 Z86C33/C43 CP95DZ80202 AC ELECTRICAL CHARACTERISTICS Additional Timing Table (SCLK/TCLK = XTAL/2) No Symbol Parameter 1 TpC Input Clock Period 2 TrC,TfC Clock Input Rise & Fall Times 3 TwC Input Clock Width 4 TwTinL Timer Input Low Width 5 TwTinH Timer Input High Width 6 TpTin Timer Input Period 7 TrTin, TfTin 8A TwIL Timer Input Rise & Fall Timer 8B TwIL Int. Request Low Time 9 Int. Request Input High Time TA = 0°C to +70°C 12 MHz 16 MHz Min Max Min Max TA =–4 0°C to +105°C 12 MHz 16 MHz Min Max Min Max 3.0V 5.5V 3.0V 5.5V 83 83 83 83 3.0V 5.5V 3.0V 5.5V 41 41 100 70 31 31 100 70 41 41 100 70 31 31 100 70 3.0V 5.5V 3.0V 5.5V 5TpC 5TpC 8TpC 8TpC 5TpC 5TpC 8TpC 8TpC 5TpC 5TpC 8TpC 8TpC 5TpC 5TpC 8TpC 8TpC VCC Note [6] DC DC 15 15 62.5 62.5 62.5 62.5 100 70 100 70 100 70 100 70 3.0V 5.5V 3.0V 5.5V 5TpC 5TpC 5TpC 5TpC 5TpC 5TpC 5TpC 5TpC 5TpC 5TpC 5TpC 5TpC 5TpC 5TpC 5TpC 5TpC STOP Mode Recovery Width Spec 3.0V 5.5V Oscillator Startup Time 3.0V 5.5V 12 12 12 12 12 12 12 12 12 Twdt Watch-Dog Timer Delay Time 13 TPOR Power-On Reset Delay 7 3.5 14 7 28 14 112 56 3 1.5 TwIH 10 Twsm 11 Tost 3.0V 5.5V 3.0V 5.5V 3.0V 5.5V 3.0V 5.5V 3.0V 5.5V 100 100 DC DC 15 15 3.0V 5.5V 3.0V 5.5V Int. Request Low Time 100 100 DC DC 15 15 5TpC 5TpC 24 13 100 100 5TpC 5TpC 7 3.5 14 7 28 14 112 56 3 1.5 24 13 25 14 ns ns ns ns [1] [1] [1] [1] ns ns ns ns [1] [1] [1] [1] ns ns ns ns [1] [1] [1,2] [1,2] [1,3] [1,3] [1,2] [1,2] ns ns 5TpC 5TpC 7 3.5 14 7 28 14 112 56 3 1 Notes [1] [1] [1] [1] 100 100 5TpC 5TpC 7 3.5 14 7 28 14 112 56 3 1 DC DC 15 15 Units 25 14 [4] [4] ms ms ms ms ms ms ms ms ms ms D1, D0 0, 0 [5] 0, 0 [5] 0, 1 [5] 0, 1 [5] 1, 0 [5] 1, 0 [5] 1, 1 [5] 1, 1 [5] Notes: [1] Timing Reference uses 0.7 VCC for a logic 1 and 0.2 VCC for a logic 0. [2] Interrupt request via Port 3 (P31-P33). [3] Interrupt request via Port 3 (P30). [4] SMR-D5 = 0. [5] Reg. WDTMR. [6] The VCC voltage specification of 3.0V guarantees 3.3V ± 0.3V, and the VDD voltage specification of 5.5V guarantees 5.0V ± 0.5V. 13 Z86C33/C43 CP95DZ80202 AC ELECTRICAL CHARACTERISTICS Additional Timing Table (Divide-By-One Mode, SCLK/TCLK = XTAL) VCC Note [6] No Symbol Parameter 1 TpC Input Clock Period 2 TrC,TfC Clock Input Rise & Fall Times 3 TwC Input Clock Width 4 TwTinL Timer Input Low Width 5 TwTinH Timer Input High Width 6 TpTin Timer Input Period 7 Timer Input Rise & Fall Timer 8A TrTin, TfTin TwIL 8B TwIL Int. Request Low Time 9 TwIH Int. Request Input High Time 10 Twsm 11 Tost STOP Mode Recovery Width Spec 3.0V 5.5V Oscillator Startup Time 3.0V 5.5V Int. Request Low Time TA = 0°C to +70°C TA = 40°C to +105°C 4 MHz 4 MHz Min Max Min Max 3.0V 5.5V 3.0V 5.5V 250 250 3.0V 5.5V 3.0V 5.5V 125 125 100 70 125 125 100 70 3.0V 5.5V 3.0V 5.5V 3TpC 3TpC 4TpC 4TpC 3TpC 3TpC 4TpC 4TpC 250 250 3.0V 5.5V 3.0V 5.5V 100 100 100 70 100 70 3.0V 5.5V 3.0V 5.5V 3TpC 3TpC 3TpC 3TpC 3TpC 3TpC 3TpC 2TpC 12 12 12 12 Notes: [1] Timing Reference uses 0.7 VCC for a logic 1 and 0.2 VCC for a logic 0. [2] Interrupt request via Port 3 (P31-P33). [3] Interrupt request via Port 3 (P30). [4] SMR-D5 = 1, POR STOP Mode Delay is on. [5] Reg. WDTMR. [6] The VCC voltage specification of 3.0V guarantees 3.3V ± 0.3V, and the VDD voltage specification of 5.5V guarantees 5.0V ± 0.5V. [7] SMR D1 = 0. [8] Maximum frequency for internal system clock is 4 MHz when using XTAL divide-by-one mode. [9] For RC and LC oscillator, and for oscillator driven by clock driver. 14 DC DC 25 25 5TpC 5TpC DC DC 25 25 Units Notes ns ns ns ns [1,7,8] [1,7,8] [1,7,8] [1,7,8] ns ns ns ns [1,7,8] [1,7,8] [1,7,8] [1,7,8] [1,7,8] [1,7,8] [1,7,8] [1,7,8] 100 100 ns ns ns ns [1,7,8] [1,7,8] [1,2,7,8] [1,2,7,8] [1,3,7,8] [1,3,7,8] [1,2,7,8] [1,2,7,8] ns ns 5TpC 5TpC [4,8] [4,8] [4,8,9] [4,8,9] Z86C33/C43 CP95DZ80202 AC ELECTRICAL CHARACTERISTICS Handshake Timing Diagrams Data In Valid Data In Next Data In Valid 1 2 3 /DAV (Input) Delayed DAV 4 5 RDY (Output) 6 Delayed RDY Input Handshake Timing Data Out Data Out Valid Next Data Out Valid 7 /DAV (Output) Delayed DAV 8 9 11 10 RDY (Input) Delayed RDY Output Handshake Timing 15 Z86C33/C43 CP95DZ80202 AC ELECTRICAL CHARACTERISTICS Handshake Timing Table No Symbol Parameter 1 TsDI(DAV) Data In Setup Time 2 ThDI(RDY) Data In Hold Time 3 TwDAV Data Available Width 4 TdDAVI(RDY) DAV Fall to RDY Fall Delay 5 TdDAVId(RDY) DAV Out to DAV Fall Delay 6 RDY0d(DAV) RDY Rise to DAV Fall Delay 7 TdD0(DAV) Data Out to DAV Fall Delay 8 TdDAV0(RDY) DAV Fall to RDY Fall Delay 9 TdRDY0(DAV) RDY Fall to DAV Rise Delay 10 TwRDY 11 TdRDY0d(DAV) RDY Rise to DAV Fall Delay RDY Width VCC Note [1] TA= 0°C to +70°C 12 MHz 16 MHz Min Max Min Max Direction Data 3.0V 5.5V 3.0V 5.5V 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 IN IN IN IN 3.0V 5.5V 3.0V 5.5V 155 110 155 110 155 110 155 110 IN IN IN IN 0 0 0 0 0 0 0 0 120 80 120 80 120 80 120 80 3.0V 5.5V 3.0V 5.5V 0 0 0 0 0 0 0 0 IN IN IN IN 3.0V 5.5V 3.0V 5.5V 42 42 0 0 31 31 0 0 42 42 0 0 31 31 0 0 OUT OUT OUT OUT 3.0V 5.5V 3.0V 5.5V 3.0V 5.5V 160 115 110 80 160 115 110 80 110 80 Notes: [1] Timing Reference uses 0.7 VCC for a logic 1 and 0.2 VCC for a logic 0. [2] The VCC voltage specification of 3.0V guarantees 3.3V ± 0.3V and the VDD voltage specification of 5.5V guarantees 5.0V ± 0.5V. 16 TA = –40°C to +105°C 12 Mhz 16 MHz Min Max Min Max 160 115 110 80 110 80 160 115 110 80 110 80 110 80 OUT OUT OUT OUT OUT OUT