ETC STK11C88-S45

STK11C88
32K x 8 nvSRAM
QuantumTrap™ CMOS
Nonvolatile Static RAM
FEATURES
DESCRIPTION
• 20ns, 25ns, 35ns and 45ns Access Times
The Simtek STK11C88 is a fast static RAM with a
nonvolatile, electrically erasable PROM element
incorporated in each static memory cell. The SRAM
can be read and written an unlimited number of
times, while independent nonvolatile data resides in
EEPROM. Data transfers from the SRAM to the
EEPROM (the STORE operation), or from EEPROM to
SRAM (the RECALL operation), take place using a
software sequence. Transfers from the EEPROM to
the SRAM (the RECALL operation) also take place
automatically on restoration of power.
• STORE to EEPROM Initiated by Software
• RECALL to SRAM Initiated by Software or
Power Restore
• 10mA Typical ICC at 200ns Cycle Time
• Unlimited READ, WRITE and RECALL Cycles
• 1,000,000 STORE Cycles to EEPROM
• 100-Year Data Retention in EEPROM
• Commercial and Industrial Temperatures
• 28-Pin PDIP and SOIC Packages
The STK11C88 is pin-compatible with industrystandard SRAMs.
BLOCK DIAGRAM
PIN CONFIGURATIONS
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
STORE
STATIC RAM
ARRAY
512 x 512
RECALL
STORE/
RECALL
CONTROL
SOFTWARE
DETECT
INPUT BUFFERS
A5
A6
A7
A8
A9
A11
A12
A13
A14
ROW DECODER
EEPROM ARRAY
512 x 512
COLUMN I/O
1
28
2
27
3
26
4
25
5
24
6
23
7
22
8
21
9
20
10
19
11
18
12
17
13
16
14
15
VCC
W
A13
A8
A9
A11
G
A10
E
DQ7
DQ6
DQ5
DQ4
DQ3
28 - 300 PDIP
28 - 600 PDIP
28 - 300 SOIC
28 - 350 SOIC
PIN NAMES
COLUMN DEC
A0 A1 A2 A3 A4A10
G
E
W
July 1999
A0 - A13
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
VSS
5-1
A0 - A14
Address Inputs
W
Write Enable
DQ0 - DQ7
Data In/Out
E
Chip Enable
G
Output Enable
VCC
Power (+5V)
VSS
Ground
STK11C88
ABSOLUTE MAXIMUM RATINGSa
Voltage on Input Relative to VSS . . . . . . . . . . –0.6V to (VCC + 0.5V)
Voltage on DQ0-7 . . . . . . . . . . . . . . . . . . . . . . –0.5V to (VCC + 0.5V)
Temperature under Bias . . . . . . . . . . . . . . . . . . . . . –55°C to 125°C
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150°C
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1W
DC Output Current (1 output at a time, 1s duration) . . . . . . . . 15mA
Note a: Stresses greater than those listed under “Absolute Maximum
Ratings” may cause permanent damage to the device. This is a
stress rating only, and functional operation of the device at conditions above those indicated in the operational sections of this
specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
(VCC = 5.0V ± 10%)b
DC CHARACTERISTICS
SYMBOL
ICC
1
ICC
2
ICC
c
Average VCC Current
d
c
3
MAX
NOTES
MAX
110
97
80
70
N/A
100
85
70
mA
mA
mA
mA
tAVAV = 20ns
tAVAV = 25ns
tAVAV = 35ns
tAVAV = 45ns
Average VCC Current during STORE
3
3
mA
All Inputs Don’t Care, VCC = max
Average VCC Current at tAVAV = 200ns
5V, 25°C, Typical
10
10
mA
W ≥ (V CC – 0.2V)
All Others Cycling, CMOS Levels
35
30
25
22
N/A
31
26
23
mA
mA
mA
mA
tAVAV = 20ns, E ≥ VIH
tAVAV = 25ns, E ≥ VIH
tAVAV = 35ns, E ≥ VIH
tAVAV = 45ns, E ≥ VIH
750
750
µA
E ≥ (V CC - 0.2V)
All Others VIN ≤ 0.2V or ≥ (VCC – 0.2V)
e
Average VCC Current
(Standby, Cycling TTL Input Levels)
ISB
e
VCC Standby Current
(Standby, Stable CMOS Input Levels)
2
INDUSTRIAL
MIN
UNITS
ISB
1
COMMERCIAL
MIN
PARAMETER
IILK
Input Leakage Current
±1
±1
µA
VCC = max
VIN = VSS to VCC
IOLK
Off-State Output Leakage Current
±5
±5
µA
VCC = max
VIN = VSS to VCC, E or G ≥ VIH
VIH
Input Logic “1” Voltage
2.2
VCC + .5
2.2
VCC + .5
V
All Inputs
VSS – .5
0.8
VSS – .5
0.8
VIL
Input Logic “0” Voltage
VOH
Output Logic “1” Voltage
VOL
Output Logic “0” Voltage
TA
Operating Temperature
Note b:
Note c:
Note d:
Note e:
2.4
0.4
0
V
All Inputs
V
IOUT = – 4mA
0.4
V
IOUT = 8mA
85
°C
2.4
70
–40
The STK11C88-20 requires VCC = 5.0V ± 5% supply to operate at specified speed.
ICC and ICC are dependent on output loading and cycle rate. The specified values are obtained with outputs unloaded.
1
3
ICC is the average current required for the duration of the STORE cycle (tSTORE ) .
2
E ≥ VIH will not produce standby current levels until any nonvolatile cycle in progress has timed out.
AC TEST CONDITIONS
5.0V
Input Pulse Levels . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0V to 3V
Input Rise and Fall Times . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ≤ 5ns
Input and Output Timing Reference Levels . . . . . . . . . . . . . . . 1.5V
Output Load . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Figure 1
CAPACITANCEf
(TA = 25°C, f = 1.0MHz)
480 Ohms
OUTPUT
255 Ohms
SYMBOL
PARAMETER
MAX
UNITS
CONDITIONS
CIN
Input Capacitance
5
pF
∆V = 0 to 3V
COUT
Output Capacitance
7
pF
∆V = 0 to 3V
Note f:
30 pF
INCLUDING
SCOPE AND
FIXTURE
These parameters are guaranteed but not tested.
Figure 1: AC Output Loading
July 1999
5-2
STK11C88
(VCC = 5.0V + 10%)b
SRAM READ CYCLES #1 & #2
SYMBOLS
NO.
STK11C88-20
STK11C88-25
STK11C88-35
STK11C88-45
PARAMETER
#1, #2
UNITS
Alt.
MIN
MAX
MIN
MAX
MIN
MAX
MIN
MAX
1
tELQV
tACS
Chip Enable Access Time
2
tAVAVg
tRC
Read Cycle Time
3
tAVQVh
tAA
Address Access Time
22
25
35
45
ns
4
tGLQV
tOE
Output Enable to Data Valid
8
10
15
20
ns
5
tAXQXh
tOH
Output Hold after Address Change
5
6
tELQX
tLZ
Chip Enable to Output Active
5
7
tEHQZi
tHZ
Chip Disable to Output Inactive
8
tGLQX
tOLZ
Output Enable to Output Active
9
tGHQZi
tOHZ
Output Disable to Output Inactive
10
tELICCHf
tPA
Chip Enable to Power Active
tPS
Chip Disable to Power Standby
11
tEHICCL
e, f
20
20
25
25
5
0
5
0
0
0
25
13
0
25
35
2
tAVAV
ADDRESS
3
tAVQV
tAXQX
DATA VALID
SRAM READ CYCLE #2: E Controlledg
2
tAVAV
ADDRESS
1
11
tELQV
tEHICCL
6
tELQX
E
7
tEHQZ
G
9
tGHQZ
4
8
tGLQV
tGLQX
DQ (DATA OUT)
DATA VALID
10
tELICCH
ICC
July 1999
ACTIVE
STANDBY
5-3
15
ns
ns
ns
45
SRAM READ CYCLE #1: Address Controlledg, h
DQ (DATA OUT)
ns
0
Note g: W must be high during SRAM READ cycles and low during SRAM WRITE cycles.
Note h: I/O state assumes E, G < VIL and W > VIH; device is continuously selected.
Note i: Measured ± 200mV from steady state output voltage.
5
ns
15
0
10
0
ns
5
13
ns
ns
5
10
7
45
45
5
5
7
35
35
ns
STK11C88
(VCC = 5.0V + 10%)b
SRAM WRITE CYCLES #1 & #2
SYMBOLS
STK11C88-20
NO.
STK11C88-25
STK11C88-35
STK11C88-45
PARAMETER
UNITS
#1
#2
Alt.
MIN
MAX
MIN
MAX
MIN
MAX
MIN
MAX
12
tAVAV
tAVAV
tWC
Write Cycle Time
20
25
35
45
ns
13
tWLWH
tWLEH
tWP
Write Pulse Width
15
20
25
30
ns
14
tELWH
tELEH
tCW
Chip Enable to End of Write
15
20
25
30
ns
15
tDVWH
tDVEH
tDW
Data Set-up to End of Write
8
10
12
15
ns
16
tWHDX
tEHDX
tDH
Data Hold after End of Write
0
0
0
0
ns
17
tAVWH
tAVEH
tAW
Address Set-up to End of Write
15
20
25
30
ns
18
tAVWL
tAVEL
tAS
Address Set-up to Start of Write
0
0
0
0
ns
19
tWHAX
tEHAX
tWR
Address Hold after End of Write
0
0
0
0
ns
20
tWLQZi, j
tWZ
Write Enable to Output Disable
21
tWHQX
tOW
Output Active after End of Write
7
10
5
5
13
5
5
Note j: If W is low when E goes low, the outputs remain in the high-impedance state.
Note k: E or W must be ≥ VIH during address transitions.
SRAM WRITE CYCLE #1: W Controlledk
12
tAVAV
ADDRESS
19
tWHAX
14
tELWH
E
17
tAVWH
18
tAVWL
13
tWLWH
W
15
tDVWH
DATA IN
DATA OUT
16
tWHDX
DATA VALID
20
tWLQZ
HIGH IMPEDANCE
PREVIOUS DATA
21
tWHQX
SRAM WRITE CYCLE #2: E Controlledk
12
tAVAV
ADDRESS
14
tELEH
18
tAVEL
19
tEHAX
E
17
tAVEH
13
tWLEH
W
15
tDVEH
DATA IN
DATA OUT
July 1999
16
tEHDX
DATA VALID
HIGH IMPEDANCE
5-4
15
ns
ns
STK11C88
(VCC = 5.0V + 10%)b
STORE INHIBIT/POWER-UP RECALL
SYMBOLS
STK11C88
NO.
PARAMETER
Standard
22
tRESTORE
Power-up RECALL Duration
23
tSTORE
STORE Cycle Duration
24
VSWITCH
Low Voltage Trigger Level
25
VRESET
Low Voltage Reset Level
Note l:
UNITS NOTES
MIN
4.0
MAX
550
µs
10
ms
4.5
V
3.9
V
tRESTORE starts from the time VCC rises above VSWITCH.
STORE INHIBIT/POWER-UP RECALL
VCC
5V
24
VSWITCH
25
VRESET
STORE INHIBIT
OWER-UP RECALL
22
tRESTORE
DQ (DATA OUT)
POWER-UP
RECALL
July 1999
BROWN OUT
STORE INHIBIT
BROWN OUT
STORE INHIBIT
BROWN OUT
STORE INHIBIT
NO RECALL
(VCC DID NOT GO
BELOW VRESET)
NO RECALL
(VCC DID NOT GO
BELOW VRESET)
RECALL WHEN
VCC RETURNS
ABOVE VSWITCH
5-5
l
STK11C88
SOFTWARE STORE/RECALL MODE SELECTION
E
L
L
W
A13 - A0 (hex)
MODE
I/O
NOTES
H
0E38
31C7
03E0
3C1F
303F
0FC0
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Nonvolatile STORE
Output Data
Output Data
Output Data
Output Data
Output Data
Output High Z
m, n
H
0E38
31C7
03E0
3C1F
303F
0C63
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Nonvolatile RECALL
Output Data
Output Data
Output Data
Output Data
Output Data
Output High Z
m, n
Note m: The six consecutive addresses must be in the order listed. W must be high during all six consecutive cycles to enable a nonvolatile cycle.
Note n: While there are 15 addresses on the STK11C88, only the lower 14 are used to control software modes.
(VCC = 5.0V ± 10%)b
SOFTWARE STORE/RECALL CYCLEo, p
NO.
26
SYMBOLS
tAVAV
27
tAVEL
28
tELEHo
29
tELAXo
30
tRECALL
o
STK11C88-25
STK11C88-35
STK11C88-45
MIN
MIN
MIN
MIN
UNITS
STORE/RECALL Initiation Cycle Time
o
STK11C88-20
PARAMETER
MAX
20
MAX
25
MAX
35
MAX
45
ns
Address Set-up Time
0
0
0
0
ns
Clock Pulse Width
15
20
25
30
ns
Address Hold Time
15
20
20
20
ns
RECALL Duration
20
20
20
20
µs
Note o: The software sequence is clocked with E controlled reads.
Note p: The six consecutive addresses must be in the order listed in the Software STORE/RECALL Mode Selection Table: (0E38, 31C7, 03E0, 3C1F,
303F, 0FC0) for a STORE cycle or (0E38, 31C7, 03E0, 3C1F, 303F, 0C63) for a RECALL cycle. W must be high during all six consecutive
cycles.
SOFTWARE STORE/RECALL CYCLE: E Controlledp
26
26
tAVAV
ADDRESS
tAVAV
ADDRESS #1
27
tAVEL
ADDRESS #6
28
tELEH
E
29
tELAX
23
tSTORE
DQ (DATA
July 1999
DATA VALID
DATA VALID
5-6
30
/ tRECALL
HIGH IMPEDANCE
STK11C88
DEVICE OPERATION
SOFTWARE NONVOLATILE STORE
The STK11C88 is a versatile memory chip that provides several modes of operation. The STK11C88
can operate as a standard 32K x 8 SRAM. It has a
32K x 8 EEPROM shadow to which the SRAM information can be copied or from which the SRAM can
be updated in nonvolatile mode.
The STK11C88 software STORE cycle is initiated by
executing sequential READ cycles from six specific
address locations. During the STORE cycle an erase
of the previous nonvolatile data is first performed,
followed by a program of the nonvolatile elements.
The program operation copies the SRAM data into
nonvolatile memory. Once a STORE cycle is initiated, further input and output are disabled until the
cycle is completed.
NOISE CONSIDERATIONS
Note that the STK11C88 is a high-speed memory
and so must have a high-frequency bypass capacitor of approximately 0.1µF connected between Vcc
and Vss, using leads and traces that are as short as
possible. As with all high-speed CMOS ICs, normal
careful routing of power, ground and signals will
help prevent noise problems.
Because a sequence of READs from specific
addresses is used for STORE initiation, it is important that no other READ or WRITE accesses intervene in the sequence or the sequence will be
aborted and no STORE or RECALL will take place.
SRAM READ
To initiate the software STORE cycle, the following
READ sequence must be performed:
The STK11C88 performs a READ cycle whenever E
and G are low and W is high. The address specified
on pins A0-14 determines which of the 32,768 data
bytes will be accessed. When the READ is initiated
by an address transition, the outputs will be valid
after a delay of tAVQV (READ cycle #1). If the READ is
initiated by E or G, the outputs will be valid at tELQV or
at tGLQV, whichever is later (READ cycle #2). The data
outputs will repeatedly respond to address changes
within the tAVQV access time without the need for transitions on any control input pins, and will remain valid
until another address change or until E or G is
brought high.
1.
2.
3.
4.
5.
6.
0E38 (hex)
31C7 (hex)
03E0 (hex)
3C1F (hex)
303F (hex)
0FC0 (hex)
Valid READ
Valid READ
Valid READ
Valid READ
Valid READ
Initiate STORE cycle
The software sequence must be clocked with E controlled READs.
Once the sixth address in the sequence has been
entered, the STORE cycle will commence and the
chip will be disabled. It is important that READ cycles
and not WRITE cycles be used in the sequence,
although it is not necessary that G be low for the
sequence to be valid. After the tSTORE cycle time has
been fulfilled, the SRAM will again be activated for
READ and WRITE operation.
SRAM WRITE
A WRITE cycle is performed whenever E and W are
low. The address inputs must be stable prior to
entering the WRITE cycle and must remain stable
until either E or W goes high at the end of the cycle.
The data on the common I/O pins DQ0-7 will be written into the memory if it is valid tDVWH before the end
of a W controlled WRITE or tDVEH before the end of an
E controlled WRITE.
SOFTWARE NONVOLATILE RECALL
A software RECALL cycle is initiated with a sequence
of READ operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle,
the following sequence of READ operations must be
performed:
It is recommended that G be kept high during the
entire WRITE cycle to avoid data bus contention on
the common I/O lines. If G is left low, internal circuitry
will turn off the output buffers tWLQZ after W goes low.
July 1999
Read address
Read address
Read address
Read address
Read address
Read address
1.
2.
3.
4.
5.
6.
5-7
Read address
Read address
Read address
Read address
Read address
Read address
0E38 (hex)
31C7 (hex)
03E0 (hex)
3C1F (hex)
303F (hex)
0C63 (hex)
Valid READ
Valid READ
Valid READ
Valid READ
Valid READ
Initiate RECALL cycle
STK11C88
Internally, RECALL is a two-step procedure. First,
the SRAM data is cleared, and second, the nonvolatile information is transferred into the SRAM cells.
After the tRECALL cycle time the SRAM will once again
be ready for READ and WRITE operations. The
RECALL operation in no way alters the data in the
EEPROM cells. The nonvolatile data can be recalled
an unlimited number of times.
HARDWARE PROTECT
POWER-UP RECALL
The STK11C88 draws significantly less current
when it is cycled at times longer than 50ns. Figure 2
shows the relationship between ICC and READ cycle
time. Worst-case current consumption is shown for
both CMOS and TTL input levels (commercial temperature range, VCC = 5.5V, 100% duty cycle on
chip enable). Figure 3 shows the same relationship
for WRITE cycles. If the chip enable duty cycle is
less than 100%, only standby current is drawn
when the chip is disabled. The overall average current drawn by the STK11C88 depends on the following items: 1) CMOS vs. TTL input levels; 2) the
duty cycle of chip enable; 3) the overall cycle rate
for accesses; 4) the ratio of READs to WRITEs; 5)
During power up, or after any low-power condition
(VCC < VRESET), an internal RECALL request will be
latched. When VCC once again exceeds the sense
voltage of VSWITCH, a RECALL cycle will automatically
be initiated and will take tRESTORE to complete.
If the STK11C88 is in a WRITE state at the end of
power-up RECALL, the SRAM data will be corrupted.
To help avoid this situation, a 10K Ohm resistor
should be connected either between W and system
VCC or between E and system VCC.
The STK11C88 offers hardware protection against
inadvertent STORE operation during low-voltage
conditions. When VCC < VSWITCH, all software STORE
operations are inhibited.
LOW AVERAGE ACTIVE POWER
the operating temperature; 6) the Vcc level; and 7) I/
O loading.
Average Active Current (mA)
100
80
60
40
TTL
20
CMOS
0
50
)
100
July 1999
5-8
100
150
Cycle Time (ns)
200
STK11C88
ORDERING INFORMATION
STK11C88 - W 25 I
Temperature Range
Blank = Commercial (0 to 70°C)
I = Industrial (–40 to 85°C)
Access Time
20 = 20ns (Commercial only)
25 = 25ns
35 = 35ns
45 = 45ns
Package
W = Plastic 28-pin 600 mil DIP
P = Plastic 28-pin 300 mil DIP
S = Plastic 28-pin 350 mil SOIC
N = Plastic 28-pin 300 mil SOIC
July 1999
5-9