MURATA-PS ADC-208A

www.murata-ps.com
ADC-208A
8-Bit, 20MSPS CMOS Flash A/D (ADC-208 Compatible)
PRODUCT OVERVIEW
The ADC-208A utilizes an advanced VLSI 1.2
micron CMOS in providing 20MHz sampling rates
at 8-bits. The flexibility of the design architecture
and process delivers latch-up free operation
without external components and operation over
the full military range.
FEATURES
INPUT/OUTPUT CONNECTIONS
FUNCTION
Pin
24
VDD
Pin
■
8-bit flash A/D converter
1
■
20MHz sampling rate
2
The ADC-208A is mechanically and electrically equivalent to the ADC-208 Series, with the
exception of the OVERFLOW (pin 13) and ENABLE
(pins 11 and 12) functions. These functions are not
offered on the ADC-208A.
FUNCTION
BIT 8 (LSB)
CLOCK INPUT
–REFERENCE
23
BIT 7
3
22
BIT 6
4
ANA/DIG GND (VSS)
21
BIT 5
ANALOG INPUT
20
REF 1/4 FS
■
10MHz full-power bandwidth
■
Sample-hold not required
5
■
Low power CMOS
6
REF MIDPOINT
19
VDD
7
ANALOG INPUT
18
REF 3/4 FS
■
+5Vdc operation
8
ANA/DIG GND (VSS)
17
BIT 4
■
1.2 Micron CMOS
9
+REFERENCE
16
BIT 3
■
8-Bit latched outputs
10
VDD
15
BIT 2
11
N.C.
14
BIT 1 (MSB)
12
N.C.
13
N.C.
■
Surface-mount version
■
No missing codes
02
02
01
ANALOG INPUT
5,7
+REFERENCE
9
CLOCK
GENERATOR
2
CLOCK
Q
14
BIT 1
Q
15
BIT 2
Q
16
BIT 3
Q
17
BIT 4
Q
21
BIT 5
Q
22
BIT 6
Q
23
BIT 7
24
BIT 8
(LSB)
01
R2
D
D
G
R
G
Q
1Ω
¾ REFERENCE
D
18
G
D
G
Q
D
R
G
D
1Ω R2
MIDPOINT
REFERENCE
6
G
Q
R2
256 to
7 ENCODER
1Ω
¼ REFERENCE
D
G
20
R2
D
G
D
G
Q
D
R
G
R2
– REFERENCE
3
D
PINS 1, 10, 19 +5V
D
+VDD
G
Q
G
DIGITAL GND
PINS 4-8
ANALOG GND
For full details go to
www.murata-ps.com/rohs
Figure 1. ADC-208A Block Diagram
www.murata-ps.com
Technical enquiries email: [email protected], tel: +1 508 339 3000
MDA_ADC-208A.B01 Page 1 of 4
ADC-208A
8-Bit, 20MSPS CMOS Flash A/D (ADC-208 Compatible)
PERFORMANCE
ABSOLUTE MAXIMUM RATINGS
PARAMETERS
LIMITS
Power Supply Voltage (VDD Pin 1, 10, 19)
Digital Inputs
Analog Input
Reference Inputs
Digital Outputs
(short circuit protected to ground)
Lead Temperature (10 sec. max.)
Storage Temperature
UNITS
–0.5 to +7
–0.5 to +5.5
–0.5 to (+VDD +0.5)
–0.5 to (+VDD +0.5)
–0.5 to +5.5
Volts
Volts
Volts
Volts
Volts
+300 max.
–65 to +150
°C
°C
FUNCTIONAL SPECIFICATIONS
(Typical at +5V power, +25°C, 20MHz clock, +REFERENCE = +5V,
–REFERENCE = ground, unless noted)
ANALOG INPUT
Single-Ended, Non-Isolated
Input Range DC - 20MHz
Analog Input Capacitance
(static - Pin 5 to 7)
(dynamic - Pin 5 to 7)
Reference Ladder Resistance
Reference Input (Note 5)
MIN.
0
–
–
–
–0.5
TYP.
MAX.
UNITS
–
+5.0
Volts
–
–
–
VDD +0.5
pF
pF
Ohms
Volts
20
64
500
–
DIGITAL INPUTS
Logic Levels
Logic "1"
Logic "0"
Logic Loading
Logic Loading "1"
Logic Loading "0"
Clock Low Pulse Width
3.2
—
—
—
—
0.8
Volts
Volts
—
—
15
+1
+1
25
+5
+5
—
µA
µA
nSec
MIN.
Int. Linearity @ +25°C
(ref. unadjusted)
End-point
Best-fit Line
Int. Linearity Over Temp.
(ref. unadjusted)
End-point
Best-fit Line
Zero-Scale Offset
(Code "0" to "1" transition)
Gain Error
Differential Gain ➂
Differential Phase ➂
degrees
Aperture Delay
Aperture Jitter
Harmonic Distortion
(8MHz second order harm.)
Ref. bandwidth
(See tech note 5)
Power Supply Rejection
No Missing Codes
MAX.
UNITS
—
—
±2
±1.6
±2.6
±1.9
LSB
LSB
—
—
—
±2.3
±1.8
±1
±2.6
±2.0
±2
LSB
LSB
LSB
—
—
—
±1.5
2
1.1
±3
—
—
LSB
%
—
—
8
50
—
—
ns
ps
–40
–46
—
dB
—
10
—
MHz
—
±0.02
±0.05 %FSR/%Vs
Over the operating temperature range
POWER REQUIREMENTS
Power Supply Range (+VDD)
Power Supply Current
+25°C
+125°C
–55°C
Power Dissipation
+25°C
+125°C
–55°C
DIGITAL OUTPUTS
Logic Levels
Logic "1"
Logic "0"
Logic Loading
Logic Loading "1"
Logic Loading "0"
Output Data Valid Delay From
Rising Clock Edge
99% probability
100% probability
+25°C
–55°C to +125°C
Data Output Resolution
Data Coding
TYP.
+3.0
+5.0
+5.5
Volts
—
—
—
+45
+40
+50
+65
+60
+70
mA
mA
mA
—
—
—
225
200
250
325
300
350
mW
mW
mW
+70
+125
+150
°C
°C
°C
PHYSiCAL ENVIRONMENTAL
2.4
—
4.5
—
5.0
0.4
Volts
Volts
4
4
—
—
—
—
mA
mA
5
10
15
nSec
5
—
8
10
25
—
40
—
—
Straight binary
nSec
nSec
Bits
15
10
20
—
—
—
MSPS
MHz
—
—
±0.5
±0.25
±1.0
—
LSB
LSB
—
—
±0.5
±0.25
±1.0
—
LSB
LSB
—
—
—
—
±1/2
±1/2
LSB
LSB
—
±1/2
±1
LSB
Operating Temp. Range, Case:
MC/LM Versions
MM/LM/QL Versions
Storage Temp. Range
Package Type
DIP
LCC
0
–55
–65
—
—
—
24-pin ceramic DIP
24-pin ceramic LCC
Footnotes:
➀ Maximum input impedance is a function of clock frequency.
➁ At full-power input.
➂ For 10-step, 40 IRE NTSC ramp test.
PERFORMANCE
Sampling Rate ➁
Full Power Bandwidth
Diff. Linearity @ +25°C
(See tech note 7)
Code Transitions
Center of Codes
Diff. Linearity Over Temp.
Code Transitions
Center of Codes
Int. Linearity @ +25°C
(See tech note 4)(ref. adjusted)
End-point
Best-fit Line
Int. Linearity Over Temp.
(ref. adjusted)
Best-fit Line
www.murata-ps.com
TECHNICAL NOTES
1. The Reference ladder is floating with respect to VDD and may be referenced anywhere
within the specified limits. AC modulation of the reference voltage may also be utilized; contact
DATEL for further information.
2. Clock Pulse Width – To improve performance when input signals may exceed Nyquist
bandwidths, the clock duty cycle can be adjusted so that the low portion (sample mode) of
the clock pulse is 15nSec wide. Reducing the sampling time period minimizes the amount the
input voltage slews and prevents the comparators from saturating.
3. A full-scale input produces all "1" on the data outputs.
4. DATEL uses the conservative definitions when specifying Intergal Linearity (end-point) and
Differential Linearity (code transition). The specifications using the less conservative definition
have also been provided as a comparative specification for products specified this way.
5. The process that is used to fabricate the ADC-208A eliminates the latchup phenomena
that has plagued CMOS devices in the past. These converters do not require external protection diodes.
6. For clock rates less than 100kHz, there may be some degradation in offset and differential
nonlinearity. Performance may be improved by increasing the clock duty cycle (decreasing
the time spent in the sample mode).
Technical enquiries email: [email protected], tel: +1 508 339 3000
MDA_ADC-208A.B01 Page 2 of 4
ADC-208A
8-Bit, 20MSPS CMOS Flash A/D (ADC-208 Compatible)
7. Connect the converter appropriately; a typical connection circuit is shown in Figure 2.
Then apply an appropriate clock input.The reference input should be held to ±0.1% accuracy
or better. Do not use the +5V power supply as a reference without precision regulation and
high-frequency decoupling capacitors.
8. Zero Adjustment - Adjusting the voltage at –REFERENCE (pin 3) adjusts the offset or
zero of the device. Pin 3 can be tied to GROUND for operation without adjustments
9. Full Scale Adjustment - Adjusting the voltage at +REFERENCE (pin 9) adjusts the gain of
the device. Pin 9 can be tied directly to a +5V reference for operation without adjustment.
10. Integral Nonlinearity Adjustments - Provision is made for optional adjustment of Integral
Nonlinearity through access of the reference's ¼, ½, and ¾ full scale points. For example, the
REF. MIDPOINT (pin 6) can be tied to a precision voltage halfway between +REFERENCE
and –REFERENCE. Pins 6, 18 and 20 should be bypassed to GROUND through 0.1µF
capacitors for operation without INL adjustments
Table 1. ADC-208A Output Code
ANALOG
INPUT
CODE
DATA
1234
DATA 5678
DECIMAL
HEX
0.00V
Zero 0000
0000
0000
0
00
+0.02V
+1 LSB
0000
0001
1
01
+1.28V
+¼ FS
0100
0000
64
40
+2.54V
+½ FS-ILSB
0111
1111
127
7F
+2.56V
+½ FS
1000
0000
128
80
+2.58V
+½ FS+ILSB
1000
0001
129
81
+3.84V
+¾ FS
1100
0000
192
C0
+5.10V
+FS
1111
1111
255
FF
Note: Values shown here are for a +5.12Vdc reference. Scale other refereces proportionally. (+REF=+5.12V, –REF=GND, ¼, ½, and ¾ References FS=No Connection)
+5V
4.7μF
+
+15
0.01μF
4.7μF
5
CLOCK 2
20MHz CLOCK
12
11
HA-5033
VDD 1,10,19
+
D GND 4
0.1μF
A GND 8
+5V
10Ω
VIN 5,7
10
+15V
+15V
2
2
REF MID 6
+
REF-3
REF+9
–15
0.1μF
24 (LSB)
B7
23
B6
22
B5
21
B4
17
B3
16
B2
15
B1
14 (MSB)
20
HP2811
4.7μF
B8
R¼
18
R¾
1-N
6
1
LM324
REF. D2
3
5
1+N
10kΩ
1-N
9
4
8
+
4.7μF
0.1μF
10
2kΩ
LM324
+
0.1μF
4.7μF
1+N
1kΩ
0.1μF
1.5kΩ
6
1-N
7
LM324
1kΩ
+
5
0.1μF
4.7μF
1+N
0.1μF
1.5kΩ
12
1-N
14
LM324
1kΩ
13
+
1+N
0.1μF
0.1μF
4.7μF
2kΩ
Figure 2. ADC-208A Typical Connection Diagram
www.murata-ps.com
Technical enquiries email: [email protected], tel: +1 508 339 3000
MDA_ADC-208A.B01 Page 3 of 4
ADC-208A
8-Bit, 20MSPS CMOS Flash A/D (ADC-208 Compatible)
MECHNICAL DIMENSIONS
ADC-208A DIP
ADC-208A LCC
0.250 ±0.005
(6.35)
1.250
(31.7)
0.050
(1.27)
Pin 9
DATEL
0.500
(12.7)
ADC-208A
0.400 SQ.
+0.010, –0.005
(10.16)
0.610
(15.5)
Pin 21
Pin 1
PIN 1
IDENTIFIER
0.020 ±0.005
(0.50)
0.090 Max.
(2.28)
0.190
(4.9)
0.190
(4.9)
0.050
(1.3)
0.020
(0.5)
AUTO ZERO
01
0.38
(9.7)
0.100
(2.5)
SAMPLE
N
AUTO ZERO
02
01
SAMPLE
N+1
AUTO ZERO
SAMPLE
N+2
01
02
02
N+1 DATA
N DATA
40nSec max.
ORDERING INFORMATION
40nSec max.
Figure 3 Timing Diagram
MODEL
TEMP. RANGE
PACKAGE
ADC-208AMC
0°C to +70°C
24-pin DIP
ADC-208AMM
–55°C to +125°C ➀
24-pin DIP
ADC-208ALC
0°C to +70°C
24-pin LCC
ADC-208ALM
–55°C to +125°C ➁
24-pin LCC
➀ The ADC-208AMM-QL replaces the ADC-208MM-QL and includes DATEL
QL High-Reliability Screening.
➁ The ADC-208ALM-QL replaces the ADC-208LM.
Murata Power Solutions, Inc.
11 Cabot Boulevard, Mansfield, MA 02048-1151 U.S.A.
Tel: (508) 339-3000 (800) 233-2765 Fax: (508) 339-6356
www.murata-ps.com email: [email protected] ISO 9001 and 14001 REGISTERED
03/20/09
Murata Power Solutions, Inc. makes no representation that the use of its products in the circuits described herein, or the use of other
technical information contained herein, will not infringe upon existing or future patent rights. The descriptions contained herein do not imply
the granting of licenses to make, use, or sell equipment constructed in accordance therewith. Specifications are subject to change without
notice.
© 2008 Murata Power Solutions, Inc.
www.murata-ps.com
USA:
Mansfield (MA), Tel: (508) 339-3000, email: [email protected]
Canada:
Toronto, Tel: (866) 740-1232, email: [email protected]
UK:
Milton Keynes, Tel: +44 (0)1908 615232, email: [email protected]
France:
Montigny Le Bretonneux, Tel: +33 (0)1 34 60 01 01, email: [email protected]
Germany:
München, Tel: +49 (0)89-544334-0, email: [email protected]
Japan:
Tokyo, Tel: 3-3779-1031, email: [email protected]
Osaka, Tel: 6-6354-2025, email: [email protected]
China:
Shanghai, Tel: +86 215 027 3678, email: [email protected]
Guangzhou, Tel: +86 208 221 8066, email: [email protected]
Singapore:
Parkway Centre, Tel: +65 6348 9096, email: [email protected]
Technical enquiries email: [email protected], tel: +1 508 339 3000
MDA_ADC-208A.B01 Page 4 of 4