TOSHIBA TPD7101F

TPD7101F
TOSHIBA Intelligent Power Device
Silicon Monolithic Power MOS Integrated Circuit
TPD7101F
2 channel High-Side N-ch Power MOSFET Gate Driver
The TPD7101F is a 2 channel high-side N-ch power MOSFET gate driver.
This IC contains a power MOSFET driver and power MOSFET protective
and diagnostic functions, allowing easy configuration of a high-side switch
for large-current applications.
Features
z The large-current charge pump allows for fast switching
z Power MOSFET protective and diagnostic functions are built-in.
Protective functions: Overvoltage
(internal device protection), overcurrent
protection, VDD voltage drop detection
* Overvoltage is internally limited. No detection or shutdown functions
are included.
Diagnostic functions: Overcurrent
Weight: 0.29g(typ.)
z The level of overcurrent detection can set by external resistor.
z Package: SSOP-24 (300 mil) with embossed-tape packing
Due to its MOS structure, this product is sensitive to static electricity. Handle with care.
Pin Assignment
Marking
Lot No.
TPD7101F
A dot indicates
lead (Pb)-free package or
lead (Pb)-free finish.
Part No. (or abbreviation code)
1
2006-10-31
TPD7101F
Block Diagram
2
2006-10-31
TPD7101F
Pin Description
Pin No.
Symbol
Pin Description
1
CP2 −
Negative side connecting pin for the charge pump’s second capacitor
2
CP 1−
Negative side connecting pin for the charge pump’s first capacitor
3
CP1 +
Positive side connecting pin for the charge pump’s first capacitor
4
CP2+
Positive side connecting pin for the charge pump’s second capacitor
5
CPV+
Positive side connecting pin for the charge pump’s third capacitor: Although about three times the
VDD voltage is generated, it is limited to about 28 V by a voltage clamping circuit.
6
N.C.
⎯
7
VGS1
External power MOSFET gate drive pin for ch1: This pin controls the external power MOSFET. Also,
when overcurrent flows in the external power MOSFET, it shuts down the gate and is latched. It is
unlatched by a low on-input.
8
Vsense1
External power MOSFET monitor pin for ch1: Overcurrent is detected by comparing the difference
between this and the VDD2 pin with the reference voltage.
9
VGS2
External power MOSFET gate drive pin for ch2: This pin controls the external power MOSFET. Also,
when overcurrent flows in the external power MOSFET, it shuts down the gate and is latched. It is
unlatched by a low on input.
10
Vsense2
External power MOSFET monitor pin for ch2: Overcurrent is detected by comparing the difference
between this and the VDD2 pin with the reference voltage.
11
GND
Ground pin : shared internally with pin 12.
12
GND
Shared internally with pin 11.
13
IN2
Input pin for ch2 (active high) : This pin has a pull-down resistor (100 kΩ typ.), so that even when it is
open-circuited, output will not turn on inadvertently.
14
IN1
Input pin for ch1 (active high) : This pin has a pull-down resistor (100 kΩ typ.), so that even when it is
open-circuited, output will not turn on inadvertently.
15
DIAG2-1
Diagnostic output pin for ch2 (N-ch open-drain): When the overcurrent condition is detected, its output
goes low. Also, when overcurrent is detected, it remains latched until the next rising edge of input.
16
DIAG2-2
Diagnostic output pin for ch2 (N-ch open-drain): By comparing the voltage between VDD2 and
Vsense2 pins with the set overcurrent level, it outputs external power MOSFET on / off state.
17
DIAG1-1
Diagnostic output pin for ch1 (N-ch open-drain): When overcurrent condition is detected, its output
goes low; in this case, it also remains latched until the next rising edge of input.
18
DIAG1-2
Diagnostic output pin for ch1 (N-ch open-drain): By comparing the voltage between VDD2 and
Vsense1 pins with the set overcurrent level, it outputs external power MOSFET on / off state.
19
ENB
Chip inhibit pin (active low): By driving this pin high, all outputs can be turned off regardless of input
signals. This pin has a pull-up resistor (100 kΩ typ.).
3
2006-10-31
TPD7101F
Pin No.
Symbol
Pin Description
20
RlSref2
Overcurrent detection level setup pin for ch2: The voltage determined by the constant current set by
the resistor connected to the Rref pin and the resistance of an external resistor connected to the
RISref2 pin is referenced to detect overcurrent.
21
RlSref1
Overcurrent detection level setup pin for ch1: The voltage determined by the constant current set by
the resistor connected to the Rref pin and the resistance of an external resistor connected to the
RISref1 pin is referenced to detect overcurrent.
22
Rref
Resistor connection pin:
This resistor determines the constant current used for the overcurrent detection circuit. Connect 62kΩ
(recommended) between this pin and GND.
23
VDD2
External power MOSFET drain voltage detection pin.
24
VDD1
Power supply pin: the internal device is protected when overvoltage is applied.
Absolute Maximum Ratings (Ta = 25°C)
Characteristics
Symbol
Rating
Unit
Power supply voltage
VDD
30
V
Input voltage
VIN
− 0.5 ~ 6
V
IDIAG
2
mA
Power dissipation
PD
0.8
W
Operating temperature
Topr
− 40 ~ 110
°C
Storage temperature
Tstg
− 55 ~ 150
°C
Diagnosis output current
Note: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the
significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even
if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum
ratings and the operating ranges.
Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook
(“Handling Precautions”/Derating Concept and Methods) and individual reliability data (i.e. reliability test report
and estimated failure rate, etc).
4
2006-10-31
TPD7101F
Electrical Characteristics
(Unless otherwise specified, VDD = 8~18V, Tj = − 40 to 110°C)
Characteristics
Rating
Pin No.
Test Condition
Min
Typ.
Max
Unit
Operating supply voltage
VDD
VDD
⎯
8
⎯
18
V
Supply current
IDD
VDD
VDD = 12 V, VIN = 0 V,
CP = 0.01 μF
⎯
⎯
10
mA
VDD = 12 V, VGS = “H”
3.5
⎯
⎯
VDD = 12 V, VGS = “L”
⎯
⎯
1.5
VDD = 12 V, VIN = 5 V
⎯
⎯
200
VDD = 12 V, VIN = 0 V
−1
⎯
1
VDD = 12 V, V
=5V
ENB
− 45
⎯
⎯
VDD = 12 V, V
− 250
⎯
⎯
VIN (1)
Input voltage
VIN (2)
IIN (1)
IN1, IN2
IN1, IN2
IIN (2)
Input current
IENB (1)
I
ENB
Output voltage
ENB
(2)
ENB
VOH
VOL
IOH
Output current
VGS1
VGS2
IOL
Overcurrent detection
resistance setup range
RlSref
RlSref
Constant current source
setup pin voltage
VRref
Rref
VDS(ON)(1)
Overcurrent detection voltage
VDS(ON)(2)
VDD2
Vsense1
Vsense2
VDS(ON)(3)
Diagnostic output current
IDH
Diagnostic output voltage
VDL
Power supply drop
detection voltage
VDDUV1−
Power supply drop
detection reset voltage
VDDUV1+
Undervoltage protection
VDDUV2
Switching time
*:
DIAG1
DIAG2
VGS1
tOFF
VGS2
Vsense Vsense
+ 15*
+ 19*
μA
VDD = 12 V, VIN = 5 V
⎯
VDD = 12 V, VIN = 0 V
⎯
⎯
0.4
VDD = 12 V, VIN = 5 V,
CP = 0.01 μF
⎯
0.1
⎯
VDD = 12 V, VIN = 0 V,
CP = 0.01 μF
⎯
0.1
⎯
10
20
40
KΩ
Rref = 62 kΩ
1.17
1.30
1.43
V
Rref = 62 kΩ
RlSref = 10 kΩ
0.16
0.20
0.24
Rref = 62 kΩ
RlSref = 20 kΩ
0.32
0.40
0.48
Rref = 62 kΩ
RlSref = 40 kΩ
0.64
0.80
0.96
VDD = 12 V,
VDIAG = 5 V
⎯
⎯
10
μA
VDD = 12 V, IDL = 1 mA
⎯
⎯
0.6
V
⎯
6.3
6.7
7.3
⎯
6.6
7.2
7.8
⎯
⎯
⎯
4.5
⎯
2
5
⎯
2
5
⎯
VDD
tON
=0V
V
VDD = 12V, C = 3000 pF
V
A
V
V
μs
Vsense denotes the Vsense pin voltage.
The following equation is used to calculate overcurrent detection resistance (RISref):
RlSref = Rref × RDS (ON) × ID / Vrref = Rref × VDS (ON) / VRref
where RDS (ON)
: ON-resistance of external power MOSFET
ID
: drain current of external power MOSFET
VDS (ON)
: ON-voltage of external power MOSFET
Rref
: external resistor connected to Rref pin (used to set constant current)
VRref
: Rref pin voltage
5
2006-10-31
TPD7101F
Truth Table
In
ENB
VGS
DIAG*-1
DIAG*-2
L
H
L
H
H
H
H
L
H
H
L
L
L
H
H
H
L
H
H (Note 1)
L
L
L
L
H
H
H
L
H
H (Note 1)
L
L
L
L
L (Note 1 / Note 2)
H
H
L
L
L (Note 1)
H
L
L
L
H
H
H
L
H
H
H
L
L
L
H
H
H
L
L
H
H
L
L
L
H
L
H
L
H
H
L
State
Normal
Overvoltage
Overcurrent
Supply voltage drop
Undervoltage protection
Power MOSFET shorted
Note 1: Since overcurrent is detected by checking the drain-to-source voltage of the power MOSFET, there is a
possibility of erroneous detection of overcurrent for a while after the input is driven high but before the power
MOSFET is turned on, during which interval the drain-to-source voltage is high. To prevent this erroneous
detection, DIAG detection is disabled for 15 μs (typ.) by a mask circuit. This masking time depends on the
constant current determined by the internal capacitor and Rref. (The masking time is 15 μ when Rref = 62
kΩ.)
Note 2: After overcurrent is detected, DIAG remains latched until the next rising edge of input.
Timing Chart
6
2006-10-31
TPD7101F
Application Circuit 1
Monitoring Power MOSFET drain-source voltage
TPD7101F
Application Circuit 2
Monitoring voltage between shunt resistors (for detecting overcurrent with high accuracy)
TPD7101F
Moisture-proof Packing
After the pack is opened, use the devices in a 30°C, 60% RH environment, and within 48 hours.
Embossed-tape packing cannot be baked. Devices so packed must be used within their allowable time limits
after unpacking, as specified on the packing.
Standard tape packing quantity: 2000 devices / reel (EL1)
7
2006-10-31
TPD7101F
Package Dimensions
SSOP24-P-300-1.00C
Unit : mm
Weight: 0.29g (typ.)
8
2006-10-31
TPD7101F
RESTRICTIONS ON PRODUCT USE
20070701-EN
• The information contained herein is subject to change without notice.
• TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor
devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical
stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of
safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of
such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as
set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and
conditions set forth in the “Handling Guide for Semiconductor Devices,” or “TOSHIBA Semiconductor Reliability
Handbook” etc.
• The TOSHIBA products listed in this document are intended for usage in general electronics applications
(computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances,
etc.).These TOSHIBA products are neither intended nor warranted for usage in equipment that requires
extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or
bodily injury (“Unintended Usage”). Unintended Usage include atomic energy control instruments, airplane or
spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments,
medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in his
document shall be made at the customer’s own risk.
• The products described in this document shall not be used or embedded to any downstream products of which
manufacture, use and/or sale are prohibited under any applicable laws and regulations.
• The information contained herein is presented only as a guide for the applications of our products. No
responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which
may result from its use. No license is granted by implication or otherwise under any patents or other rights of
TOSHIBA or the third parties.
• Please contact your sales representative for product-by-product details in this document regarding RoHS
compatibility. Please use these products in this document in compliance with all applicable laws and regulations
that regulate the inclusion or use of controlled substances. Toshiba assumes no liability for damage or losses
occurring as a result of noncompliance with applicable laws and regulations.
9
2006-10-31