LINER LTC692IS8

LTC692/LTC693
Microprocessor
Supervisory Circuits
FEATURES
n
n
n
n
n
n
n
n
n
n
n
n
n
DESCRIPTION
UL Recognized
Guaranteed Reset Assertion at VCC = 1V
1.5mA Maximum Supply Current
Fast (35ns Maximum) Onboard Gating of RAM Chip
Enable Signals
4.40V Precision Voltage Monitor
Power OK/Reset Time Delay: 200ms or Adjustable
Minimum External Component Count
1μA Maximum Standby Current
Voltage Monitor for Power Fail or Low-Battery
Warning
Thermal Limiting
Performance Specified Over Temperature
Superior Upgrade for MAX690 Family
SO8 and SO16 Packaging
®
APPLICATIONS
n
n
n
n
The LTC®692/LTC693 provide complete power supply
monitoring and battery control functions for microprocessor reset, battery backup, CMOS RAM write protection,
power failure warning and watchdog timing. A precise
internal voltage reference and comparator circuit monitor
the power supply line. When an out-of-tolerance condition
occurs, the reset outputs are forced to active states and the
chip enable output unconditionally write-protects external
memory. In addition, the RESET output is guaranteed to
remain logic low even with VCC as low as 1V.
The LTC692/LTC693 power the active CMOS RAMs with a
charge-pumped NMOS power switch to achieve low dropout and low supply current. When primary power is lost,
auxiliary power, connected to the battery input pin, powers
the RAMs in standby through an efficient PMOS switch.
For an early warning of impending power failure, the
LTC692/LTC693 provide an internal comparator with a
user-defined threshold. An internal watchdog timer is
also available, which forces the reset pins to active states
when the watchdog input is not toggled prior to a preset
time-out period.
Critical μP Power Monitoring
Intelligent Instruments
Battery-Powered Computers and Controllers
Automotive Systems
L, LT, LTC and LTM are registered trademarks of Linear Technology Corporation.
All other trademarks are the property of their respective owners.
TYPICAL APPLICATION
RESET Output Voltage vs
Supply Voltage
VIN ≥ 7.5V
+
10μF
VIN
VOUT
ADJ
5V
VCC
+
100μF
0.1μF
VOUT
0.1μF
LTC692
LTC693
POWER TO
μP
CMOS RAM POWER
μP
SYSTEM
VBATT
3V
RESET
51k
PFI
10k
MICROPROCESSOR RESET, BATTERY BACKUP, POWER FAILURE
WARNING AND WATCHDOG TIMING ARE ALL IN A SINGLE CHIP
FOR MICROPROCESSOR SYSTEMS
GND
μP RESET
PFO
μP NMI
WDI
I/O LINE
RESET OUTPUT VOLTAGE (V)
5
LT1086-5
TA = 25°C
EXTERNAL PULL-UP = 10μA
VBATT = 0V
4
3
2
1
692_3 • TA01
0.1μF
100Ω
0
0
1
3
4
2
SUPPLY VOLTAGE (V)
5
692_3 • TA02
0692fa
1
LTC692/LTC693
ABSOLUTE MAXIMUM RATINGS
(Notes 1, 2)
Terminal Voltage
VCC ...................................................... –0.3V to 6.0V
VBATT ................................................... –0.3V to 6.0V
All Other Inputs ..................... –0.3V to (VOUT + 0.3V)
Input Current
VCC ................................................................. 200mA
VBATT ................................................................ 50mA
GND ................................................................. 20mA
VOUT Output Current ................. Short-Circuit Protected
Power Dissipation ............................................. 500mW
Operating Temperature Range
LTC692C/LTC693C ................................. 0°C to 70°C
LTC692I .............................................. –40°C to 85°C
Storage Temperature Range ................. –65°C to 150°C
Lead Temperature (Soldering, 10 sec) ................ 300°C
PIN CONFIGURATION
TOP VIEW
TOP VIEW
VOUT 1
8
VBATT
VCC 2
7
RESET
GND 3
6
WDI
PFI 4
5
PFO
N8 PACKAGE
8-LEAD PDIP
S8 PACKAGE
8-LEAD PLASTIC SO
TJMAX = 110°C, θJA = 130°C/W (N)
TJMAX = 110°C, θJA = 180°C/W (S)
VBATT
1
16 RESET
VOUT
2
15 RESET
VCC
3
14 WDO
GND
4
13 CE IN
BATT ON
5
12 CE OUT
LOW LINE
6
11 WDI
OSC IN
7
10 PFO
OSC SEL
8
9
N PACKAGE
16-LEAD PDIP
S8 PACKAGE CONDITIONS: PCB MOUNT ON FR4 MATERIAL,
STILL AIR AT 25°C, COPPER TRACE
PFI
SW PACKAGE
16-LEAD PLASTIC SO
TJMAX = 110°C, θJA = 130°C/W
S16 PACKAGE CONDITIONS: PCB MOUNT ON FR4 MATERIAL,
STILL AIR AT 25°C, COPPER TRACE
ORDER INFORMATION
LEAD FREE FINISH
TAPE AND REEL
PART MARKING
PACKAGE DESCRIPTION
TEMPERATURE RANGE
LTC692CN8#PBF
LTC692CN8#TRPBF
LTC692CN8
8-Lead Plastic DIP
0°C to 70°C
LTC692CS8#PBF
LTC692CS8#TRPBF
692
8-Lead Plastic SO
0°C to 70°C
LTC692IS8#PBF
LTC692IS8#TRPBF
692I
8-Lead Plastic SO
–40°C to 85°C
LTC693CN#PBF
LTC693CN#TRPBF
LTC693CN
16-Lead Plastic DIP
0°C to 70°C
LTC693CS#PBF
LTC693CS#TRPBF
LTC693CS
16-Lead Plastic SO
0°C to 70°C
Consult LTC Marketing for parts specified with wider operating temperature ranges.
Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/
0692fa
2
LTC692/LTC693
PRODUCT SELECTION GUIDE
PINS
RESET
THRESHOLD
(V)
WATCHDOG
TIMER
BATTERY
BACKUP
POWER FAIL
WARNING
LTC692
8
4.40
X
X
X
LTC693
16
4.40
X
X
X
LTC690
8
4.65
X
X
X
LTC691
16
4.65
X
X
X
LTC694
8
4.65
X
X
X
LTC695
16
4.65
X
X
X
LTC699
8
4.65
X
LTC1232
8
4.37/4.62
X
LTC1235
16
4.65
X
X
X
LTC694-3.3
8
2.90
X
X
X
LTC695-3.3
16
2.90
X
X
X
RAM WRITE
PROTECT
CONDITIONAL
BATTERY
BACKUP
PUSHBUTTON
RESET
X
X
X
X
X
X
X
X
ELECTRICAL CHARACTERISTICS
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at TA = 25°C. VCC = full operating range, VBATT = 2.8V, unless otherwise noted.
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
5.50
4.00
V
V
Battery Backup Switching
Operating Voltage Range
VCC
VBATT
VOUT Output Voltage
4.50
2.00
IOUT = 1mA
VCC – 0.05
VCC – 0.10
VCC – 0.005
VCC – 0.005
V
V
IOUT = 50mA
VCC – 0.50
VCC – 0.250
V
VBATT – 0.1
VBATT – 0.02
VOUT in Battery Backup Mode
IOUT = 250μA, VCC < VBATT
Supply Current (Exclude IOUT)
IOUT ≤ 50mA
Supply Current in Battery Backup Mode
VCC = 0V, VBATT = 2.8V
Battery Standby Current
(+ = Discharge, – = Charge)
5.5V > VCC > VBATT + 0.2V
Battery Switchover Threshold
VCC – VBATT
Power Up
Power Down
l
V
l
0.6
0.6
1.5
2.5
mA
mA
l
0.04
0.04
1
5
μA
μA
0.02
0.10
μA
μA
l
–0.1
–1.0
70
50
Battery Switchover Hysteresis
mV
mV
20
BATT ON Output Votlage (Note 4)
ISINK = 3.2mA
BATT ON Output Short-Circuit Current (Note 4)
BATT ON = VOUT, Sink Current
BATT ON = 0V, Source Current
mV
0.4
V
mA
μA
0.5
35
1
25
4.25
4.40
4.50
Reset and Watchdog Timer
l
Reset Voltage Threshold
Reset Threshold Hysteresis
Reset Active Time
(Note 5)
40
OSC SEL High, VCC = 5V
l
160
140
200
200
V
mV
240
280
ms
ms
0692fa
3
LTC692/LTC693
ELECTRICAL CHARACTERISTICS
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at TA = 25°C. VCC = full operating range, VBATT = 2.8V, unless otherwise noted.
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
Watchdog Time-Out Period, Internal Oscillator
Long Period, VCC = 5V
l
1.2
1.0
1.6
1.6
2.00
2.25
sec
sec
l
80
70
100
100
120
140
ms
ms
4097
1025
Clock
Cycles
Short Period, VCC = 5V
Watchdog Time-Out Period, External Clock
(Note 6)
Long Period
Short Period
4032
960
Reset Active Time PSRR
1
ms/V
Watchdog Time-Out Period PSRR, Internal OSC
1
ms/V
Minimum WDI Input Pulse Width
VIL = 0.4V, VIH = 3.5V
l
200
RESET Output Voltage at VCC = 1V
ISINK = 10μA, VCC = 1V
RESET and LOW LINE Output Voltage
(Note 4)
ISINK = 1.6mA, VCC = 4.25V
ISOURCE = 1μA, VCC = 5V
3.5
RESET and WDO Output Voltage
(Note 4)
ISINK = 1.6mA, VCC = 5V
ISOURCE = 1μA, VCC = 4.25V
3.5
RESET, RESET, WDO, LOW LINE Output
Short-Circuit Current (Note 4)
Output Source Current
Output Sink Current
WDI Input Threshold
Logic Low
Logic High
WDI Input Current
ns
4
1
3
25
200
mV
0.4
V
V
0.4
V
V
25
μA
mA
0.8
V
V
3.5
WDI = VOUT
WDI = 0V
l
l
4
–8
50
–50
μA
μA
VCC = 5V
l
1.25
1.3
1.35
V
Power-Fail Detector
PFI Input Threshold
PFI Input Threshold PSRR
0.3
PFI Input Current
PFO Output Voltage (Note 4)
PFO Short-Circuit Source Current
(Note 4)
±0.01
ISINK = 3.2mA
ISOURCE = 1μA
mV/V
±25
nA
0.4
V
V
25
μA
mA
3.5
PFI = High, PFO = 0V
PFI = Low, PFO = VOUT
1
3
25
PFI Comparator Response Time (Falling)
ΔVIN = –20mV, VOD = 15mV
2
μs
PFI Comparator Response Time (Rising)
(Note 4)
ΔVIN = 20mV, VOD = 15mV with 10kΩ
Pull-Up
40
8
μs
μs
Chip Enable Gating
CE IN Threshold
VIL
VIH
0.8
2.0
CE IN Pull-Up Current (Note 7)
CE OUT Output Voltage
3
ISINK = 3.2mA
ISOURCE = 3mA
ISOURCE = 1μA, VCC = 0V
CE Propagation Delay
VCC = 5V, CL = 20pF
CE OUT Output Short-Circuit Current
Output Source Current
Output Sink Current
μA
0.4
V
V
V
35
45
ns
ns
VOUT – 1.50
VOUT – 0.05
l
20
20
30
35
V
V
mA
mA
0692fa
4
LTC692/LTC693
ELECTRICAL CHARACTERISTICS
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at TA = 25°C. VCC = full operating range, VBATT = 2.8V, unless otherwise noted.
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
Oscillator
OSC IN Input Current (Note 7)
±2
OSC SEL Input Pull-Up Current (Note 7)
μA
5
OSC IN Frequency Range
OSC SEL = 0V
OSC IN Frequency with External Capacitor
OSC SEL = 0V, COSC = 47pF
Note 1: Stresses beyond those listed under Absolute Maximum Ratings
may cause permanent damage to the device. Exposure to any Absolute
Maximum Rating condition for extended periods may affect device
reliability and lifetime.
Note 2: All voltage values are with respect to GND.
Note 3: For military temperature range, consult the factory.
Note 4: The output pins of BATT ON, LOW LINE, PFO, WDO, RESET and
RESET have weak internal pull-ups of typically 3μA. However, external
pull-up resistors may be used when higher speed is required.
Note 5: The LTC692/LTC693 have minimum reset active times of 140ms
(200ms typically). The reset active time of the LTC693 can be adjusted
(see Table 2 in Applications Information Section).
l
0
μA
250
4
kHz
kHz
Note 6: The external clock feeding into the circuit passes through the
oscillator before clocking the watchdog timer (See Block Diagram).
Variation in the time-out period is caused by phase errors which occur
when the oscillator divides the external clock by 64. The resulting variation
in the time-out period is 64 clocks plus one clock of jitter.
Note 7: The input pins of CE IN, OSC IN and OSC SEL have weak internal
pull-ups which pull to the supply when the input pins are floating.
0692fa
5
LTC692/LTC693
TYPICAL PERFORMANCE CHARACTERISTICS
2.80
VCC = 5V
VBATT = 2.8V
TA = 25°C
OUTPUT VOLTAGE (V)
4.95
4.90
SLOPE = 5Ω
4.85
4.80
1.308
VCC = 0V
VBATT = 2.8V
TA = 25°C
VCC = 5V
1.306
PFI INPUT THRESHOLD (V)
5.00
OUTPUT VOLTAGE (V)
Power Failure Input Threshold
vs Temperature
VOUT vs IOUT
VOUT vs IOUT
2.78
SLOPE = 125Ω
2.76
2.74
1.304
1.302
1.300
1.298
1.296
4.75
10
0
30
40
20
LOAD CURRENT (mA)
2.72
50
0
100
300
400
200
LOAD CURRENT (μA)
692_3 • TPC01
208
200
192
PFO OUTPUT VOLTAGE (V)
RESET VOLTAGE THRESHOLD (V)
216
4.40
4.39
4.38
6
VCC = 5V
TA = 25°C
5
4
3
VPFI
+
2
1.3V
–
100
0
1.305V
4.36
50
25
75
0
TEMPERATURE (°C)
100
692_3 • TPC04
VPFI = 20mV STEP
VCC = 5V
TA = 25°C
4
3
2
VPFI
+
1
1.3V
–
PFO
30pF
0
1.315V
0
20 40
6
5
2
3 4 5
TIME (μs)
6
7
8
692_3 • TPC06
VCC = 5V
TA = 25°C
4
3
2
5V
1
0
1.315V
VPFI = 20mV STEP
1.295V
1
Power-Fail Comparator Response
Time with Pull-Up Resistor
PFO OUTPUT VOLTAGE (V)
PFO OUTPUT VOLTAGE (V)
5
0
125
692_3 • TPC05
Power-Fail Comparator
Response Time
6
30pF
4.37
4.35
–50 –25
125
PFO
1
1.285V
50
25
75
0
TEMPERATURE (°C)
125
Power-Fail Comparator
Response Time
4.41
VCC = 5V
184
–50 –25
100
692_3 • TPC03
Reset Voltage Threshold
vs Temperature
224
RESET ACTIVE TIME
50
25
75
0
TEMPERATURE (°C)
692_3 • TPC02
Reset Active Time
vs Temperature
232
1.294
–50 –25
500
692_3 • TPC07
+
1.3V
–
10k
PFO
30pF
VPFI = 20mV STEP
1.295V
60 80 100 120 140 160 180
TIME (μs)
VPFI
0
2
4
8 10 12 14 16 18
TIME (μs)
6
692_3 • TPC08
0692fa
6
LTC692/LTC693
PIN FUNCTIONS
BATT ON: Battery On Logic Output from Comparator C2.
BATT ON goes low when VOUT is internally connected to
VCC. The output typically sinks 35mA and can provide base
drive for an external PNP transistor to increase the output
current above the 50mA rating of VOUT. BATT ON goes high
when VOUT is internally switched to VBATT .
PFI: Power Failure Input. PFI is the noninverting input
to the power-fail comparator, C3. The inverting input is
internally connected to a 1.3V reference. The power failure
output remains high when PFI is above 1.3V and goes
low when PFI is below 1.3V. Connect PFI to GND or VOUT
when C3 is not used.
CE IN: Logic Input to the Chip Enable Gating Circuit. CE IN
can be derived from microprocessor’s address line and/or
decoder output. See Applications Information section and
Figure 5 for additional information.
PFO: Power Failure Output from C3. PFO remains high
when PFI is above 1.3V and goes low when PFI is below
1.3V. When VCC is lower than VBATT , C3 is shut down and
PFO is forced low.
CE OUT : Logic Output on the Chip Enable Gating Circuit.
When VCC is above the reset voltage threshold, CE OUT is
a buffered replica of CE IN. When VCC is below the reset
voltage threshold CE OUT is forced high (see Figure 5).
RESET: Logic Output for μP Reset Control. Whenever VCC
falls below either the reset voltage threshold (4.40V typically) or VBATT, RESET goes active low. After VCC returns
to 5V, reset pulse generator forces RESET to remain active
low for a minimum of 140ms. When the watchdog timer is
enabled but not serviced prior to a preset time-out period,
reset pulse generator also forces RESET to active low for
a minimum of 140ms for every preset time-out period
(see Figure 11). The reset active time is adjustable on
the LTC693. An external pushbutton reset can be used in
connection with the RESET output. See Pushbutton Reset
in the Applications Information section.
GND: Ground Pin.
LOW LINE: Logic Output from Comparator C1. LOW LINE
indicates a low line condition at the VCC input. When VCC
falls below the reset voltage threshold (4.40V typically),
LOW LINE goes low. As soon as VCC rises above the reset
voltage threshold, LOW LINE returns high (see Figure 1).
LOW LINE goes low when VCC drops below VBATT (see
Table 1).
OSC IN: Oscillator Input. OSC IN can be driven by an
external clock signal or an external capacitor can be
connected between OSC IN and GND when OSC SEL is
forced low. In this configuration the nominal reset active
time and watchdog time-out period are determined by the
number of clocks or set by the formula (see Applications
Information section). When OSC SEL is high or floating,
the internal oscillator is enabled and the reset active time
is fixed at 200ms typical. OSC IN selects between the 1.6
seconds and 100ms typical watchdog time-out periods. In
both cases the time-out period immediately after a reset
is 1.6 seconds typical.
OSC SEL: Oscillator Selection Input. When OSC SEL is
high or floating, the internal oscillator sets the reset active
time and watchdog time-out period. Forcing OSC SEL low
allows OSC IN to be driven from an external clock signal
or an external capacitor to be connected between OSC
IN and GND.
RESET: RESET is an Active High Logic Ouput. It is the
inverse of RESET.
VBATT : Backup Battery Input. When VCC falls below VBATT ,
auxiliary power connected to VBATT is delivered to VOUT
through PMOS switch, M2. If backup battery or auxiliary
power is not used, VBATT should be connected to GND.
VCC: 5V Supply Input. The VCC pin should be bypassed
with a 0.1μF capacitor.
VOUT : Voltage Output for Backed-Up Memory. Bypass with
a capacitor of 0.1μF or greater. During normal operation,
VOUT obtains power from VCC through an NMOS power
switch, M1, which can deliver up to 50mA and has a typical
on resistance of 5Ω. When VCC is lower than VBATT, VOUT
is internally switched to VBATT. If VOUT and VBATT are not
used, connect VOUT to VCC.
0692fa
7
LTC692/LTC693
PIN FUNCTIONS
WDI: Watchdog Input. WDI is a three level input. Driving
WDI either high or low for longer than the watchdog timeout period, forces both RESET and WDO low. Floating WDI
disables the watchdog timer. The timer resets itself with
each transition of the watchdog input (see Figure 11).
WDO: Watchdog Logic Output. When the watchdog input
remains either high or low for longer than the watchdog
time-out period, WDO goes low. WDO is set high whenever
there is a transition on the WDI pin, or LOW LINE goes
low. The watchdog timer can be disabled by floating WDI
(see Figure 11).
BLOCK DIAGRAM
M2
VBATT
VOUT
M1
VCC
CHARGE
PUMP
–
C2
+
BATT ON
LOW LINE
+
C1
–
CE OUT
1.3V
CE IN
GND
–
C3
+
PFI
RESET
OSC IN
OSC
OSC SEL
WDI
PFO
TRANSITION
DETECTOR
RESET PULSE
GENERATOR
WATCHDOG
TIMER
RESET
WDO
LTC692/3 • BD
0692fa
8
LTC692/LTC693
APPLICATIONS INFORMATION
Microprocessor Reset
Battery Switchover
The LTC692/LTC693 use a bandgap voltage reference
and a precision voltage comparator C1 to monitor the
5V supply input on VCC (see Block Diagram). When VCC
falls below the reset voltage threshold, the RESET output
is forced to active low state. The reset voltage threshold
accounts for a 10% variation on VCC, so the RESET output
becomes active low when VCC falls below 4.50V (4.40V
typical). On power-up, the RESET signal is held active low
for a minimum of 140ms after reset voltage threshold is
reached to allow the power supply and microprocessor to
stabilize. The reset active time is adjustable on the LTC693.
On power down, the RESET signal remains active low
even with VCC as low as 1V. This capability helps hold the
microprocessor in stable shutdown condition. Figure 1
shows the timing diagram of the RESET signal.
The battery switchover circuit compares VCC to the VBATT
input, and connects VOUT to whichever is higher. When
VCC rises to 70mV above VBATT, the battery switchover
comparator, C2, connects VOUT to VCC through a charge
pumped NMOS power switch, M1. When VCC falls to 50mV
above VBATT , C2 connects VOUT to VBATT through a PMOS
switch, M2. C2 has typically 20mV of hysteresis to prevent
spurious switching when VCC remains nearly equal to VBATT.
The response time of C2 is approximately 20μs.
The precision voltage comparator, C1, typically has 40mV
of hysteresis which ensures that glitches at the VCC pin do
not activate the RESET output. Response time is typically
10μs. To help prevent mistriggering due to transient loads,
VCC pin should be bypassed with a 0.1μF capacitor with
the leads trimmed as short as possible.
The LTC693 has two additional outputs: RESET and
LOW LINE. RESET is an active high output and is the
inverse of RESET. LOW LINE is the output of the precision voltage comparator, C1. When VCC falls below the
reset voltage threshold, LOW LINE goes low. LOW LINE
returns high as soon as VCC rises above the reset voltage threshold.
V2
V1
VCC
RESET
t1
During normal operation, the LTC692/LTC693 use a charge
pumped NMOS power switch to achieve low dropout and
low supply current. This power switch can deliver up to
50mA to VOUT from VCC and has a typical “on” resistance
of 5Ω. The VOUT pin should be bypassed with a capacitor of 0.1μF or greater to ensure stability. Use of a larger
bypass capacitor is advantageous for supplying current
to heavy transient loads.
When operating currents larger than 50mA are required
from VOUT, or a lower dropout (VCC – VOUT voltage differential) is desired, the LTC693 should be used. This
product provides BATT ON output to drive the base of the
external PNP transistor (Figure 2). If higher currents are
needed with the LTC692, a high current Schottky diode can
be connected from the VCC pin to the VOUT pin to supply
the extra current.
V2
V1 = RESET VOLTAGE THRESHOLD
V2 = RESET VOLTAGE THRESHOLD +
RESET THRESHOLD HYSTERESIS
V1
t1
t1 = RESET ACTIVE TIME
LOW LINE
692_3 • F01
Figure 1. Reset Active Time
0692fa
9
LTC692/LTC693
APPLICATIONS INFORMATION
ANY PNP POWER TRANSISTOR
I=
VOUT – VBATT
R
5
3
5V
0.1μF
LTC693
1
3V
R
BATT ON
2
VOUT
VCC
5V
VBATT
GND
4
VOUT
VCC
LTC692
LTC693
0.1μF
0.1μF
0.1μF
VBATT
3V
GND
692_3 • F02
692_3 • F03
Figure 2. Using BATT ON to Drive External PNP Transisitor
Figure 3. Charging External Battery Through VOUT
The LTC692/LTC693 are protected for safe area operation with a short-circuit limit. Output current is limited
to approximately 200mA. If the device is overloaded for
long periods of time, thermal shutdown turns the power
switch off until the device cools down. The threshhold
temperature for thermal shutdown is approximately 155°C
with about 10°C of hysteresis which prevents the device
from oscillating in and out of shutdown.
memory backup instead of a battery. The charging resistor
for the rechargeable batteries should be connected to VOUT
since this eliminates the discharge path that exists when
the resistor is connected to VCC (Figure 3).
The PNP switch used in competitive devices was not chosen
for the internal power switch because it injects unwanted
current into the substrate. This current is collected by the
VBATT pin in competitive devices and adds to the charging
current of the battery which can damage lithium batteries.
The LTC692/LTC693 use a charge-pumped NMOS power
switch to eliminate unwanted charging current while
achieving low dropout and low supply current. Since no
current goes to the substrate, the current collected by the
VBATT pin is strictly junction leakage.
A 125Ω PMOS switch connects the VBATT input to VOUT in
battery backup mode. The switch is designed for very low
dropout voltage (input-to-output differential). This feature
is advantageous for low current applications such as battery backup in CMOS RAM and other low power CMOS
circuitry. The supply current in battery backup mode is
1μA maximum.
The operating voltage at the VBATT pin ranges from 2.0V to
4.0V. High value capacitors, such as electrolytic or faradsize double layer capacitors, can be used for short-term
Replacing the Backup Battery
When changing the backup battery with system power on,
spurious resets can occur while the battery is removed
due to battery standby current. Although battery standby
current is only a tiny leakage current, it can still charge up
the stray capacitance on the VBATT pin. The oscillation cycle
is as follows: When VBATT reaches within 50mV of VCC,
the LTC692/LTC693 switch to battery backup. VOUT pulls
VBATT low and the devices go back to normal operation.
The leakage current then charges up the VBATT pin again
and the cycle repeats.
If spurious resets during battery replacement pose no
problems, then no action is required. Otherwise, a resistor
from VBATT to GND will hold the pin low while changing
the battery. For example, the battery standby current is
1μA maximum over temperature and the external resistor
required to hold VBATT below VCC is:
R≤
VCC – 50mV
1μA
With VCC = 4.25V, a 3.9M resistor will work. With a 3V
battery, this resistor will draw only 0.77μA from the battery, which is negligible in most cases.
0692fa
10
LTC692/LTC693
APPLICATIONS INFORMATION
If battery connections are made through long wires, a
10Ω to 100Ω series resistor and a 0.1μF capacitor are
recommended to prevent any overshoot beyond VCC due
to the lead inductance (Figure 4).
Table 1. Input and Output Status in Battery Backup Mode
Table 1 shows the state of each pin during battery backup.
When the battery switchover section is not used, connect
VBATT to GND and VOUT to VCC.
10Ω
VBATT
3.9M
0.1μF
STATUS
VCC
C2 monitors VCC for active switchover
VOUT
VOUT is connected to VBATT through an internal PMOS switch
VBATT
The supply current is 1μA maximum
BATT ON
Logic high. The open-circuit output voltage is equal to VOUT
PFI
Power failure input is ignored
PFO
Logic low
RESET
Logic low
RESET
Logic high. The open-circuit output voltage is equal to VOUT
LOW LINE Logic low
LTC692
LTC693
WDI
GND
692_3 • F04
Figure 4. 10Ω/0.1μF Combination Eliminates Inductive
Overshoot and Prevents Spurious Resets During Battery
Replacement
The LTC693 includes memory protection circuitry which
ensures the integrity of the data in memory by preventing
write operations when VCC is at an invalid level. Two additional pins, CE IN and CE OUT, control the Chip Enable
or Write inputs of CMOS RAM. When VCC is 5V, CE OUT
follows CE IN with a typical propagation delay of 20ns.
When VCC falls below the reset voltage threshold or VBATT,
CE OUT is forced high, independent of CE IN. CE OUT is
an alternative signal to drive the CE, CS, or Write input of
WDO
Logic high. The open-circuit output voltage is equal to VOUT
CE IN
Chip Enable input is ignored
CE OUT
Logic high. The open-circuit output voltage is equal to VOUT
OSC IN
OSC IN is ignored
OSC SEL
OSC SEL is ignored
CE IN can be derived from the microprocessor’s address
decoder output. Figure 6 shows a typical nonvolatile CMOS
RAM application.
Memory protection can also be achieved with the LTC692
by using RESET as shown in Figure 7.
V2
V1
Watchdog input is ignored
battery backed up CMOS RAM. CE OUT can also be used
to drive the Store or Write input of an EEPROM, EAROM
or NOVRAM to achieve similar protection. Figure 5 shows
the timing diagram of CE IN and CE OUT.
Memory Protection
VCC
SIGNAL
V1 = RESET VOLTAGE THRESHOLD
V2 = RESET VOLTAGE THRESHOLD +
RESET THRESHOLD HYSTERESIS
CE IN
CE OUT
VOUT = VBATT
VOUT = VBATT
692_3 • F05
Figure 5. Timing Diagram for CE IN and CE OUT
0692fa
11
LTC692/LTC693
APPLICATIONS INFORMATION
VCC
5V
0.1μF
VOUT
VCC
+
10μF
LTC693
0.1μF
CE OUT
VBATT
CE IN
RESET
3V
GND
62512
RAM
CS
20ns PROPAGATION DELAY
FROM DECODER
GND
692_3 • F06
RESET
TO μP
Figure 6. A Typical Nonvolatile CMOS RAM Application
VCC
5V
VOUT
0.1μF
VCC
+
10μF
0.1μF
LTC692
CS
RESET
GND
VBATT
3V
62128
RAM
CS1
CS2
GND
692_3 • F07
Figure 7. Write Protect for RAM with the LTC692
Power Fail Warning
The LTC692/LTC693 generate a power failure output
(PFO) for early warning of failure in the microprocessor’s
power supply. This is accomplished by comparing the
power failure input (PFI) with an internal 1.3V reference.
PFO goes low when the voltage at the PFI pin is less than
1.3V. Typically PFI is driven by an external voltage divider
(R1 and R2 in Figures 8 and 9) which senses either an
unregulated DC input or a regulated 5V output. The voltage divider ratio can be chosen such that the voltage at
the PFI pin falls below 1.3V, several milliseconds before
the 5V supply falls below the maximum reset voltage
threshold of 4.50V. PFO is normally used to interrupt the
microprocessor to execute shutdown procedure between
PFO and RESET or RESET.
The power fail comparator, C3, does not have hysteresis.
Hysteresis can be added however, by connecting a resistor
between the PFO output and the noninverting PFI input
pin as shown in Figures 8 and 9. The upper and lower trip
points in the comparator are established as follows:
When PFO output is low, R3 sinks current from the summing junction at the PFI pin.
⎛ R1 R1⎞
VH = 1.3V ⎜ 1+
+
⎝ R2 R3 ⎟⎠
When PFO output is high, the series combination of R3
and R4 source current into the PFI summing junction.
⎛ R1 (5V – 1.3V)R1⎞
VL = 1.3V ⎜ 1+
–
⎝ R2 1.3V(R3 + R4) ⎟⎠
Asssuming R4 << R3,VHYSTERESIS = 5V
R1
R3
0692fa
12
LTC692/LTC693
APPLICATIONS INFORMATION
VIN ≥ 7.5V
+
LT1086-5
VIN
VOUT
10μF
5V
+
R3
300k
R1
51k
VCC
0.1μF
R4
10k
100μF
ADJ
LTC692
LTC693
PFO
PFI
R2
10k
GND
692_3 • F08
TO μP
Figure 8. Monitoring Unregulated DC Supply with the
LTC692/LT693 Power-Fail Comparator
VIN ≥ 6.5V
+
10μF
LT1086-5
VIN VOUT
ADJ
5V
+
10μF
R1 R4
27k 10k
R3
2.7M
R2
8.2k
VCC
0.1μF
LTC692
LTC693
PFO
PFI GND
TO μP
692_3 • F09
R5
3.3k
Figure 9. Monitoring Regulated DC Supply with the
LTC692/LT693 Power-Fail Comparator
Example 1: The circuit in Figure 8 demonstrates the use
of the power-fail comparator to monitor the unregulated
power supply input. Assuming the the rate of decay of the
supply input VIN is 100mV/ms and the total time to execute
a shutdown procedure is 8ms. Also, the noise of VIN is
200mV. With these assumptions in mind, we can reasonably set VL = 7.25V which is 1.25V greater than the sum of
maximum reset voltage threshold and the dropout voltage
of LT®1086-5 (4.5V + 1.5V) and VHYSTERESIS = 850mV.
VHYSTERESIS = 5V
R1
= 850mV
R3
R3 ≈ 5.88 R1
Choose R3 = 300k and R1 = 51k. Also select R4 = 10k
which is much smaller than R3.
R2 = 10.1k, Choose nearest 5% resistor 10k and recalculate VL,
⎛ 51k (5V – 1.3V)51k⎞
= 7.32V
VL = 1.3V ⎜ 1+
–
1.3V(310 k) ⎟⎠
⎝ 10 k
⎛ 51k 51k ⎞
VH = 1.3V ⎜ 1+
= 8.151V
+
⎝ 10k 300k ⎟⎠
(7.32V – 6.25V)
= 10.7ms
100mV/ms
VHYSTERESIS = 8.151V – 7.32V = 831mV
The 10.7ms allows enough time to execute shutdown procedure for microprocessor and 831mV of hysteresis would
prevent PFO from going low due to the noise of VIN.
⎛ 51k (5V – 1.3V)51k ⎞
7.25V = 1. 3V ⎜ 1+
–
1.3V(310 k) ⎟⎠
⎝ R2
0692fa
13
LTC692/LTC693
APPLICATIONS INFORMATION
Example 2: The circuit in Figure 9 can be used to measure
the regulated 5V supply to provide early warning of power
failure. Because of variations in the PFI threshold, this
circuit requires adjustment to ensure the PFI comparator
trips before the reset threshold is reached. Adjust R5 such
that the PFO output goes low when the VCC supply reaches
the desired level (e.g., 4.6V).
Monitoring the Status of the Battery
C3 can also monitor the status of the memory backup
battery (Figure 10). If desired, the CE OUT can be used to
apply a test load to the battery. Since CE OUT is forced high
in battery backup mode, the test load will not be applied
to the battery while it is in use, even if the microprocessor
is not powered.
5V
VBATT
3V
VCC
PFO
R1
1M
PFI
LOW-BATTERY SIGNAL
TO μP I/O PIN
LTC693
R2
1M
CE IN
CE OUT
I/O PIN
GND
RL
20K
692_3 • F10
OPTIONAL TEST LOAD
Watchdog Timer
The LTC692/LTC693 provide a watchdog timer function to
monitor the activity of the microprocessor. If the microprocessor does not toggle the watchdog input (WDI) within
a seleced time-out period, RESET is forced to active low
for a minimum of 140ms. The reset active time is adjustable on the LTC693. Since many systems cannot service
the watchdog timer immediately after a reset, the LTC693
has longer time-out period (1.0 second minimum) right
after a reset is issued. The normal time-out period (70ms
minimum) becomes effective following the first transition
of WDI after RESET is inactive. The watchdog time-out
period is fixed at a 1.0 second minimum on the LTC692.
Figure 11 shows the timing diagram of watchdog time-out
period and reset active time. The watchdog time-out period
is restarted as soon as RESET is inactive. When either a
high-to-low or low-to-high transition occurs at the WDI pin
prior to time-out, the watchdog timer is reset and begins
to time-out again. To ensure the watchdog timer does not
time-out, either a high-to-low or low-to-high transition
on the WDI pin must occur at or less than the minimum
time-out period. If the input to the WDI pin remains either
high or low, reset pulses will be issued every 1.6 seconds
typically. The watchdog timer can be deactivated by floating the WDI pin. The timer is also disabled when VCC falls
below the reset voltage threshold or VBATT .
Figure 10. Backup Battery Monitor with Optional Test Load
VCC = 5V
WDI
t1 = RESET ACTIVE TIME
t2 = NORMAL WATCHDOG TIME-OUT PERIOD
t3 = WATCHDOG TIME-OUT PERIOD IMMEDIATELY
AFTER A RESET
WDO
t2
t3
RESET
t1
t1
692_3 • F11
Figure 11. Watchdog Time-Out Period and Reset Active Time
0692fa
14
LTC692/LTC693
APPLICATIONS INFORMATION
The LTC693 provides an additional output (watchdog
output, WDO) which goes low if the watchdog timer is
allowed to time out and remains low until set high by the
next transition on the WDI pin. WDO is also set high when
VCC falls below the reset voltage threshold or VBATT .
The LTC693 has two additonal pins OSC SEL and
OSC IN, which allow reset active time and watchdog
time-out period to be adjusted per Table 2. Several configurations are shown in Figure 12.
GND when OSC SEL is forced low. In these configurations,
the nominal reset active time and watchdog time-out
period are determined by the number of clocks or set by
the formula in Table 2. When OSC SEL is high or floating,
the internal oscillator is enabled and the reset active time
is fixed at 140ms minimum. OSC IN selects between the
1 second and 70ms minimum normal watchdog time-out
periods. In both cases, the time-out period immediately
after a reset is at least 1 second.
OSC IN can be driven by an external clock signal or an
external capacitor can be connected between OSC IN and
EXTERNAL OSCILLATOR
EXTERNAL CLOCK
3
5V
VCC
8
OSC SEL
5V
3
VCC
GND
OSC IN
4
7
INTERNAL OSCILLATOR
1.6 SECOND WATCHDOG
3
5V
VCC
OSC SEL
GND
GND
OSC IN
OSC IN
7
INTERNAL OSCILLATOR
100ms WATCHDOG
8
FLOATING
OR HIGH
3
5V
VCC
LTC693
4
8
LTC693
LTC693
4
OSC SEL
OSC SEL
8
FLOATING
OR HIGH
LTC693
7
4
FLOATING
OR HIGH
GND
OSC IN
7
692_3 • F12
Figure 12. Oscillator Configurations
Table 2. LTC693 Reset Active Time and Watchdog Time-Out Selections
WATCHDOG TIME-OUT PERIOD
IMMEDIATELY AFTER RESET
(LONG PERIOD)
RESET ACTIVE TIME
OSC SEL
OSC IN
NORMAL (SHORT PERIOD)
LTC693
Low
External Clock Input
1024 clks
4096 clks
2048 clks
800ms
sC
47pF
Low
External Capacitor*
400ms
sC
47pF
1.6 sec
sC
47pF
Floating or High
Low
100ms
1.6 sec
200ms
Floating or High
Floating or High
1.6 sec
1.6 sec
200ms
*The nominal internal frequency is 10.24kHz. The nominal oscillator frequency with external capacitor is fOSC (Hz) = 184,000
C (pF)
0692fa
15
LTC692/LTC693
APPLICATIONS INFORMATION
Pushbutton Reset
5V
RESET
VCC
The LTC692/LTC693 do not provide a logic input for direct
connection to a pushbutton. However, a pushbutton in
series with a 100Ω resistor connected to the RESET output
pin (Figure 13) provides an alternative for manual reset.
Connecting a 0.1μF capacitor to the RESET pin debounces
the pushbutton input.
RESET
100Ω
0.1μF
LTC692
LTC693
MPU
(e.g. 6805)
GND
692_3 • F13
Figure 13. The External Pushbutton Reset
The 100Ω resistor in series with the pushbutton is required
to prevent the ringing, due to the capacitance and lead
inductance, from pulling the RESET pins of the MPU and
LTC692/LT693 below ground.
TYPICAL APPLICATIONS
Write Protect for Additional RAMs
Capacitor Backup with 74HC4016 Switch
5V
5V
VCC
0.1μF
0.1μF
R1
10k
R2
30k
7
VBATT LOW LINE
+
13
CE OUT
VBATT
2
74HC4016
LTC693
LTC693
10 11 12 14
1
VOUT
VCC
0.1μF
VOUT
CE IN
3V
VCC
+
10μF
0.1μF
62512
RAMA
CS
20ns PROPAGATION
DELAY
CSA
LOW LINE
100μF
GND
GND
0.1μF
692_3 • TA03
CSB
VCC
62128
RAMB
CS1
CS2
VCC
0.1μF
CSC
62128
RAMC
CS1
CS2
OPTIONAL CONNECTION FOR
ADDITIONAL RAMs
692_3 • TA04
0692fa
16
LTC692/LTC693
PACKAGE DESCRIPTION
N8 Package
8-Lead PDIP (Narrow .300 Inch)
(Reference LTC DWG # 05-08-1510)
.300 – .325
(7.620 – 8.255)
.065
(1.651)
TYP
+.035
.325 –.015
(
8.255
+0.889
–0.381
.130 ± .005
(3.302 ± 0.127)
.045 – .065
(1.143 – 1.651)
.008 – .015
(0.203 – 0.381)
8
7
6
5
1
2
3
4
.255 ± .015*
(6.477 ± 0.381)
.120
(3.048) .020
MIN (0.508)
MIN
.018 ± .003
.100
(2.54)
BSC
)
.400*
(10.160)
MAX
N8 1002
(0.457 ± 0.076)
NOTE:
1. DIMENSIONS ARE
INCHES
MILLIMETERS
*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.
MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010 INCH (0.254mm)
S8 Package
8-Lead Plastic Small Outline (Narrow .150 Inch)
(Reference LTC DWG # 05-08-1610)
.189 – .197
(4.801 – 5.004)
NOTE 3
.045 ±.005
.050 BSC
8
.245
MIN
7
6
5
.160 ±.005
.150 – .157
(3.810 – 3.988)
NOTE 3
.228 – .244
(5.791 – 6.197)
.030 ±.005
TYP
1
RECOMMENDED SOLDER PAD LAYOUT
.010 – .020
s 45°
(0.254 – 0.508)
.008 – .010
(0.203 – 0.254)
0°– 8° TYP
.016 – .050
(0.406 – 1.270)
NOTE:
1. DIMENSIONS IN
.053 – .069
(1.346 – 1.752)
.014 – .019
(0.355 – 0.483)
TYP
INCHES
(MILLIMETERS)
2. DRAWING NOT TO SCALE
3. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.
MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm)
2
3
4
.004 – .010
(0.101 – 0.254)
.050
(1.270)
BSC
SO8 0303
0692fa
17
LTC692/LTC693
PACKAGE DESCRIPTION
N Package
16-Lead PDIP (Narrow .300 Inch)
(Reference LTC DWG # 05-08-1510)
.770*
(19.558)
MAX
16
15
14
13
12
11
10
9
1
2
3
4
5
6
7
8
.255 ± .015*
(6.477 ± 0.381)
.300 – .325
(7.620 – 8.255)
.008 – .015
(0.203 – 0.381)
(
+.035
.325 –.015
+0.889
8.255
–0.381
NOTE:
1. DIMENSIONS ARE
)
.130 ± .005
(3.302 ± 0.127)
.045 – .065
(1.143 – 1.651)
.020
(0.508)
MIN
.065
(1.651)
TYP
.120
(3.048)
MIN
.100
(2.54)
BSC
INCHES
MILLIMETERS
*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.
MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010 INCH (0.254mm)
.018 ± .003
(0.457 ± 0.076)
N16 1002
0692fa
18
LTC692/LTC693
PACKAGE DESCRIPTION
SW Package
16-Lead Plastic Small Outline (Wide .300 Inch)
(Reference LTC DWG # 05-08-1620)
.050 BSC .045 ±.005
.030 ±.005
TYP
.398 – .413
(10.109 – 10.490)
NOTE 4
16
N
15
14
13
12
11
10
9
N
.325 ±.005
.420
MIN
.394 – .419
(10.007 – 10.643)
NOTE 3
1
2
3
N/2
N/2
RECOMMENDED SOLDER PAD LAYOUT
1
.005
(0.127)
RAD MIN
.009 – .013
(0.229 – 0.330)
.291 – .299
(7.391 – 7.595)
NOTE 4
.010 – .029 s 45°
(0.254 – 0.737)
3
4
5
6
7
.093 – .104
(2.362 – 2.642)
8
.037 – .045
(0.940 – 1.143)
0° – 8° TYP
NOTE 3
.016 – .050
(0.406 – 1.270)
NOTE:
1. DIMENSIONS IN
2
.050
(1.270)
BSC
.004 – .012
(0.102 – 0.305)
.014 – .019
(0.356 – 0.482)
TYP
INCHES
(MILLIMETERS)
2. DRAWING NOT TO SCALE
3. PIN 1 IDENT, NOTCH ON TOP AND CAVITIES ON THE BOTTOM OF PACKAGES ARE THE MANUFACTURING OPTIONS.
THE PART MAY BE SUPPLIED WITH OR WITHOUT ANY OF THE OPTIONS
4. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.
MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm)
S16 (WIDE) 0502
0692fa
Information furnished by Linear Technology Corporation is believed to be accurate and reliable.
However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.
19
LTC692/LTC693
RELATED PARTS
PART NUMBER
DESCRIPTION
COMMENTS
LTC690
5V Supply Monitor, Watchdog Timer and Battery Backup
4.65V Threshold
LTC694-3.3
3.3V Supply Monitor, Watchdog Timer and Battery Backup
2.9V Threshold
LTC1232
5V Supply Monitor, Watchdog Timer and Pushbutton Reset
4.37V/4.62V Threshold
LTC1326
Micropower Precision Triple Supply Monitor
4.725V, 3.118V, 1V Threshold (±0.75%)
LTC1536
Precision Triple Supply Monitor for PCI Applications
Meets PCI tFALL Timing Specifications
LTC1726
Micropower Triple Supply Monitor for 2.5V/5V, 3.3V and ADJ
Adjustable RESET and Watchdog Time-Outs
LTC1727
Micropower Triple Supply Monitor with Open-Drain Reset
Individual Monitor Outputs in MSOP
LTC1728
Micropower Triple Supply Monitor with Open-Drain Reset
5-Lead SOT-23 Package
LTC2900
Programmable Quad Supply Monitor
Adjustable RESET 10-Lead MSOP and 3mm × 3mm 10-Lead DFN
LTC2901
Programmable Quad Supply Monitor
Adjustable RESET and Watchdog Timer, 16-Lead SSOP Package
LTC2902
Programmable Quad Supply Monitor
Adjustable RESET and Tolerance, 16-Lead SSOP Package, Margining
LTC2903
Precision Quad Supply Monitor
6-Lead SOT-23 Package, Ultralow Voltage Reset
LTC2904
3-State Programmable Precision Dual Supply Monitor
Adjustable Tolerance, 8-Lead SOT-23 Package
LTC2905
3-State Programmable Precision Dual Supply Monitor
Adjustable RESET and Tolerance, 8-Lead SOT-23 Package
LTC2906
Precision Dual Supply Monitor 1 Selectable and 1 Adjustable
Separate VCC Pin, RST/RST Outputs
LTC2907
Precision Dual Supply Monitor 1 Selectable and 1 Adjustable
Separate VCC Pin, Adjustable Reset Timer
LTC2908
Precision Six Supply Monitor (Four Fixed and 2 Adjustable)
8-Lead SOT-23 and DDB Packages
LTC2909
Precision Triple/Dual Input UV, OV
2 ADJ Inputs
LTC2910
Octal Positive/Negative Voltage Monitor
16-Lead SSOP and 5mm × 3mm DFN Packages
LTC2912
Single UV/OV Voltage Monitor, Adjustable UV and OV
8-Lead TSOT and 3mm × 2mm DFN Packages
LTC2913
Dual UV/OV Voltage Monitor
10-Lead MSOP and 3mm × 3mm DFN Packages
LTC2914
Qual UV/OV Positive/Negative Voltage Monitor
16-Lead SSOP and 5mm × 3mm DFN Packages
LTC2915
Single Supervisor with 27 Selectable Thresholds
10-Lead MSOP and 3mm × 2mm DFN-10 Packages
LTC2916
Single Supervisor with 9 Selectable Thresholds
Manual Reset, 10-Lead MSOP and 3mm × 2mm DFN-10 Packages
0692fa
20 Linear Technology Corporation
LT 1007 REV A • PRINTED IN USA
1630 McCarthy Blvd., Milpitas, CA 95035-7417
(408) 432-1900 ● FAX: (408) 434-0507
●
www.linear.com
© LINEAR TECHNOLOGY CORPORATION 1993