CONFIDENTIAL CY7C9536B OC-48/STM-16 Framer with VC - POSIC2GVC™ Features • OC-48/STS-48/STM-16, OC-12/STS-12/STM-4, OC-3/STS3/STM-1 rates, concatenated and non-concatenated • Complies with ITU-Standards G.707/Y.1322 and G.783[1,2] • Complies with Bellcore GR253 rev.1, 1997 [3] • Channelized operation: supports 16xOC-3 and 4xOC-12 within OC-48 stream • Supports TUG3 mapping in SDH mode • Virtual concatenation enables secure and dedicated bandwidth provisioning[4] • Up to 16 channels • From 50-Mbps to 1.2-Gbps bandwidth per channel • STS-1 and STS-3c granularity • PPP control packets optionally sent to host CPU interface • MAC/layer 3 address look up and tagging. • Programmable A1A2 processing bypass in Rx direction with frame sync input • Complete section overhead (SOH), line overhead (LOH), and path overhead (POH) processing • APS extraction, CPU interrupt generation, and programmable insertion of APS byte • Line side APS port interface • Provision for protection switching on SONET/SDH port • Programmable PRBS generator and receiver • Serial port to access line/section data communication channel (DCC) and voice communication channel (VCC) • Full duplex mapping of ATM cells over SONET/SDH • Full duplex OIF-SPI (POS-PHY)/UTOPIA level 3 interface[14,15] • Complies with ITU-Standards I 432.2[5,6,7] • 16-bit/32-bit host CPU interface bus • Full duplex mapping of packet-over-SONET/SDH: IETF RFC 1619/1662/2615 (HDLC/PPP)[8,9,10] • JTAG and boundary scan • Generic Framing Procedure (GFP) per ANSI T1X1.5[11,12,13] Protocol Encapsulator/Decapsulator delineates GFP frames with length-CRC frame construct • GFP 268r1 • Glueless interface with Cypress CYS25G0101DX OC-48 PHY • 0.18-um CMOS, 504-pin BGA package • +1.8V for core, +3.3V for LVTTL I/O, +1.5V/+3.3V for HSTL/LVPECL I/O supply, and +0.75V/2.0V reference Applications • User-programmable encapsulation • User-programmable clear channel transport • User-programmable SONET/SDH bypass • Programmable frame tagging engine for packet preclassification enables such features as • MPLS label lookup and tagging • Multi-service nodes • ATM switches and routers • Packet routers and multiservice routers • SONET/SDH/Add-Drop Mux for packet/data applications • SONET/SDH/ATM/POS test equipment • PPP: LCP and NCP tagging Notes: 1. ITU-T Recommendation G.707. “Network Node Interface for the Synchronous Digital Hierarchy.” 1996. 2. ITU-T Recommendation G.783. “Characteristics of Synchronous Digital Hierarchy (SDH) Equipment Functional Blocks.” 2000. 3. Bellcore Publication GR-253-Core. “Synchronous Optical Network (SONET) Transport Systems: Common Generic Criteria.” 1997. 4. Jones, N., Lucent Microelectronics, and C. Murton, Nortel Networks. “Extending PPP over SONET/DSH with Virtual Concatenation, High-Order and Low-Order payloads.” Internet Draft. June 2000. 5. ITU-T Recommendation I.432.3. “B-ISDN User-Network Interface—Physical Layer Specification: 1544 kbit/s and 2048 kbit/s Operation.” 1999. 6. American National Standards Institute. “Synchronous Optical Network (SONET)—Basic Description Including Multiplex Structure, Rates and Formats.” ANSI T1.105-1995. 7. American National Standards Institute. “Synchronous Optical Network (SONET)—Payload Mappings.” ANSI T1.105.02–1998. 8. Simpson, W. “PPP over SONET/SDH.” RFC 1619. May 1994. 9. Simpson, W., ed. “PPP in HDLC-like Framing,” RFC 1662. Daydreamer. July 1994. 10. Malis, A. and W. Simpson. “PPP over SONET/SDH,” RFC 2615. June 1999. 11. Hernandez-Valencia, E., Lucent Technologies. “A Generic Frame Format for Data over SONET (DoS).” March 2000. 12. Gorshe, C. and Steven. T1X1.5/99-204, T1 105.02. Draft Text for Mapping IEEE 802.3 Ethernet MAC Frames to SONET Payload. July 1999. 13. Hernandez-Valencia, E., Lucent Technologies. T1X1.5/2000-209. “Generic Framing Procedure (GFP) Specification.” October 9–13, 2000. 14. ATM Forum, Technical Committee. UUTOPIA 3 Physical Layer Interface.” Af-phy-0136.000. November 1999. 15. Can, R. and R. Tuck. “System Packet Interface Level 3 (SPI-3): OC-48 System Interface for Physical and Link-Layer Devices.” OIF-SPI3-01.0. June 2000. Cypress Semiconductor Corporation Document #: 38-02078 Rev. *G • 3901 North First Street • San Jose, CA 95134 • 408-943-2600 Revised April 25, 2005 CONFIDENTIAL CY7C9536B NoBL SRAM E /O L in k L a y e r D e v ic e fo r E th e r n e t, FC, DVB, A T M , e tc . LAN, CBR, c lie n t p o r ts , e tc . SPI - 3 HBST U T O P IA P O S IC D e v ic e CYS25G 0101DX O C -4 8 T r a n s c e iv e r O /E CPU Figure 1. POSIC2GVC System Application Diagram POSIC2GVC Logic Block Diagram RXD[31:0] RXCLK RXFRAME_PULSE RXCLKs SONETRX_PARIN LFI TXD[31:0] TXCLKI TXCLKOUT TXFRAME_PULSE SONETTX_PAROUT TX SONET Line Interface RX SONET Line Interface Transmit SONET Text Framer Pointer Processor VC RX (Virtual Concatenation) VC TX (Virtual Concatenation) TX ATM Encapsulator TCK TRST TDI TMS TDO TX HDLC Encapsulator TX Generic Framing Procedure (GFP) Encapsulator RX RX ATM HDLC Decapsulator Decapsulator JTAG Interface General Pins RST_n SYSCLK RSTOUT_n CLKOUT TEST[2:0] POSIC_OEN SCAN_ENA Document #: 38-02078 Rev. *G Clk16MHz Clk2MHz POHSDOUT RPOHSTART TPOHSTART RE1STROBE RE2STROBE TOHSDOUR Receive SONET Receiv e De-Framer SONET SONE Receive SONET T Overhead FramingOverhe Processor Bypass ad Pointer Processor Insertio n SONET Transmit SONET Framing Overhead Processor Bypass POHSDIN TOHSDIN TE1STROBE TE2STROBE RX Generic Framing Procedure (GFP) Decapsulator Programmable Frame Tagging Transmit UTOPIA/SPI-3 Interface TFCLK TERR TDAT[31:0] TPRTY TADD[3:0] TMOD[1:0] TSOP TEOP STPA PTCA TENB TSX DTCA[3:0] CPU Interface CpuClk CpuTs_n/ CapuAds_n CpuSel CpuBlast_n CpuTa_n ChipSel CpuInt CpuClkFail CpuWrRd CpuAD[31:0] Mode Receive UTOPIA/SPI-3 Interface RVAL RENB RFCLK RDAT[31:0] RADD[7:0] RMOD[1:0] RPRTY RERR REOR RSOP RCA RSX Page 2 of 46 CONFIDENTIAL Overview The CY7C9536B (POSIC2GVC) is a highly integrated SONET/SDH framer device for transport of ATM and IP packets over SONET/SDH links. It features special functions and architecture to support next-generation optical networking protocols for both SONET/SDH and direct data-over-fiber networks. OIF-SPI (POS-PHY) level 3, UTOPIA level 3 and High-Bandwidth Synchronous Transfer (HBST) interfaces are provided on the system side. POSIC2GVC performs complete SOH, LOH, and POH processing. Complete access to all overhead bytes is provided through register access via the host CPU interface. Access to selected overhead bytes are also available through serial port. Optional frame sync input and Transport Overhead (TOH) bypass enables better interface with STS-1 switched streams. The virtual concatenation feature, with up to 16 channels, enables provisioning of secure, dedicated and right-sized bandwidth for Ethernet or ATM transport. Up to 16 virtual channels can be created with STS-1 or STS-3c granularity. Bandwidth from 50 Mbps to 1.2 Gbps can be allocated per channel. POSIC2GVC supports packet over SONET/SDH as PPP in HDLC-like frame as per IETF rfc 1619/1662/2615 (PPP). POSIC2GVC also supports full duplex ATM over SONET/SDH transport in compliance with ITU I432.2. POSIC2GVC supports the new generation Generic Framing Procedure (GFP) protocol encapsulation/Decapsulation over SONET/SDH. This protocol engine features wire rate framing, frame delineation and deframing with length-CRC pair header construct. Optional payload scrambling/descrambling and payload FCS are also provided. Clear channel mode enables transport of any raw byte streams on selected virtual channels, while the rest of the channels are transporting data through any one of encapsulation/decapsulation engines. The Programmable Frame Tagging Engine enables wire rate tagging of packets/frames. For new generation networking features such as MPLS, this engine can be programmed to tag based on existence/lack of specific label/field values, in the first 64 bytes of each packet. This way, packets are tagged for a variety of conditions, all programmable by the user, enabling sorting of packets in the incoming data stream and buffering packets accordingly. In a PPP application, control packets can optionally be sent over the host CPU interface directly. SONET/SDH bypass mode allows use of this device for data transport in non SONET/SDH point-to-point and mesh optical networks. Transmit In the transmit direction, packets are received from the system side, encapsulated/framed and mapped into the SONET/SDH payload. Finally the TOH is added and SONET/SDH frames are passed onto the fiber side/line side interface on a parallel bus. The system side interface can be programmed either as OIF-SPI level 3, or UTOPIA level 3 or HBST modes. In the UTOPIA mode, ATM cells can be received either in 54- (8-bit interface) or 56- (8-bit and 32-bit interfaces) bytes format. The sixth byte carries the channel number of the cell. In case of packets, the interface can be programmed as OIF-SPI level 3 Document #: 38-02078 Rev. *G CY7C9536B or HBST operations. In these cases, the first data transfer always carry the channel number. POSIC2GVC supports three basic types of encapsulation, namely (i) ATM, (ii) HDLC frame, and (iii) GFP (frames with length-CRC pair header construct based delineation). Clear channel or transparent mode (no encapsulation) is also supported. While in operation, only one type of encapsulation can be enabled for all VC channels. Some or all of the VC channels can be programmed as clear channels. For Clear Channels, the encapsulator engine will bypass the encapsulation and pass the packets without any processing to the next block. Encapsulated packets are transferred to the Virtual Concatenation (VC) block along with the channel number. The VC block rearranges the packet/frame flow to support the bandwidth allocation for virtual channels. Bandwidth is assigned by allocating a programmed number of SPEs to each channel. The VC block keeps track of the SPE under construction by the SONET/SDH framer block and transfers the packets meant for a given channel to the SONET framer. Since POSIC2GVC does not have a packet storage memory on-chip, a channel bandwidth balanced packet flow is expected from the system side. To enable such a balanced transfer, POSIC2GVC has internal FIFO of 512 bytes per channel. The status of FIFO is provided through pins to the link layer. Finally, the SONET/SDH framer inserts the packet /cells into the SONET/SDH frame. All overhead bytes are added. All alarm bits and status bits are inserted based on the status of incoming frames as well as programming done by the host CPU. The scrambler meets relevant standards and can optionally be disabled. Frames are finally sent out on the fiber side interface. If programmed to do so, the SONET/SDH framer can be bypassed and encapsulated packets/frames can be sent directly to the fiber-side interface. Receive In the receive direction, SONET/SDH frames are received from the fiber side. Data packets/frames are extracted from the payload and passed onto the selected decapsulator engine after compensation for differential delay, in case of virtual concatenation. If the SONET/SDH framer is bypassed, the incoming data stream is directly passed over to the decapsulator engine. Data packets/frames are then decapsulated and sent to the Programmable Frame Tagging Engine. They are then analyzed and tagged before sent out to the system side via the OIF-SPI level 3, UTOPIA or HBST interface. Tagging of frames is optional. SONET/SDH frames entering from the fiber side are synchronized and the frame boundary is identified with A1A2 bytes. Frames can be optionally synchronized with Frame_Sync_Input to identify the boundary. Descrambling is performed to retrieve scrambled frames. Complete processing of all overhead bytes, Section, Line and Path, is performed and all alarm bits are verified and alarms are raised as programmed. Full access to all overhead bytes is provided through register access. Access to selected overhead bytes is also provided through serial bus. The SONET/SDH deframing can be entirely bypassed. The extracted payload is transferred to the VC block where it is reorganized to compensate for any differential delay encountered in the network from the virtual concatenation Page 3 of 46 CONFIDENTIAL channel. For this purpose, up to 256 frames are stored in external memory. The VC block then passes the payload stream to the selected decapsulator engine. CY7C9536B Table 1. Virtual Concatenated Channel Bandwidth[16] VC-3-1v/STS-1-1v[17] (~50 Mbps) The selected decapsulator engine delineates the payload stream, decapsulates and extracts packets/cells from the stream. Descrambling of packets/cells is optional. The packets/cells are then sent out to the programmable Frame Tagging Engine. VC-3-2v/STS-1-2v (~100 Mbps) VC-3-3v/STS-1-3v (~150 Mbps) VC-3-4v/STS-1-4v (~200 Mbps) VC-3-5v/STS-1-5v (~250 Mbps) The Frame Tagging Engine optionally tags the packet/cell as programmed. The packet/cell is then transferred to the link layer device, through the System Interface (OIF-SPI/UTOPIA level 3, or HBST), with an additional eight bits of information. Four bits specify the VC channel and the other four bits specify the tag. VC-3-6v/STS-1-6v (~300 Mbps) VC-3-7v/STS-1-7v (~350 Mbps) Virtual Concatenation Virtual concatenation creates multiple virtual payloads of different sizes within the incoming SONET/SDH frame, effectively creating multiple channels of different bandwidth. The advantages of VC are: • Efficient and dedicated bandwidth allocation. • Compatibility with TDM access infrastructure. Virtually concatenated channels can coexist with aware and nonaware Network Elements on the same shared access. • Independence from upper layer data protocol/frame format. VC-3-8v/STS-1-8v (~400 Mbps) VC-4-1v/STS-3c-1v[17] (~150 Mbps) VC-4-2v/STS-3c-2v (~300 Mbps) VC-4-3v/STS-3c-3v (~450 Mbps) VC-4-4v/STS-3c-4v (~600 Mbps) VC-4-5v/STS-3c-5v (~750 Mbps) VC-4-6v/STS-3c-6v (~900 Mbps) VC-4-7v/STS-3c-7v (~1.05 Gbps) VC-4-8v/STS-3c-8v (~1.2 Gbps) VC-4-4c-1v/STS-12c-1v[17] (~600 Mbps) VC-4-4c-2v/STS-12c-2v (~1.2 Gbps) VC4-8c-1v/STS-24c-1v[17] (~1.2Gbps) • Fine granularity channels are extensible and easily provisionable. POSIC2GVC supports VC for all types of packets/frames/ protocols it transports on SONET/SDH. Up to 16 channels can be created using STS1/VC-3, STS3c/VC-4, STS12c/VC4-4c and STS24c/VC4-8c. POSIC2GVC also supports non-virtually concatenated channels such as STS3c and STS12c. Table 1 shows a list of virtually concatenated channel bandwidth supported by POSIC2GVC. Virtual concatenation requires specific overhead processing capabilities only at the path terminating equipment. It remains transparent at the intermediate nodes in the network. It is possible therefore that two or more different SPEs, virtually bonded to create a channel, travel through different routes in the network. Hence, they can arrive at the destination in the order different from the order at the point of origination. Delay encountered in arrival of two virtually concatenated SPEs in a frame is called differential delay. To compensate for differential delay, the SPE received earlier need to be stored until the particular SPE, which is previous in the order but faces longer travel time, arrives at the terminating node. POSIC2GVC can store up to 256 SONET/SDH frames in external memory, which can compensate for ±16 ms of differential delay. For differential delay higher than that, POSIC2GVC raises an alarm. Notes: 16. All VC mode channel configurations require a SYSCLK frequency of 133.33 MHz. 17. Please refer to device manual for allowed combinations of Virtual Channels using STSX-1v/VCX-1v granularity. Document #: 38-02078 Rev. *G Page 4 of 46 CONFIDENTIAL CH 1 CY7C9536B (Gigabit 1Gb Ethernet) Packet SPI - 3 1Gb CH Packet 1 SPI - 3 1Gb CH Packet 2 (Gigabit Ethernet) Link Layer P O S I C P O S I C SONET Cloud Link Layer 300Mb 300Mb CH 3 1Gb Packet CH (Gigabit 2 Ethernet) (3x100 Mb Ethernet OR TDM in clear channel mode) (3x100 Mb Ethernet OR TDM in clear channel mode) CH 3 15 2 CH 1 n 16 3 16 15 CH 1 n 3 CH 3 SONET Cloud CH 2 2 1 CH 3 1 CH 2 (OC3 SPEs may arrive in different order. At receiveing end, POSIC stores the SPEs in external memory to re-arrange them in correct order.) Figure 2. Explanation of Virtual Concatenation Generic Frame Encapsulation/Decapsulation POSIC2GVC supports a variety of protocols/packets/frames to transport over a SONET/SDH link. For clarity of reference, in this document, framing of packets/cells into these protocols is called “encapsulation,” and the engine performing encapsulation is called an “encapsulator.” Similarly, deframing is called “decapsulation,” and the engine performing decapsulation is called a “decapsulator.” Three different encapsulator and decapsulator engines are integrated into POSIC2GVC. The ATM encapsulator computes and adds the HEC field, scrambles the cells and passes on to the VC block. In case of underflow, ATM encapsulator also creates programmable idle cells. The ATM decapsulator checks for HEC and integrity of the cell. It descrambles the cells, isolates and discards idle cells and passes ATM cells to the Programmable Frame Tagging Engine. Document #: 38-02078 Rev. *G HDLC encapsulator performs Asynchronous Control Character Mapping (ACCM), stuffing, flag sequence insertion and scrambling. Optionally, up to 16 bytes of header is inserted ahead of the packet while framing the packet. The host CPU can program this 16-byte header through register programing. Such programmable header insertion enables encapsulation of PPP, frame relay or other protocol. The HDLC decapsulator descrambles the incoming byte stream and searches the flag sequence. Upon finding the boundary, decapsulator performs destuffing and ACCM demapping before passing the packets to the Programmable Frame Tagging Engine. The Generic Framing Procedure (GFP) Encapsulator/Decapsulator supports delineation based on length-CRC pair header construct. In the transmit direction, it computes a 16-bit header CRC based on 2-byte length value received from the link layer device. The length and CRC fields are inserted as header of the frame ahead of the packet. Scrambling of the payload and 32-bit payload CRC computation and insertion are optional. Page 5 of 46 CONFIDENTIAL CY7C9536B Protocol/Frame Types "Clear Channel Transport" ATM Framer ATM Deframer SONET/ SDH Framer HDLC Framer Virtual HDLC Deframer Concatenation Frame Tagger GFP Protocol Framer SONET/ SDH Deframer Virtual GFP Protocol Deframer Concatenation SPI-3/ UTOPIA SPI-3/ UTOPIA "Clear Channel Transport" 1) Only one framer/deframer active 2) Selected VC channels can be declared "clear channel transport" Figure 3. Protocol Framers In the receive direction, GFP frames are delineated based on the length-CRC construct pair header, integrity verified, payload extracted, optionally descrambled and sent to the Programmable Frame Tagging Engine. The following functions can be achieved with the help of the Programmable Frame Tagging Engine: Any selected VC channel can be programmed to become a ‘clear channel’. The encapsulator and decapsulator remain in transparent mode for the clear channel and data passes through without any modification. This feature can be used to transport any raw data streams on a portion of bandwidth while the rest of the bandwidth is utilized for protocol traffic. • User-programmable routing of control packets to CPU for processing. Programmable Frame Tagging Engine The Programmable Frame Tagging Engine provides preclassification of the packets/frames at the wire rate. This helps in utilizing the link layer device more efficiently. The Programmable Frame Tagging Engine enables the user to perform preclassification of all the incoming packets into one of the 16 possible categories. Since each channel can have up to 16 different categories, and up to 16 virtual concatenated channels are possible, this engine supports up to 256 different categories. For classification, two-pass comparison can be specified. For each comparison a field of up to six bytes can be selected within the first 64 bytes of the packet and compared with up to 16 programmed values. The comparison is on a bit by bit basis and any bit comparison can be masked with a user programmable mask register. A four-bit tag is attached to the cell/packet, based on the match. Host CPU can program these parameters through register programming. The following drawing demonstrates one possible combination of classification with the help of the Programmable Frame Tagging Engine. Document #: 38-02078 Rev. *G • Incoming packet analysis to parse packets/frames/cells at wire speed. • Incoming frames tagged based on bits (such as congestion) in incoming packets. • User-programmable offset to locate Ethernet and other frames within DOS and other proprietary MAN networking protocols to allow MPLS processing. SONET/SDH Bypass POSIC2GVC supports the SONET/SDH framer/deframer bypass mode. Host CPU can program such bypass. In this mode, the data frames/packets, encapsulated by one of the encapsulators, will be transmitted transparently through VC and SONET/SDH blocks to the fiber side and vice versa. System Interface The system interface is programmable. For application in an ATM system, POSIC2GVC system interface can be programmed to be PHY side interface as per UTOPIA level 3 specifications. For variable length packets, POSIC2GVC system interface can be programmed to be OIF-SPI level 3. ATM cells can also be transferred over OIF-SPI level 3 bus. System interface can be programmed in HBST mode. In this case, a separate set of address pins are supported on the system side. This mode supports high-speed burst access. Page 6 of 46 CONFIDENTIAL CY7C9536B System Memory at Host System Tag #0 Tagging enables sorting of packets by Host System Control Packets Data Data POSIC Tag #1 Packets Tag #2 SPI-3 Interface Packets not belonging to this Node Data Tag #n ........ Rx Processing Data SONET/SDH Data TTL-expired and other discard packets Tag #13 Data Errored packets (CRC and Parity) Tag #14 Data Node-sourced packets to be Tag #15 sinked Data Figure 4. Frame Tagging Engine Data Sorting Diagram CPU Interface POSIC2GVC can interface with 16-bit or 32-bit CPU. The CPU interface can be pin configured to be compatible with Motorola or Intel bus interface. The CPU interface provides access to all registers of POSIC2GVC, collates all interrupt generated by various blocks and also supports control packet transfers. Line Interface The line interface/fiber side interface is configurable as 8 bit, 16-bit or 32-bit depending on the clock frequency and data rate. The options shown in Table 2 are available. Table 2. Configuration Options Bus Width Clock Frequency Line Rate 8 bits 19.44 MHz OC-3/STM-1 8 bits 77.76 MHz OC-12/STM-4 16 bits 38.88 MHz OC-12/STM-4 16 bits 155.52 MHz OC-48/STM-16 32 bits 77.76 MHz OC-48/STM-16 Clock Source The transmit clock can be programmed to be one of the following sources: • Received clock supplied by the PHY • External transmit clock source. Document #: 38-02078 Rev. *G Page 7 of 46 CONFIDENTIAL APS Port POSIC2GVC provides a 16-bit APS port for 1+1 protection. The support of a main and standby PHY interface connectivity allows several different APS implementation options using POSIC2GVC. Multi-Framer APS Implementation Two POSIC2GVC devices can be connected to two different transceivers, optics and fibers. POSIC2GVC enables protection switching with only one device being main and connected to link layer. The standby POSIC2GVC device is connected to the main POSIC2GVC device and it is controlled by host CPU. POSIC2GVC provides APS byte information to the host CPU. The host CPU is expected to take a protection switching decision and provide necessary instructions to both POSIC2GVC devices. In case of protection switching, in the transmit direction, the main POSIC2GVC will perform all other operations as programmed, except some of the line and section processing of SONET/SDH framing. The main POSIC2GVC device will then pass on the SPEs to the standby device through the APS port. The standby device will then perform the rest of the line and section processing and transport SONET/SDH frames over standby fiber. Similarly, in case of protection switched mode, on the receive side, the standby device will process some of the line and section overhead and transfer the frames to main device through the APS port. The main device will perform the rest of the processing in the receive side. Single Framer APS Implementation A main and slave PHY device can be interfaced directly to the main and APS ports of a single POSIC2GVC device. In this case, the main PHY is connected to the main line interface and the standby PHY is connected to the APS port. Document #: 38-02078 Rev. *G CY7C9536B RxS RxS RxM PHY STANDBY POSIC STANDBY TxS TxS RxS RxM RxM PHY MAIN POSIC MAIN LINK LAYER DEVICE TxS TxM TxM Working Channel Protection Figure 5. POSIC2GVC APS Implementation using Two POSIC Devices In the POSIC2GVC transmit path, SONET/SDH data is bridged across the main and APS ports (per linear 1+1 APS requirements). When protection switching, POSIC2GVC can be programmed to switch line inputs from the main receive port to the APS receive port, or vice versa. This APS scheme provides solely optical/PHY link level protection. Page 8 of 46 CONFIDENTIAL CY7C9536B OSC Main OC-48 PHY REFCLK TXCLKI M TXCLKO TXCLKO TXCLKI TXD[15:0] TXD [15:0] RXD[15:0] SFF Optical Module RXD[15:0] RXCLK RXCLK LFI LFI M POSIC2GVC Standby PHY REFCLK TXCLKO LFI TXCLKI TXD[31:16] TXD [15:0] RXD[31:16] RXD[15:0] RXCLKS SFF Optical Module RXCLK Figure 6. POSIC2GVC APS Implementation Using a Single POSIC Device Document #: 38-02078 Rev. *G Page 9 of 46 CONFIDENTIAL CY7C9536B Pin Configuration CY7C9536B (POSIC2GVC) Bottom TMView POSIC (CY7C9536) Pin Diagram Bottom View Document #: 38-02078 Rev. *G Page 10 of 46 CONFIDENTIAL CY7C9536B Pin Description Signal Name I/O Pad Type Pins JTAG Pin Description Line Interface Signals RXFRAME_PULSE I HSTL/LVTTL /LVPECL 1 N Optional frame pulse input for line interface. Active HIGH. TXFRAME_PULSE O HSTL/LVTTL 1 N Frame pulse output for line interface. Active HIGH. RXD[31:0] I HSTL/LVTTL /LVPECL 32 N 32-bit single ended receive data bus for SONET/SDH link. This bus can be configured as two 16-bit buses in APS operation. RXCLK I HSTL/LVTTL /LVPECL 1 N Receive clock input from the PHY device for line interface. RXCLKs I HSTL/LVTTL /LVPECL 1 N Receive clock input from the Slave PHY device for SONET/SDH link to support APS. TXCLKOUT O HSTL/LVTTL 1 N Transmit Clock to physical layer device for line interface. This will be RXCLK or the TXCLKI based on the clock selection in the SONET Tx block register. During loopback this is same as the RXCLK. TXCLKI I 1 N Input transmit clock from physical layer device for line interface. TXD[31:0] O HSTL/LVTTL 32 N 32-bit single ended transmit data bus for line interface. This bus can be configured as two 16-bit buses in APS operation. SONETTX_PAROU T O HSTL/LVTTL 1 N SONET Tx Parity Output. Can be ODD/EVEN parity, as programmed in the SONET/SDH Tx block register. SONETRX_PARIN I HSTL/LVTTL /LVPECL 1 N SONET Rx Parity Input. Can be ODD/EVEN parity, as programmed in the SONET/SDH Rx block register. LFI_n I LVTTL 1 Y Line fault indicator. When LOW, this signal indicates that the PHY has detected Loss of Optical signal on the SONET/SDH link. HSTL/LVTTL /LVPECL Overhead Bytes Access—Serial Ports Clk2MHz O LVTTL 1 Y TOH Serial Port Clock Output. TOHDout is clocked out on rising edge of this clock and TOHDin is latched-in with falling edge of this clock. The frequency is 2.048 MHz, derived from SysClk. Clk16MHz O LVTTL 1 Y POH Serial Port Clock Output. POHDout is clocked out on rising edge of this clock and POHDin is latched-in with falling edge of this clock. The frequency is 16.625 MHz, derived from SysClk TE1STROBE O LVTTL 1 Y Transmit E1 Strobe. Transmit TOH serial port data start indication. Active HIGH pulse generated once in every 125 ms. Indicates the first bit of E1 Byte. TE2STROBE O LVTTL 1 Y Transmit E2 Strobe. Active HIGH pulse generated once in every 125 ms. Indicates the first bit of E2 Byte. TPOHSTART O LVTTL 1 Y Transmit POH Serial Port Data Start Indication. Active HIGH pulse generated once in every 125 ms. TOHSDIN I LVTTL 1 Y Transport over head serial port data input. POHSDIN I LVTTL 1 Y Path over head serial port data input. RE1STROBE O LVTTL 1 Y Receive E1 Strobe. Receive TOH serial port data start indication. Active HIGH pulse generated once in every 125 ms. Indicates that the POSIC2GVC expects the first bit of the first byte of E1 should accompany the next clock edge. MSB is transmitted first. RE2STROBE O LVTTL 1 Y Receive E2 Strobe. Active HIGH pulse generated once in every 125 ms. Indicates that the POSIC2GVC expects the first bit of the first byte of E2 should accompany the next clock edge. MSB is transmitted first. RPOHSTART O LVTTL 1 Y Receive POH Serial Port Data Start Indication. Active HIGH pulse generated once in every 125 ms. Indicates that the POSIC2GVC expects the first bit of the first byte of RPOH should accompany the next clock edge. TOHSDOUT O LVTTL 1 Y Transport over head serial port data output. Document #: 38-02078 Rev. *G Page 11 of 46 CONFIDENTIAL CY7C9536B Pin Description (continued) Signal Name POHSDOUT I/O Pad Type O LVTTL Pins JTAG 1 Y Pin Description Path over head serial port data output. System Interface (OIF-SPI level 3/UTOPIA level 3/HBST) signals (in this section, POS = OIF - SPI Level 3, ATM = Utopia level 3 mode) RVAL O LVTTL 1 N POS: Receive Data Valid (RVAL) signal. RVAL indicates the validity of receive data signals. RVAL will transition LOW when receive FIFO is empty or at the end of a packet. When RVAL is HIGH, the RDAT[31:0], RPRTY, RMOD[1:0], RSOP, REOP, and RERR signals are valid. When RVAL is LOW, the RDAT[31:0], RPRTY, RMOD[1:0], RSOP, REOP, and RERR signals are invalid and must be disregarded. HBST: Receive Data Valid (RDVAL) signal. The RDATA, RBVAL, RSOP, REOP, RERR, and RADDR are valid when this signal is active. RENB I LVTTL 1 N POS: Receive Read Enable (RENB) signal. The RENB signal is used to control the flow of data from the receive FIFOs. During data transfer, RVAL must be monitored as it will indicate if the RDAT[31:0], RPRTY, MOD[1:0], RSOP, REOP, RERR and RSX are valid. The system may deassert RENB at anytime if it is unable to accept data from POSIC2GVC. When RENB is sampled LOW by POSIC2GVC, a read is performed from the receive FIFO and the RDAT[31:0], RPRTY, RMOD[1:0], RSOP, REOP, RERR, RSX and RVAL signals are updated on the following rising edge of RFCLK. When RENB is sampled HIGH by POSIC2GVC, a read is not performed and the RDAT[31:0], RPRTY, RMOD[1:0], RSOP, REOP, RERR, RSX and RVAL signals will not updated. ATM: Enable data transfers (RxENb*) signal Enables port selection. HBST: Receive Data Ready (RREADY_n) signal Active LOW signal, indicates ready to accept data. The device will send valid data 2 clocks after the assertion of this signal. RFCLK I LVTTL 1 N POS: Receive FIFO Write Clock (RFCLK). RFCLK is used to synchronize data transfer transactions between the LINK Layer device and the POSIC2GVC. RFCLK may cycle at a rate up to 100 MHz. ATM: Transfer/interface clock (RxClk) HBST: Receive Clock (RCLK). Max 104 MHz Receive Clock for level-3 operation. All signals are latched out on the rising edge of this clock. Document #: 38-02078 Rev. *G Page 12 of 46 CONFIDENTIAL CY7C9536B Pin Description (continued) Signal Name I/O Pad Type Pins JTAG Pin Description RDAT[31:0] O LVTTL 32 N POS: Receive Packet Data Bus (RDAT[31:0]) The RDAT[31:0] bus carries the packet octets that are read from the receive FIFO and the in-band port address of the selected receive FIFO. RDAT[31:0] is considered valid only when RVAL is asserted. Given the defined data structure, bit 31 is received first and bit 0 is received last. ATM: Receive Cell Data Bus (RxData[31:0]) The RDAT[31:0] bus carries the Cell octets that are read from the receive FIFO. RDAT[31:0] is considered valid only when RENB is asserted. Given the defined data structure, bit 31 is received first and bit 0 is received last RDAT[31:0] is updated on the rising edge of RCLK. This bus is big-endian in format. HBST: Receive Data Bus (RDATA[31:0]) 32-bit Data Bus, the data is valid when RDVAL signal is active. RADD[7:0] O LVTTL 8 N HBST: Receive Port Address (RADDR[7:0]). When RDVAL signal is active, this address on this bus indicates port address in RADDR[3:0] and tag value in RADDR[7:4]. In single-channel mode all 8 bits will contain the tag value. RADDR is considered valid only when RDVAL is asserted RMOD[1:0] O LVTTL 2 N POS: Receive Word Modulo (RMOD[1:0]) signal. RMOD[1:0] indicates the number of valid bytes of data in RDAT[31:0]. The RMOD bus should always be all zero, except during the last double-word transfer of a packet on RDAT[31:0]. When REOP is asserted, the number of valid packet data bytes on RDAT[31:0] is specified by RMOD[1:0] RMOD[1:0] = “00” RDAT[31:0] valid RMOD[1:0] = “01” RDAT[31:8] valid RMOD[1:0] = “10” RDAT[31:16] valid RMOD[1:0] = “11” RDAT[31:24] valid RMOD[1:0] is considered valid only when RVAL is asserted. In 16-bit mode, only RMOD[0] is valid. RMOD[0] = “1” RDAT[15:8] valid (16-bit mode) RMOD[0] = “0” RDAT[15:0] valid (16-bit mode) HBST: Receive Data Byte Valid (RBVAL[1:0]) signals. This indicates the number of bytes data bytes valid on the RDATA bus, 00 = 4 bytes valid, 11 = 1 byte valid. RPRTY O LVTTL 1 N POS: Receive Parity (RPRTY) signal. The receive parity (RPRTY) signal indicates the parity calculated over the RDAT bus. RPRTY supports both odd and even parity. ATM: Receive Parity (RxPrty) signal. Data bus odd parity. HBST: Receive bus parity (RPARITY) signal. Receive bus parity, Even/Odd parity calculated on the data bus alone or on all the bus signals (RDATA, RADDR, RDVAL, RBVAL, RSOP, REOP, RERR). Document #: 38-02078 Rev. *G Page 13 of 46 CONFIDENTIAL CY7C9536B Pin Description (continued) Signal Name I/O Pad Type Pins JTAG Pin Description RERR O LVTTL 1 N POS: Receive error indicator (RERR) signal. RERR is used to indicate that the current packet is aborted and should be discarded. RERR shall only be asserted when REOP is asserted. Conditions that can cause RERR to be set may be, but are not limited to, FIFO overflow, abort sequence detection and FCS error. RERR is considered valid only when RVAL is asserted. HBST: Receive error indicator (RERR) signal. A HIGH indicates the current packet or cell has error. REOP O LVTTL 1 N POS: Receive End Of Packet (REOP) signal. REOP is used to delineate the packet boundaries on the RDAT bus. When REOP is HIGH, the end of the packet is present on the RDAT bus. REOP is required to be present at the end of every packet and is considered valid only when RVAL is asserted. HBST: End of Packet/cell (REOP) signal. A high indicates the end of packet or cell. RSOP/RSOC O LVTTL 1 N POS: Receive Start of Packet (RSOP) signal. RSOP is used to delineate the packet boundaries on the RDAT bus. When RSOP is HIGH, the start of the packet is present on the RDAT bus. RSOP is required to be present at the start of every packet and is considered valid when RVAL is asserted. ATM: Receive start of cell (RxSOC). This signal marks the start of a cell structure on the RxData bus. The first word of the cell structure is present on the RxData[31:0] bus when RxSOC is HIGH. RxSOC is updated on the rising edge of RxClk. HBST: Receive Start of Packet/cell (RSOP) signal. A HIGH indicates start of packet or start of cell. RCA O LVTTL 1 N ATM: UTOPIA Receive Cell Available (RxClav). RxClav will be asserted, whenever a minimum of 1 cell of data is available in the Receive FIFO. HBST: Receive FIFO available (RSTFA) signal. RSTFA indicates when data is available in the receive FIFO. RSTFA will be asserted, whenever receive FIFO has at least predefined number of bytes to be read (the number of bytes is user programmable). RSTFA is updated on the rising edge of RCLK. RSX O LVTTL 1 N POS: Receive start of transfer signal. RSX indicates when the in-band port address is present on the RDAT bus. When RSX is HIGH and RVAL is LOW, the value of RDAT[7:0] is the address of the receive FIFO to be selected by POSIC2GVC. Subsequent data transfers on the RDAT bus will be from the port as specified by the in band address. Document #: 38-02078 Rev. *G Page 14 of 46 CONFIDENTIAL CY7C9536B Pin Description (continued) Signal Name I/O Pad Type Pins JTAG Pin Description TFCLK I LVTTL 1 N POS: Transmit FIFO Write Clock (TFCLK). TFCLK is used to synchronize data transfer transactions between the LINK Layer device and POSIC2GVC. TFCLK may cycle at a rate up to 100 MHz. ATM: Transfer/interface clock (TxClk). HBST: Transmit Clock (TCLK). Max 104 MHz Transmit Clock for level-3 operation. All transmit signals are sampled on rising edge of the clock. TERR I LVTTL 1 N POS: Transmit Error Indicator (TERR) signal. TERR is used to indicate that the current packet should be aborted. When TERR is set HIGH, the current packet is aborted. TERR should only be asserted when TEOP is asserted. HBST: Transmit Error Indicator (TERR) signal. A HIGH indicates the current packet or cell has error. TENB I LVTTL 1 N POS: Transmit Write Enable (TENB) signal. The TENB signal is used to control the flow of data to the transmit FIFOs. When TENB is HIGH, the TDAT, TMOD, TSOP, TEOP, and TERR signals are invalid and are ignored by POSIC2GVC. The TSX signal is valid and is processed by POSIC2GVC when TENB is HIGH. When TENB is LOW, the TDAT, TMOD, TSOP, TEOP and TERR signals are valid and are processed by POSIC2GVC. Also, the TSX signal is ignored by POSIC2GVC when TENB is LOW. ATM: Transmit write enable (TxEnb*). This signal is an active LOW input which is used to initiate writes to the transmit FIFOs. When TxEnb* is sampled HIGH, the information sampled on the TxData, TxPrty, and TxSOC signals are invalid. When TxEnb* is sampled LOW, the information sampled on the TxData, TxPrty, and TxSOC signals are valid and are written into the transmit FIFO. TxEnb* is sampled on the rising edge of TxClk. HBST: Transmit Data Valid (TDVAL_n) signal. The TDVAL_n signal is used to control the flow of data to the transmit FIFOs. When TDVAL_n is HIGH, the TDATA, TBVAL, TSOP, TADDR, TSOP, TEOP, and TERR signals are valid and are processed by POSIC2GVC. Document #: 38-02078 Rev. *G Page 15 of 46 CONFIDENTIAL CY7C9536B Pin Description (continued) Signal Name I/O TDAT[31:0] I TPRTY I TADD[3:0] I Pad Type Pins JTAG Pin Description 32 N POS: Transmit Packet Data Bus (TDAT) bus. This bus carries the packet octets that are written to the selected transmit FIFO and the in-band port address to select the desired transmit FIFO. The TDAT bus is considered valid only when TENB is simultaneously asserted. Data is transmitted in big endian order on TDAT[31:0]. Given the defined data structure, bit 31 is transmitted first and bit 0 is transmitted last. ATM: Transmit Data Bus (TxData) bus. This data bus carries the ATM cell. Data on this bus is valid only if TxEnb* is HIGH. TxData[31:0] is three-stated if TxEnb* is LOW. TxData[31:0] is updated on the rising edge of TxClk. HBST: Transmit Data Bus (TDATA) bus. 32-bit Data bus. The data is valid when TDVAL_n signal is active. LVTTL 1 N POS: Transmit bus parity (TPRTY) signal. The transmit parity (TPRTY) signal indicates the parity calculated over the TDAT bus. TPRTY is considered valid only when TENB is asserted. TPRTY is supported for both even and odd parity. ATM: Transmit bus parity (TxPrty). This signal indicates the parity on the TxData bus. A parity error is indicated by a status bit and a maskable interrupt. TxPrty is considered valid only when TxEnb* is simultaneously asserted. TxPrty is sampled on the rising edge of TxClk. HBST: Transmit bus parity (TPARITY) signal. Even/Odd parity calculated on the data bus alone or on all the bus signals (TDATA, TADDR, TDVAL_n, TBVAL, TSOP, TEOP, and TERR). LVTTL 4 N POS: Transmit address bus (PTADR) bus. Address driven by Link layer to poll and select the appropriate POSIC2GVC channel (port). The value for the Transmit and Receive portions of a channel should be identical. Address 31 indicates a null port. ATM: Transmit address bus (TxAddr) bus. Address of POSIC2GVC channel being selected. HBST: Port Address (TADDR) bus. Address driven by the Link Layer to indicate the port address of current data transfer. Document #: 38-02078 Rev. *G Page 16 of 46 CONFIDENTIAL CY7C9536B Pin Description (continued) Signal Name I/O Pad Type Pins JTAG Pin Description TMOD[1:0] I LVTTL 2 N POS: Transmit Word Modulo (TMOD[1:0]) signal. TMOD[1:0] indicates the number of valid bytes of data in TDAT[31:0]. The TMOD bus should always be all zero, except during the last double-word transfer of a packet on TDAT[31:0]. When TEOP is asserted, the number of valid packet data bytes on TDAT[31:0] is specified by TMOD[1:0]. TMOD[1:0] = “00” TDAT[31:0] valid TMOD[1:0] = “01” TDAT[31:8] valid TMOD[1:0] = “10” TDAT[31:16] valid TMOD[1:0] = “11” TDAT[31:24] valid In 16-bit mode, only TMOD[0] is valid. TMOD[0] = “1” TDAT[15:8] valid (16-bit mode) TMOD[0] = “0” TDAT[15:0] valid (16-bit mode) HBST: Transmit byte valid (TBVAL[1:0]) signals. This indicates the number of bytes data bytes on the TDATA bus, 00 = 4 bytes valid, 11 = 1 byte valid. TSOP I LVTTL 1 N POS: Transmit Start of Packet (TSOP) signal. TSOP is used to delineate the packet boundaries on the TDAT bus. When TSOP is HIGH, the start of the packet is present on the TDAT bus. TSOP is required to be present at the beginning of every packet and is considered valid only when TENB is asserted. ATM: Transmit start of cell (TxSOC) signal. This signal marks the start of a cell structure on the TxData bus. TxSOC must be present for each cell. TxSOC is considered valid only when TxEnb* is simultaneously asserted. TxSOC is sampled on the rising edge of TxClk. HBST: Transmit Start of Packet (TSOP) signal. A high indicates the start of packet or start of cell. TEOP I LVTTL 1 N POS: Transmit End of Packet (TEOP) signal. TEOP is used to delineate the packet boundaries on the TDAT bus. When TEOP is HIGH, the end of the packet is present on the TDAT bus. TEOP is required to be present at the end of every packet and is considered valid only when TENB is asserted. HBST: Transmit End of Packet (TEOP) signal. A HIGH indicates the end of packet or end of cell. DTCA[3:0] O LVTTL 4 N POS: Transmit Packet Available (DTPA) bus. This signal provides direct status indication the fill status of the transmit FIFO. Note that, regardless of what fill level TPA is set to indicate “full” at, the transmit packet processor can store 256 bytes of data. When DTPA transitions HIGH, it indicates that the transmit FIFO has enough room to store a configurable number of data bytes. This transition level is selected in the CPU programmable registers. When TPA transitions LOW, it indicates that the transmit FIFO is either full or near full as specified by the CPU programmable registers. DTPA is updated on the rising edge of TFCLK. HBST: Polled FIFO available Status (TFAST) bus. When the signal TSOFST is active, the status of channels 0,4,8,12 is given first followed by 1,5,9,13 and 2,6,10,14 and the last 3,7,11,15. Document #: 38-02078 Rev. *G Page 17 of 46 CONFIDENTIAL CY7C9536B Pin Description (continued) Signal Name I/O Pad Type Pins JTAG Pin Description STPA O LVTTL 1 N POS: Selected Channel Transmit Packet Available (STPA) signal. STPA transitions HIGH when a predefined minimum number of bytes are available in the selected transmit FIFO. Once HIGH, STPA indicates that transmit FIFO is not full. When STPA transitions LOW, it optionally indicates that transmit FIFO is full or near full (user programmable). STPA always provides status indication for the selected channel in order to avoid FIFO overflows while polling is performed. STPA is three-stated when TENB is deasserted in the previous cycle. STPA is also deasserted when either the null-port address (0x1F) or an address not matching the POSIC2GVC address is presented on the TADR[3:0] signals when TENB is sampled HIGH (has been de-asserted during the previous clock cycle). STPA is mandatory only if packet-level transfer mode is supported. It is not be driven in byte-level mode. ATM: There is no corresponding pin definition in ATM mode, however, this pin will output the same signal as STPA in POS mode HBST: FIFO Available Status (TSTFA) signal. FIFO available status of the selected port is reflected on this pin two clocks after detecting the port address when the TDVAL signal is active. PTCA O LVTTL 1 N POS: Polled-Port Transmit Packet Available (PTPA) signal. PTPA transitions HIGH when a predefined (user-programmable) minimum number of bytes are available in the polled transmit FIFO. Once HIGH, PTPA indicates that the transmit FIFO is not full. When PTPA transitions LOW, it optionally indicates that transmit FIFO is full or near full (user-programmable). PTPA allows polling the POSIC2GVC channel selected by TADR[3:0] when TENB is asserted. PTPA is driven by a POSIC2GVC when its address is polled by TADR[3:0]. POSIC2GVC will three-state PTPA when either the null-port address (0x1F) or an address not matching POSIC2GVC is provided on TADR[3:0]. PTPA is mandatory only if in packet-level transfer mode. It will not be driven in byte-level mode. ATM: UTOPIA Transmit Cell Available (TxClav) The TxClav signal indicates when a cell is available in the transmit FIFO for the port polled by TxAddr[3:0] when TxEnb* is asserted. When HIGH, TxClav indicates that the corresponding transmit FIFO is not full and a complete cell may be written. When TxClav goes LOW, it can be configured to indicate either that the corresponding transmit FIFO is near full or that the corresponding transmit FIFO is full. TxClav is three-stated when either the null-Port address (0x1F) or an address not matching the address space set is latched from the TxAddr[4:0] inputs when TxEnb* is HIGH. TxClav is updated on the rising edge of TxClk. HBST: FIFO Available status on TFAST bus (TSOFST) signal. Active HIGH pulse indicates the start of FIFO available status on TFAST bus. This signal is repeated once in every four clocks. TSX I 1 N POS: Transmit Start of Transfer (TSX) signal. TSX indicates inband port address on the TDAT bus. When TENB is HIGH and TSX is asserted (HIGH), the value of TADR[3:0] is the address of transmit FIFO selected. TSX is valid only when TENB is deasserted. LVTTL Document #: 38-02078 Rev. *G Page 18 of 46 CONFIDENTIAL CY7C9536B Pin Description (continued) Signal Name I/O Pad Type Pins JTAG Pin Description Memory Interface for Virtual Concatenation AD [18:0] O LVTTL 19 N Synchronous Address Inputs Used to address up to six 512k x 36 NoBL™ SRAMs. Sampled at the rising edge of the CLK. WE O LVTTL 1 N Synchronous Write Enable Input, active LOW. This must be sampled on the rising edge of CLK if CEN is active LOW. This signal must be asserted LOW to initiate a write sequence ADV/LD O LVTTL 1 N Synchronous Advance/Load Input This pin is used to advance the on-chip (SRAM’s) address counter or load a new address. When HIGH (and CEN is asserted LOW) the internal burst counter of SRAM is advanced. When LOW, a new address is loaded into the SRAM for an access. After being deselected, ADV/LD should be driven LOW in order to load a new address. CE1 O LVTTL 1 N Synchronous Chip Enable 1, active LOW. Sampled on the rising edge of CLK. Used to select/deselect first bank of the NoBL memory. CE2 O LVTTL 1 N Synchronous Chip Enable 2, active LOW. Sampled on the rising edge of CLK. Used to select/deselect second bank of the NoBL memory. CE3 O LVTTL 1 N Synchronous Chip Enable 3, active LOW. Sampled on the rising edge of CLK. Used to select/deselect third bank of the NoBL memory. OE O LVTTL 1 N Asynchronous Output Enable, permanently active LOW. This pin is internally grounded to the VSS2 bus. The pin should be connected to the OEN input of the NoBL memories, or alternatively, left unconnected if the NoBL OEN input is directly grounded on the board. DQ1[31:0] I/O LVTTL 32 N Synchronous Bidirectional Data I/O lines for SRAM1. As inputs to SRAM, these pins feed into a data register that is triggered by the rising edge of CLK. As outputs from SRAM, they deliver the data contained in the memory location specified by A [18:0] during the previous clock rise of the read cycle. When OE is asserted LOW, the pins can behave as outputs from SRAM. When HIGH, DQ1 [31:0] are placed in a three-state condition by the SRAM. The outputs are automatically three-stated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of OE. DQ2 [31:0] I/O LVTTL 32 N Synchronous Bidirectional Data I/O lines for SRAM2. As inputs to SRAM, these pins feed into a data register that is triggered by the rising edge of CLK. As outputs from SRAM, they deliver the data contained in the memory location specified by A [18:0] during the previous clock rise of the read cycle. When OE is asserted LOW, the pins can behave as outputs from SRAM. When HIGH, DQ2 [31:0] are placed in a three-state condition by the SRAM. The outputs are automatically three-stated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of OE. CPU Interface Signals CpuClk I LVTTL 1 Y CPU Clock. CpuSel I LVTTL 1 Y Used to select between Intel and Motorola CPU. ‘0’ = Motorola, ‘1’ = Intel CpuTs_n/CpuAds_n I LVTTL 1 Y Transfer Start. Active LOW CpuWrRd I LVTTL 1 Y Write/Read Signal. In Intel mode, active HIGH for write operation. In Motorola mode, active LOW for write operation. Document #: 38-02078 Rev. *G Page 19 of 46 CONFIDENTIAL CY7C9536B Pin Description (continued) Signal Name I/O Pad Type Pins JTAG Pin Description CpuTa_n O LVTTL 1 Y Transfer Acknowledge/Data Ready. Active low. Open Drain Output CpuBlast_n / CpuBdip_n I 1 Y Used with Burst Transaction. Active LOW. LVTTL CpuInt/ O LVTTL 1 Y Interrupt to CPU. Active LOW. CpuClkFail O LVTTL 1 Y CPU Clock Fail Signal. When LOW indicates failure of CPU clock. CpuAD[31:0] I/O LVTTL 32 Y Address/Data Bus. ChipSel I LVTTL 1 Y The chip select signal for POSIC2GVC. Active Low. Mode I LVTTL 1 Y 32-/16-bit mode select. ‘0’ = 32-bit mode, ‘1’ otherwise. JTAG Interface Signals TCK I LVTTL 1 JTAG Mode: Test clock TRST I LVTTL 1 JTAG Mode: Test reset TDI I LVTTL 1 JTAG Mode: Test input TMS I LVTTL 1 JTAG Mode: Test mode Select. Pull-down to GND during normal operation. TDO O LVTTL 1 JTAG Mode: Test Output Miscellaneous Signals VREF I VREF 4 N Reference Voltage for HSTL and LVPECL inputs. Set to GND during LVTTL mode of operation. RST_n I LVTTL 1 Y Active LOW asynchronous reset input. SYSCLK I LVTTL 1 N 133-MHz System Clock. CLKOUT O LVTTL 1 N SYSCLK Out. Used as CLK for the Virtual Concatenation memories RSTOUT_n O LVTTL 1 Y Reset Out, active low. TEST[2:0] I LVTTL 3 Y Test Mode selection signals. Pull-up to ‘1’ during normal operation. SCAN_ENA I LVTTL 1 Y SCAN ENABLE pin. Active High. Pull-down to ‘0’ for normal operation POSIC_OEN I LVTTL 1 Y The POSIC2GVC Output Enable (POSIC_OEN) signal. When set to logic one, all POSIC2GVC outputs (except CpuTa_n and CLKOUT) are held three-state. When POSIC_OEN is set to logic zero, all interfaces are enabled. Pull-down to ‘0’ for normal operation. Total IO Pins 336 Power: VCC Pad+Core P 85 Power: GND Pad+Core P 83 TOTAL Document #: 38-02078 Rev. *G 504 I/Os: 336; Power: 168 Page 20 of 46 CONFIDENTIAL CY7C9536B Pin Assignment Pin Assignment Table Signal RDAT<0> RDAT<1> RDAT<10> RDAT<11> RDAT<12> RDAT<13> RDAT<14> RDAT<15> RDAT<16> RDAT<17> RDAT<18> RDAT<19> RDAT<2> RDAT<20> RDAT<21> RDAT<22> RDAT<23> RDAT<24> RDAT<25> RDAT<26> RDAT<27> RDAT<28> RDAT<29> RDAT<3> RDAT<30> RDAT<31> RDAT<4> RDAT<5> RDAT<6> RDAT<7> RDAT<8> RDAT<9> RADD<0> RADD<1> RADD<2> RADD<3> RADD<4> RADD<5> RADD<6> RADD<7> RERR RMOD<0> RMOD<1> RPRTY REOP RCA Document #: 38-02078 Rev. *G Ball F3 F2 J6 J5 J4 J3 J2 K5 K4 K3 K2 L5 G6 L4 L3 L2 L1 M5 M4 M3 M2 M1 N5 G5 N4 N3 G3 G2 H6 H5 H4 H2 N2 N1 P5 P4 P3 P2 R5 R4 T4 R2 R3 T5 T2 U4 Pin Type LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT Page 21 of 46 CONFIDENTIAL CY7C9536B Pin Assignment Table (continued) Signal RSOP/RSOC RSX RVAL RFCLK RENB TADD<0> TADD<1> TADD<2> TADD<3> TDAT<0> TDAT<1> TDAT<10> TDAT<11> TDAT<12> TDAT<13> TDAT<14> TDAT<15> TDAT<16> TDAT<17> TDAT<18> TDAT<19> TDAT<2> TDAT<20> TDAT<21> TDAT<22> TDAT<23> TDAT<24> TDAT<25> TDAT<26> TDAT<27> TDAT<28> TDAT<29> TDAT<3> TDAT<30> TDAT<31> TDAT<4> TDAT<5> TDAT<6> TDAT<7> TDAT<8> TDAT<9> TERR TENB TPRTY TSOP TEOP TSX Document #: 38-02078 Rev. *G Ball T3 U5 U1 V3 U2 AE3 AE4 AF3 AG4 U3 V1 Y2 Y3 Y4 Y5 AA2 AA3 AA4 AA5 AA6 AB2 V2 AB3 AB4 AB6 AC2 AC3 AC4 AC5 AC6 AD2 AD4 V4 AD5 AE2 V5 W1 W2 W3 W4 W5 AF5 AE6 AG5 AF6 AD7 AG6 Pin Type LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN Page 22 of 46 CONFIDENTIAL CY7C9536B Pin Assignment Table (continued) Signal TFCLK TMOD<0> TMOD<1> DTCA<0> DTCA<1> DTCA<2> DTCA<3> STPA PTCA CPUTA_N CPUCLKFAIL CPUINT CPUAD<0> CPUAD<1> CPUAD<10> CPUAD<11> CPUAD<12> CPUAD<13> CPUAD<14> CPUAD<15> CPUAD<16> CPUAD<17> CPUAD<18> CPUAD<19> CPUAD<2> CPUAD<20> CPUAD<21> CPUAD<22> CPUAD<23> CPUAD<24> CPUAD<25> CPUAD<26> CPUAD<27> CPUAD<28> CPUAD<29> CPUAD<3> CPUAD<30> CPUAD<31> CPUAD<4> CPUAD<5> CPUAD<6> CPUAD<7> CPUAD<8> CPUAD<9> CPUSEL MODE CPUTS_N Document #: 38-02078 Rev. *G Ball AE7 AF7 AD8 AH6 AE8 AG7 AH7 AD9 AG8 AE9 AH8 AF9 AG9 AH9 AJ11 AE12 AF12 AH12 AE13 AF13 AG13 AH13 AJ13 AE14 AE10 AF14 AG14 AE15 AF15 AG15 AH15 AE16 AF16 AH16 AE17 AF10 AF18 AG18 AG10 AH10 AE11 AF11 AG11 AH11 AG16 AE18 AJ17 Pin Type LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT Open Drain Output LVTTL_OUT LVTTL_OUT LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IN LVTTL_IN LVTTL_IN Page 23 of 46 CONFIDENTIAL CY7C9536B Pin Assignment Table (continued) Signal CPUWRD CPUBLAST_N CHIPSEL SCAN_ENA POSIC_OEN CPUCLK RST_N TEST<0> TEST<1> TEST<2> TCK SYSCLK TDI TMS TRST TDO RSTOUT_N CLKOUT TOHSDIN POHSDIN TE1STROBE TE2STROBE TPOHSTART RPOHSTART CLK2MHz CLK16MHz RE1STROBE RE2STROBE POHSDOUT TOHSDOUT TXFRAME_PULSE SONETTx_PAROUT TXD<0> TXD<1> TXD<10> TXD<11> TXD<12> TXD<13> TXD<14> TXD<15> TXD<16> TXD<17> TXD<18> TXD<19> TXD<2> TXD<20> TXD<21> Document #: 38-02078 Rev. *G Ball AG19 AH17 AF19 AG17 AE19 AF20 AH18 AE20 AG21 AH19 AF21 AE21 AG20 AD21 AF22 AD22 AG23 C16 AE22 AG22 AH24 AF23 AH25 AD23 AF24 AE24 AF25 AG25 AE26 AG26 AE27 AD25 AD28 AD27 AB26 AB25 AB24 AA28 AA27 AA26 AA25 AA24 Y29 Y28 AD26 Y27 W27 Pin Type LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_IN LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_IN LVTTL_IN LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT Page 24 of 46 CONFIDENTIAL CY7C9536B Pin Assignment Table (continued) Signal TXD<22> TXD<23> TXD<24> TXD<25> TXD<26> TXD<27> TXD<28> TXD<29> TXD<3> TXD<30> TXD<31> TXD<4> TXD<5> TXD<6> TXD<7> TXD<8> TXD<9> TXCLKOUT TXCLKI VREF VREF VREF VREF RXCLK RXCLKS RXD<0> RXD<1> RXD<10> RXD<11> RXD<12> RXD<13> RXD<14> RXD<15> RXD<16> RXD<17> RXD<18> RXD<19> RXD<2> RXD<20> RXD<21> RXD<22> RXD<23> RXD<24> RXD<25> RXD<26> RXD<27> RXD<28> Document #: 38-02078 Rev. *G Ball W26 W25 V28 V27 V26 V25 U29 U28 AC28 T28 T27 AC27 AC26 AC25 AC24 AB28 AB27 W28 R27 U27 P26 M25 G27 N28 H26 H27 H28 K29 L25 L26 L27 L28 M26 M27 M28 N25 N26 J24 N27 N29 P25 P27 P28 R25 R26 R28 T25 Pin Type HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTL_OUT HSTL/LVTTLLVPECL_IN 0.75V/2.0V INPUT 0.75V/2.0V INPUT 0.75V/2.0V INPUT 0.75V/2.0V INPUT HSTL/LVTT/LLVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN Page 25 of 46 CONFIDENTIAL CY7C9536B Pin Assignment Table (continued) Signal RXD<29> RXD<3> RXD<30> RXD<31> RXD<4> RXD<5> RXD<6> RXD<7> RXD<8> RXD<9> SONETRx_PARIN LFI_n RXFRAME_PULSE DQ1<0> DQ1<1> DQ1<10> DQ1<11> DQ1<12> DQ1<13> DQ1<14> DQ1<15> DQ1<16> DQ1<17> DQ1<18> DQ1<19> DQ1<2> DQ1<20> DQ1<21> DQ1<22> DQ1<23> DQ1<24> DQ1<25> DQ1<26> DQ1<27> DQ1<28> DQ1<29> DQ1<3> DQ1<30> DQ1<31> DQ1<4> DQ1<5> DQ1<6> DQ1<7> DQ1<8> DQ1<9> CE1 CE2 Document #: 38-02078 Rev. *G Ball T26 J25 U25 U26 J26 J27 J28 K25 K26 K28 H25 H24 F27 E27 D27 D24 C24 B24 F23 D23 C23 B23 F22 E22 C22 G26 F21 E21 D21 C21 B21 E20 C20 B20 E19 B19 F26 B18 A18 E26 F25 D25 C25 G24 E24 B17 D19 Pin Type HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN HSTL/LVTTL/LVPECL_IN LVTTL_IN HSTL/LVTTL/LVPECL_IN LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_OUT LVTTL_OUT Page 26 of 46 CONFIDENTIAL CY7C9536B Pin Assignment Table (continued) Signal CE3 WE OE ADV/LD AD<0> AD<1> AD<10> AD<11> AD<12> AD<13> AD<14> AD<15> AD<16> AD<17> AD<18> AD<2> AD<3> AD<4> AD<5> AD<6> AD<7> AD<8> AD<9> DQ2<0> DQ2<1> DQ2<10> DQ2<11> DQ2<12> DQ2<13> DQ2<14> DQ2<15> DQ2<16> DQ2<17> DQ2<18> DQ2<19> DQ2<2> DQ2<20> DQ2<21> DQ2<22> DQ2<23> DQ2<24> DQ2<25> DQ2<26> DQ2<27> DQ2<28> DQ2<29> DQ2<3> Document #: 38-02078 Rev. *G Ball A17 B16 D18 C15 D17 C17 D13 C13 A13 D12 C12 B12 A12 C11 B11 E16 D16 E15 D15 E14 C14 B14 E13 E12 E11 C9 B9 F8 E8 C8 B8 F7 E7 D7 C7 D11 B7 E6 D6 C6 F5 D5 C5 F4 C4 E3 E10 Pin Type LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_OUT LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO Page 27 of 46 CONFIDENTIAL CY7C9536B Pin Assignment Table (continued) Signal DQ2<30> DQ2<31> DQ2<4> DQ2<5> DQ2<6> DQ2<7> DQ2<8> DQ2<9> VSS1 VSS2 VCC1 VCC2 VCC3 VCC5 Document #: 38-02078 Rev. *G Ball E2 D2 D10 C10 B10 F9 E9 D9 A1, B1, AE1, AJ1, AJ2, AG12, A2, D3, AD3, AH4, AJ4, A4, AH5, AH14, C18, AJ18, AJ19, AH20, AH21, B22, AH23, AG24, B25, AH26, B27, K27, AJ28, AF28, A28, D28, F28, A29, B29, J29, M29, P29, AJ29 G1, J1, P1, T1, AA1, AC1, B2, C3, AJ3, E4, G4, A6, B6, AJ7, AF8, A9, AJ9, A11, AJ12, B13, AJ14, A16, AJ16, E17, C19, A20, AJ21, AJ22, A23, AE23, AJ23, A25, A27, AF27, AJ27, AH28, C29, D29, F29, R29, W29, AC29, AE29, AF29, AH29, Y25 D1, AF1, AG2, C2, B3, AH3, D4, AF4, B5, E5, AJ5, D20, D22, E25, A26, C26, D26, AF26, AJ26, AH27, AE28, E29, G29, H29, L29 AD1, AG1, AH1, AF2, AH2, AG3, B4, AB5, AE5, A7, A10, A14, AF17, A21, A22, AH22, C28, E28, G28 C1, E1, F1, H1, K1, R1, Y1, AB1, A3, H3, A5, AJ6, A8, D8, AJ8, AJ10, D14, A15, B15, AJ15, E18, A19, AJ20, E23, A24, AJ24, G25, AJ25, B26, C27, AG27, B28, AG29 AE25, AG28, T29, V29, AA29, AB29, AD29, Y26 Pin Type LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO LVTTL_IO Core + Input Pin GND Output Pin GND Core Voltage, 1.8V LVTTL Input Pin Power Supply, 3.3V LVTTL Output Pin Power Supply, 3.3V HSTL Output Pin Power Supply, 1.5V/3.3V Page 28 of 46 CONFIDENTIAL CY7C9536B Maximum Ratings (Above which the useful life may be impaired. For user guide-lines, not tested.) Operating range specifies temperature and voltage boundary conditions for safe operation of the device. Operation outside these boundary may affect the performance and life of the device. Table 3. Device Absolute Maximum Ratings Parameter Value Unit –40 to 85 °C Storage Temperature 150 °C Absolute Maximum Junction Temperature 125 °C Lead Temperature 220 °C Case Temperature Supply Voltage VCC1 for Core 2.43 V Supply Voltage VCC2 for LVTTL Inputs 4.785 V Supply Voltage VCC3 for LVTTL Outputs 4.785 V Supply Voltage VCC5 for HSTL/LVTTL Outputs 4.785 V VREF VCC + 0.3 V All Inputs Values VCC + 0.3 V Static Discharge Voltage (ESD) from JESD22-A114 >2000 V Latch-up Current >200 mA Maximum output short circuit current for all I/O configurations. (Vout = 0V)[18] –100 mA Operating Range Table 4. Operating Range Range Ambient Temperature VCC1 VCC5(HSTL) VCC2, VCC3, VCC5 Commercial 0°C to +70°C 1.71V to 1.89V 1.425V to 1.575V 3.135V to 3.465V Industrial –40°C to +85°C 1.71V to 1.89V 1.425V to 1.575V 3.135V to 3.465V DC Specifications Table 5. DC Specifications Min. Max. Unit VCC1 Parameter Power Supply for Core 1.71 1.89 V VCC2 Power Supply for LVTTL Inputs 3.135 3.465 V VCC3 Power Supply for LVTTL Outputs 3.135 3.465 V VCC5 Power Supply for HSTL/LVTTL Outputs 1.425/3.135 1.575/3.465 V VREF(HSTL) Reference voltage for HSTLinputs 0.68 0.9 V VREF(LVPECL) Reference voltage for LVPECL inputs VCC2 – 1.4 VCC2 – 1.2 V ICC1 VCC1 Supply Current – 1 A ICC2 VCC2 Supply Current – 0.1 A ICC3 VCC3 Supply Current 20-pF capacitive load – 0.75 A ICC5 VCC5 Supply Current for LVTTL Output 20-pF capacitive load – 0.28 A VCC5 Supply Current for HSTL Output 20-pF capacitive load – 0.017 A Total Chip Power 20-pF capacitive load 4.58 Watt PW[19] Description Test Conditions Note: 18. Not more than one output should be tested at a time. Duration of the short circuit should not exceed 1 second. Tested initially and after any design or process changes that may affect these parameters. 19. Consult factory for Power Consumption with external termination resistors. Document #: 38-02078 Rev. *G Page 29 of 46 CONFIDENTIAL CY7C9536B Table 5. DC Specifications (continued) Parameter IOS[20] Description Test Conditions Min. Max. Unit Output Short Circuit Current for all I/O configurations. See note below. VOUT = 0V –20 –100 mA VOHT Output HIGH Voltage All VCC = Min. IOH = –8.0 mA 2.4 – V VOLT Output LOW Voltage All VCC = Min. IOL = 8.0 mA - 0.4 V VIHT Input HIGH Voltage 2.0 VCC2 + 0.3 V VILT Input LOW Voltage –0.3 0.8 V IIHT Input HIGH Current All VCC = Max., VIN = VCC2 – 10 µA IILT Input LOW Current All VCC = Max., VIN = 0V – –10 µA LVTTL I/Os HSTL I/Os VREF Reference Voltage 0.68 0.9 VOH(DC) Output HIGH Voltage All VCC = Min. IOH = –8.0 mA VCC5 – 0.4 – V VOL(DC) Output LOW Voltage All VCC = Min. IOL = 8.0 mA – 0.4 V VOH(AC) Output HIGH Voltage VCC5 – 0.5 V VOL(AC) Output LOW Voltage – 0.5 V VIH(DC) Input HIGH Voltage VREF + 0.1 - V VIL(DC) Input LOW Voltage – VREF – 0.1 VIH(AC) Input HIGH Voltage VCC1 = 1.71V VREF + 0.2 VIL(AC) Input LOW Voltage VCC1 = 1.89V – VREF – 0.2 V IIHH Input HIGH Current All VCC = Max. VIN = VCC1 – 10 µA IILH Input LOW Current All VCC = Max. VIN = 0V – –10 µA V V LVPECL Inputs VREF Reference Voltage VCC2 – 1.4 VCC2 – 1.2 V VIH(DC) Input HIGH Voltage VCC2 – 1.1 – V VCC2 – 1.5 VIL(DC) Input LOW Voltage – VIH(AC) Input HIGH Voltage VCC2 – 1.0 V V VIL(AC) Input LOW Voltage – VCC2 – 1.6 V IIHH Input HIGH Current All VCC = Max. VIN = VCC2 – 10 µA IILH Input LOW Current All VCC = Max. VIN = 0V – –10 µA Note: 20. Not more than one output should be tested at a time. Duration of the short circuit should not exceed 1 second. Tested initially and after any design or process changes that may affect these parameters. Document #: 38-02078 Rev. *G Page 30 of 46 CONFIDENTIAL CY7C9536B AC Test Loads and Waveform 1.4V 3.0V Vth= 1.4V GND 2.0V 2.0V 0.8V 0.8V Vth= 1.4V Output 50 ohm T-line CL < 1ns < 1ns (a) LvTTL Input Test Waveform . R1 R1=125 ohm CL < 20pF Test Point (a) LVTTL AC Test Load 1.5V VIHH Vth= 0.75V VIHL 80% 80% 20% 20% Vth= 0.75V Output 50 ohm T-line CL < 1ns < 1ns . R1 Test Point R2 R1=100 ohm R2=100 ohm CL < 12pF (b) HSTL AC Test Load (b) HSTL Input Test Waveform 3.3V VIH Vth= 2.0V VIL 80% 80% 20% 20% < 1ns R1 Vth= 2.0V < 1ns (c) LVPECL Input Test Waveform Document #: 38-02078 Rev. *G Output 50 ohm T-line R2 R3 Test Point R1=125 ohm R2=79 ohm R3=138 ohm CL C = 7pf L (c) LVPECL-compliant Termination Page 31 of 46 CONFIDENTIAL Reset Requirements Asserting the RST_n signal will asynchronously reset all sequential elements of POSIC2GVC. Even though the reset is treated as asynchronous signal, it is recommended that a minimum of 1-ms-wide active LOW RST_n is applied after all power supplies have stabilized. When HSTL I/O is used, VCC1, VCC2, and VCC3 need to be powered up first before VCC5 supply. VCC5 shall be powered up at least 300ms after the last of the other power supplies. Table 6. POSIC2GVC Pin Timing Requirements Peripheral Device/Bus Standard 16-/8-bit HSTL/single-ended LVPECL interface LVTTL Overhead Bytes Access – Serial Ports Memory Interface LVTTL System Interface Host CPU Interface There is no particular power-up sequence requirements among VCC1, VCC2, and VCC3 in this case. There is no particular power-up sequence requirements among VCC1, VCC2, VCC3, and VCC5 if HSTL I/O is not used. RST_n needs to be activated until all the power supplies have stabilized. AC and Timing Specifications Power-Up Requirements POSIC2GVC Pin Group Line Interface CY7C9536B The POSIC2GVC device interfaces to industry standard peripheral devices or buses. Hence the POSIC2GVC pin timing parameters are governed by the interface requirements of the peripherals or the relevant standards. Table 6 details the timing requirements. Compatible/Suggested Part Number Reference/Remarks CYS25G0101DX Refer PHY data sheet Described in this document CY7C1370B/C or CY7C1464V33 (min. 200-MHz grade) UTOPIA Level 3/ OIF-SPI Level3 HBST 16-/32-bit CPU Interface LVTTL Compatible to NoBL™ or equivalent memory chip ATM Forum: BTD-PHY-UL3-01.05 Saturn Group: PMC-980495 Issue Described in this document Compatible with Intel/Motorola CPUs AC Specifications Table 7. Line Interface Timing Parameter Values Description Min. Max. Unit fTS[21] Parameter TXCLKOUT, TXCLKI Frequency (must be frequency coherent to RXCLK when used as the transmit PLL clock source). fTS nominal (fTSN) can be 155.52 MHz, 77.76 MHz, 38.88 MHz, 19.44 MHz; depends on the Bus Width and Line Rate used. fTSN * (1 – 0.65%) fTSN * (1 + 0.65%) MHz tTXCLKIP[21] TXCLKI Period 1/(fTS max.) 1/(fTS min.) ns tTXCLKID TXCLKI Duty Cycle 43 57 % TXCLKOUT Period 1/(fTS max.) 1/(fTS min.) ns tTXCLKP[21] tTXCLKD[21] TXCLKOUT Duty Cycle 40 60 % TXCLKOUT Rise Time 0.3 1.5 ns tTXCLKF[22] TXCLKOUT Fall Time 0.3 1.5 ns tTXDO TXD Output Delay after ↑ of TXCLKOUT 0.5 4.5 ns tTXFPO TXFRAME_PULSE Output Delay after ↑ of TXCLKOUT 0.5 4.5 ns tPAROUTO SONETTX_PAROUT Output Delay after ↑ of TXCLKOUT 0.5 4.5 ns tTXFPPW TXFRAME_PULSE Width 6 55 ns tTXCLKR[22] fRS[21] RXCLK Frequency fRS nominal (fRSN) can be 155.52 MHz, 77.76 MHz, 38.88 MHz, 19.44 MHz; depends on the Bus Width and Line Rate used. fRSN * (1 – 0.65%) fRSN * (1 + 0.65%) MHz tRXCLKP[21] RXCLK Period 1/(fRS max.) 1/(fRS min.) ns RXCLK Duty Cycle tRXCLKOD[21] RXCLK Rise Time tRXCLKR[22] Notes: 21. The parameter is guaranteed by design and is not tested during production. 22. The parameter is guaranteed by characterization and is not tested during production. Document #: 38-02078 Rev. *G 43 57 % – 1.5 ns Page 32 of 46 CONFIDENTIAL CY7C9536B Table 7. Line Interface Timing Parameter Values (continued) Parameter Description tRXCLKF[22] RXCLK Fall Time tRXDS Recovered Data Set-up to ↑ of RXCLK Min. Max. Unit – 1.5 ns 1.5 – ns tRXDH Recovered Data Hold from ↑ of RXCLK 1.25 – ns tRXFPS RXFRAME_PULSE Set-up to ↑ of RXCLK 1.5 – ns tRXFPH RXFRAME_PULSE Hold from ↑ of RXCLK 1.25 – ns tPARINS SONETRX_PARIN Set-up to ↑ of RXCLK 1.5 – ns tPARINH SONETRX_PARIN Hold from ↑ of RXCLK 1.25 – ns Table 8. OIF-SPI Level 3 Transmit System Interface Timing Parameter Values Parameter fTFCLK [21] Description TFCLK Frequency tTFCLKD[21] TFCLK Duty Cycle tTENBS TENB Set-up time to tTENBH tTDATS Min. TFCLK[23] TENB Hold time to TFCLK[24] TDAT[31:0] Set-up time to TFCLK[23] TDAT[31:0] Hold time to TFCLK[24] Max. Unit 104 MHz 40 60 % ns 2 – 0.5 – ns 2 – ns 0.5 – ns 2 – ns TPRTY Hold time to TFCLK[24] 0.5 – ns tTSOPS TSOP Set-up time to TFCLK[23] 2 – ns tTSOPH TSOP Hold time to tTDATH tTPRTYS tTPRTYH tTEOPS TPRTY Set-up time to TFCLK[23] TFCLK[24] TEOP Set-up time to TFCLK[23] tTEOPH TEOP Hold time to TFCLK[24] tTERRS TERR Set-up time to TFCLK[23] tTERRH TERR Hold time to TFCLK[24] tTSXS TSX Set-up time to TFCLK[23] tTSXH TSX Hold time to TFCLK[24] tTMODS TMOD Set-up time to TFCLK[23] tPTCAO ns 0.5 – ns 2 – ns 0.5 – ns 2 – ns 0.5 – ns – ns – ns PTADR Set-up time to TFCLK 2 – ns PTADR Hold time to TFCLK[24] 0.5 – ns TFCLK HIGH to DTPA Valid[25, 26] 1.5 6 ns TFCLK HIGH to STPA Valid[25, 26] 1.5 6 ns TFCLK HIGH to PTCA Valid[25, 26] 1.5 6 ns tPTADRS tSTPAO ns – 2 TMOD Hold time to TFCLK[24] tDTPAO – 2 0.5 tTMODH tPTADRH 0.5 [23] Table 9. OIF-SPI Level 3 Receive System Interface Timing Parameter Values Parameter Min. Max. Unit RFCLK Frequency – 104 MHz RFCLK Duty Cycle 40 60 % RENB Set-up time to RFCLK[23] 2 – ns RENB Hold time to RFCLK [24] 0.5 – ns tRDATD RFCLK HIGH to RDAT[31:0] Valid[25, 26] 1.5 6 ns tRPRTYD RFCLK HIGH to RPRTY 1.5 6 ns fRFCLK[21] tRFCLKD[21] tRENBS tRENBH Description Valid[25, 26] Notes: 23. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4V point of the input to the 1.4V point of the clock. 24. When a hold time is specified between an input and a clock, the hold time is the time in the nanoseconds from the 1.4V point of the clock to the 1.4V point of the input. 25. Output propagation delay time is the in nanoseconds from the 1.4V point of the reference signal to the 1.4V point of the output. 26. Maximum output propagation delays are measured with 30-pF load on the inputs. Document #: 38-02078 Rev. *G Page 33 of 46 CONFIDENTIAL CY7C9536B Table 9. OIF-SPI Level 3 Receive System Interface Timing Parameter Values (continued) Parameter Min. Max. Unit [25, 26] RFCLK HIGH to RSOP Valid 1.5 6 ns tREOPD RFCLK HIGH to REOP Valid[25, 26] 1.5 6 ns tRERRD [25, 26] tRSOPD Description RFCLK HIGH to RERR Valid 1.2 6 ns tRMODD RFCLK HIGH to RMOD[1:0] Valid[25, 26] 1.5 6 ns tRSXD RFCLK HIGH to RSX Valid 1.5 6 ns [25, 26] Table 10.UTOPIA Level 3 Receive System Interface Timing Parameter Values Min. Max. Unit fRxClk[21] Parameter RxClk Frequency Description – 104 MHz tRxClkD[21] RxClk Duty Cycle 40 60 % tRxEnbS RxEnb Set-up Time to RxClk 2 – ns tRxEnbH RxEnb Hold Time to RxClk 0.5 – ns tRxDataO RxClk HIGH to RxData [31:0] Valid – 6 ns tRxSocO RxClk HIGH to RxSoc Valid – 6 ns tRxPrtyO RxClk HIGH to RxPrty Valid – 6 ns tPxClavO RxClk HIGH to RxClav Valid – 6 ns Min. Max. Unit Table 11.UTOPIA Level 3 Transmit System Interface Timing Parameter Values Parameter fTxClk [21] Description TxClk Frequency – 104 MHz tTxClkD[21] TxClk Duty Cycle 40 60 % tTxEnbS TxEnb Set-up Time to TxClk tTxEnbH TxEnb Hold Time to TxClk tTxAddrS TxAddr Set-up Time to TxClk tTxxAddrH TxAddr Hold Time to TxClk tTxDataS TxData [31:0] Set-up Time to TfClk tTxDataH TxData [31:0] Hold Time to TfClk tTxPrtyS TxPrty Set-up Time to TfClk tTxPrtyH TxPrty Hold Time to TfClk tTxSocS TxSoc Set-up Time to TfClk 2 – ns tTxSocH TxSoc Hold Time to TfClk 0.5 – ns tPTCAO TfClk HIGH to PTCA Valid – 6 ns Min. Max. Unit 104 MHz 2 – ns 0.5 – ns 2 – ns 0.5 – ns 2 – ns 0.5 – ns 2 – ns 0.5 – ns Table 12.HBST Transmit System Interface Timing Parameter Values Parameter Description fTCLK[21] TCLK Frequency tTCLKD[21] TCLK Duty Cycle 40 60 % tTADDRS TADDR[3:0] Set-up Time to TCLK 2 – ns tTADDRH TADDR[3:0] Hold Time to TCLK 0.5 – ns tTDATAS TDATA [31:0] Set-up Time to TCLK 2 – ns tTDATAH TDATA [31:0] Hold Time to TCLK tTPARITYS TPARITY Set-up Time to TCLK tTPARITYH TPARITY Hold Time to TCLK tTBVALS TBVAL[2:0] Set-up Time to TCLK tTBVALH tTDVALS 0.5 – ns 2 – ns 0.5 – ns 2 – ns TBVAL[2:0] Hold Time to TCLK 0.5 – ns TDVAL_n Set-up Time to TCLK 2 – ns Document #: 38-02078 Rev. *G Page 34 of 46 CONFIDENTIAL CY7C9536B Table 12.HBST Transmit System Interface Timing Parameter Values (continued) Parameter Description Min. Max. Unit 0.5 – ns tTDVALH TDVAL_n Hold Time to TCLK tTSOPS TSOP Set-up Time to TCLK tTSOPH TSOP Hold Time to TCLK tTEOPS TEOP Set-up Time to TCLK tTEOPH TEOP Hold Time to TCLK tTERRS TERR Set-up Time to TCLK 2 – ns tTERRH TERR Hold Time to TCLK 0.5 – ns tTSTFAO TCLK HIGH to TSTFA Valid 1.5 6 ns tTSOFSTO TCLK HIGH to TSOFST Valid 1.5 6 ns tTFASTO TCLK HIGH to TFAST[3:0] Valid 1.5 6 ns Min. Max. Unit 2 – ns 0.5 – ns 2 – ns 0.5 – ns Table 13.HBST Receive System Interface Timing Parameter Values Parameter fRCLK [21] Description RCLK Frequency – 104 MHz tRCLKD[21] RCLK Duty Cycle 40 60 % tRREADYS RREADY_n Set-up Time to RCLK tRREADYD RREADY_n Hold Time to RCLK tRDATAO tRADDRO 2 – ns 0.5 – ns RCLK HIGH to RDATA[31:0] Valid 1.5 6 ns RCLK HIGH to RADDR[7:0] Valid 1.5 6 ns tRPARITYO RCLK HIGH to RPARITY Valid 1.5 6 ns tRSOPO RCLK HIGH to RSOP Valid 1.5 6 ns tREOPO RCLK HIGH to REOP Valid 1.5 6 ns tRERRO RCLK HIGH to RERR Valid 1.2 6 ns tRBVALO RCLK HIGH to RBVAL[2:0] Valid 1.5 6 ns tRDVALO RCLK HIGH to RDVAL Valid 1.5 6 ns tRSTFAO RCLK HIGH to RSTFA Valid 1.5 6 ns Min. Max. Unit 7.5 – ns Table 14.Memory Interface Timing Parameter Description tCYC[21] CLKOUT Cycle Time tCLKOUTO[22] tCH[21] tCL[21] CLKOUT Output Delay after SYSCLK tCO DQ Output Valid after CLKOUT Rise tDOH DQ Output Hold after CLKOUT Rise tADO Address Output Delay after CLKOUT Rise tADOH Address Output Hold after CLKOUT Rise tCENO CEN Output Delay after CLKOUT Rise – 5 ns CLKOUT HIGH 2.2 – ns CLKOUT LOW 2.2 – ns – 5.5 ns 0.9 – ns – 5.5 ns 0.9 – ns – 5.5 ns tCENOH CEN Output Hold after CLKOUT Rise 0.9 – ns tWEO WE Output Delay after CLKOUT Rise – 5.5 ns tWEOH WE Output Hold after CLKOUT Rise 0.9 – ns tADVO ADV/LD Output Delay after CLKOUT Rise – 5.5 ns tADVOH ADV/LD Output Hold after CLKOUT Rise 0.9 – ns tDS DQ Input Set-up before CLKOUT Rise 2.8 – ns tDH DQ Input Hold after CLKOUT Rise 0.5 – ns Document #: 38-02078 Rev. *G Page 35 of 46 CONFIDENTIAL CY7C9536B Table 15.CPU System Interface Timing Parameter Values Min. Max. Unit fSYSCLK[21] Parameter SYSCLK Frequency Description 133 133.33[27] MHz tSYSCLKD[21] SYSCLK Duty Cycle 45 55 % fCpuClk[21] CpuClk Freq. – 66 MHz tCpuAdsS CpuAds_n Set-up Time to CpuClk 7 – ns tCpuAdsH CpuAds_n Hold Time to CpuClk 2 – ns tCpuADS CpuAD Set-up Time to CpuClk 7 – ns tCpuADH CpuAD Hold Time to CpuClk 2 – ns tCpuADZ[21] CpuAD Float – 14 ns tCpuADO CpuAD Output Delay after CpuClk Rise – 10.1 tCpuWrRdS CpuWrRd Set-up Time to CpuClk 7 – ns tCpuWrRdH CpuWrRd Hold Time to CpuClk 2 – ns tCpuTaO CpuTa_n Valid Delay – 10.1 ns tCpuBlastS CpuBlast_n Set-up to CpuClk 7 – ns tCpuBlastH CpuBlast_n Hold to CpuClk 2 – ns tCpuSelS CpuSel Set-up to CpuClk 7 – ns tCpuSelH CpuSel Hold to CpuClk 2 – ns tCpuIntO CpuInt Valid Delay – 10.1 ns Table 16.TOH Serial Interface Receive Timing Parameter Values Min. Max. Unit tClk2MHzH[21] Parameter Clk2MHz High Period Description 31 34 SYSCLK cycles tClk2MHzL[21] Clk2MHz Low Period 31 34 SYSCLK cycles tClk2MHzR[22] Clk2MHz Rise Time – 6 ns tClk2MHzF[22] tREPW[22] Clk2MHz Fall Time – 6 ns RE1STROBE or RE2STROBE Pulse Width 62 67 SYSCLK cycles tREO RE1STROBE or RE2STROBE Output Delay after Clk2MHZ Rising Edge – 8 ns tTOHSDOUTO TOHSDOUT Output Delay after Clk2MHZ Rising Edge – 8 ns Min. Max. Unit Table 17.POH Serial Interface Receive Timing Parameter Values Parameter Description tClk16MHzH[21] Clk16MHz High Period 3 5 SYSCLK cycles tClk16MHzL[21] Clk16MHz Low Period 3 5 SYSCLK cycles tClk16MHzR[22] Clk16MHz Rise Time – 6 ns tClk16MHzF[22] Clk16MHz Fall Time – 6 ns tRPOHPW[22] RPOHSTART Pulse Width 7 9 SYSCLK cycles tRPOHO RPOHSTART Output Delay after Clk16MHZ Rising Edge – 8 ns tPOHSDOUTO POHSDOUT Output Delay after Clk16MHZ Rising Edge – 8 ns Document #: 38-02078 Rev. *G Page 36 of 46 CONFIDENTIAL CY7C9536B Table 18.TOH Serial Interface Transmit Timing Parameter Values Min. Max. Unit tClk2MHzH[21] Parameter Clk2MHz High Period Description 31 34 SYSCLK cycles tClk2MHzL[21] Clk2MHz Low Period 31 34 SYSCLK cycles tClk2MHzR[22] Clk2MHz Rise Time – 6 ns tClk2MHzF[22] tTEPW[22] Clk2MHz Fall Time – 6 ns TE1STROBE or TE2STROBE Pulse Width 62 67 SYSCLK cycles tTEO TE1STROBE or TE2STROBE Output Delay after Clk2MHz Rising Edge – 8 ns tTOHSDINS Set-up Time of TOHSDIN before the Falling Edge of Clk2 MHz 50 – ns tTOHSDINH Hold Time of TOHSDIN after the Falling Edge of Clk2 MHz 50 – ns Min. Max. Unit Table 19.POH Serial Interface Transmit Timing Parameter Description tClk16MHzH[21] Clk16MHz High Period 3 5 SYSCLK cycles tClk16MHzL[21] Clk16MHz Low Period 3 5 SYSCLK cycles tClk16MHzR[22] Clk16MHz Rise Time – 6 ns tClk16MHzF[22] Clk16MHz Fall Time – 6 ns tTPOHPW[22] TPOHSTART Pulse Width 7 9 SYSCLK cycles tTPOHO TPOHSTART Output Delay after Rising Edge of Clk16MHz – 8 ns tPOHSDINS Set-up Time of POHSDIN before Falling Edge of Clk16MHz 20 – ns tPOHSDINH Hold Time of POHSDIN after Falling Edge of Clk16MHz 20 – ns Note: 27. All VC mode configurations require a SYSCLK frequency of 133.33 MHz. Document #: 38-02078 Rev. *G Page 37 of 46 CONFIDENTIAL CY7C9536B Switching Waveforms Line Transmit and Receive Interface Timing t RXCLKH t RXCLKP t RXCLKL RXCLK t RXDS tRXDH RXD[31:0] tRXFPS t RXFPH RXFRAME_PULSE tPARINS t PARINH SONETRX_PARIN t TXCLKR t TXCLKF TXCLKOUT t TXCLKP t TXDO TXD[31:0] tTXFPO TXFRAME_PULSE t TXFPPW SONETTX_PAROUT t t PAROUTO TXCLKIP TXCLKI Document #: 38-02078 Rev. *G Page 38 of 46 CONFIDENTIAL CY7C9536B Switching Waveforms (continued) Transmit OIF-SPI Level 3 System Interface Timing TFCLK tTENBS tTENBH TENB tTDATS tTDATH tTPRTYS tTPRTYH tTSOPS tTSOPH tTEOPS tTEOPH tTERRS tTERRH tTSXS tTSXH tPTADRS tPTADRH TDAT[31:0] TPRTY TSOP TEOP TERR TSX PTADR[3:0] tTMODS tTMODH TMOD[1:0] tDTPAO DTPA[3:0] tSTPAO STPA tPTCAO PTCA Document #: 38-02078 Rev. *G Page 39 of 46 CONFIDENTIAL CY7C9536B Switching Waveforms (continued) Receive OIF-SPI Level 3 System Interface Timing RFCLK tRENBS tRENBH RENB tRDATO RDAT[31:0] tRPRTYO RPRTY tRSOPO RSOP tREOPO REOP tRERRO RERR tRVALO RVAL tRMODO RMOD[1:0] tRSXO RSX Transmit UTOPIA Level 3 System Interface Timing TxClk tTxEnbS tTxEnbH tTxAddrS tTxAddrH tTxDataS tTxDataH tTxPrtyS tTxPrtySH tTxSocS tTxSocH TxEnb TxAddr[4:0] TxData[31:0] TxPrty TxSoc tPTCAO PTCA Document #: 38-02078 Rev. *G Page 40 of 46 CONFIDENTIAL CY7C9536B Switching Waveforms (continued) Receive UTOPIA Level 3 System Interface Timing RxClk tRxEnbS tRxEnbH RxEnb tRxDataO RxData[31:0] tRxPrtyO RxPrty tRxSocO RxSoc tRxClavO RxClav Transmit HBST System Interface Timing TCLK tTADDRS tTADDRH tTDATAS tTDATAH tTBVALS tTBVALH tTDVALS tTDVALH tTSOPS tTSOPH tTEOPS tTEOPH tTERRS tTERRH TADDR[3:0] TDATA[31:0] TBVAL[1:0] TDVAL_n TSOP TEOP TERR tTPARITYS tTPARITYH TPARITY tTSTFAO TSTFA tTSOFSTO TSOFST tTFASTO TFAST[3:0] Document #: 38-02078 Rev. *G Page 41 of 46 CONFIDENTIAL CY7C9536B Switching Waveforms (continued) Receive HBST System Interface Timing RCLK tRREADYH tRREADYS RREADY_n tRADDRO RADDR[7:0] tRDATAO RDATA[31:0] tRBVALO RBVAL[1:0] tRDVALO RDVAL tRSOPO RSOP tREOPO REOP tRERRO RERR tRSTFAO RSTFA tRPARITYO RPARITY Memory Interface Timing tCLKOUTO SYSCLK CLKOUT tCYC tCH tCL t CENO CEN t CENOH t t ADO ADOH AD[18:0] t CLZ DQ1[31:0] & DQ2[31:0] tDOH Data In tDS Data Out tCO t CHZ tDH t WEO t WEOH WE t ADVO ADV/LD t ADVOH Document #: 38-02078 Rev. *G Page 42 of 46 CONFIDENTIAL CY7C9536B Switching Waveforms (continued) CPU System Interface Timing CpuClk tCpuAdsH CpuTs_n / CpuAds_n tCpuAdsS tCpuADZ tCpuADS CpuAD[31:0] (Input) tCpuADH CpuAD[31:0] (Output) tCpuADO tCpuWrRdH CpuWrRd tCpuWrRdS CpuTa_n tCpuBlastH tCpuTaO CpuBlast_n / CpuBdip_n tCpuBlastS ChipSel tCpuSelS tCpuIntO tCpuSelH CpuInt Document #: 38-02078 Rev. *G Page 43 of 46 CONFIDENTIAL CY7C9536B Switching Waveforms (continued) TOH Serial Interface Timing tClk2MHzP Clk2MHz tClk2MHzR tClk2MHzF RE1STROBE RE2 STROBE tREPW tREO tREO TOHSDOUT tTOHSDOUTO TE1STROBE TE2 STROBE tTEPW tTEO tTEO TOHSDIN tTOHDINS tTOHDINH POH Serial Interface Timing tClk16MHzP Clk16MHz tClk16MHzR tClk16MHzF RPOHSTART tRPOHPW tRPOHO tRPOHSDOUTO POHSDOUT tRPOHO TPOHSTART tTPOHPW tTPOHO tTPOHO POHSDIN tPOHSDINS Document #: 38-02078 Rev. *G tPOHSDINH Page 44 of 46 CONFIDENTIAL CY7C9536B Ordering Information Speed Ordering Code Package Name Package Type Operating Range Standard CY7C9536B-BLC 504L2BGA 504-pin BGA Commercial Standard CY7C9536B-BLI 504L2BGA 504-pin BGA Industrial Package Diagram 504-Lead L2 Ball Grid Array (37.50 x 37.50 x 1.57 mm) BL504 51-85147-*C Please see Device Manual and errata document for further details on functional descriptions. POSIC2GVC and NoBL are trademarks of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders. Document #: 38-02078 Rev. *G Page 45 of 46 © Cypress Semiconductor Corporation, 2005. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. CONFIDENTIAL CY7C9536B Document History Page Document Title:CY7C9536B OC-48/STM-16 Framer with VC - POSIC2GVC™ Document Number: 38-02078 REV. ECN No. Issue Date Orig. of Change Description of Change ** 127207 07/03/03 QJL New Data Sheet *A 129314 10/17/03 CFK Clarified PHY connection in POSIC2GVC logic block diagram Added specification references section Changed note 18 to include STSX-1v Added Single POSIC2GVC APS implementation scheme description Removed statement that pin assignment is tentative Added 16-bit mode operation pin description for TMOD and RMOD Clarified that POSIC_OEn signal tri-states all POSIC2GVC outputs Added that SCAN_ENA should be pulled LOW for normal operation Changed CLK_OUT to CLKOUT in pin assignment table Added parameters PW (total chip power) and Ios (output short circuit current) to DC specifications Changed compatible NoBL part number to CY7C1370B/C Corrected notes for parameters guaranteed by design/char Changed tRERRD/tRERRO parameter minimum from 1.5 ns to 1.2 ns Changed tDOH, tADOH, tCENOH, tWEOH, tADVOH from min 0.5 ns to min 0.9 ns Changed fSYSCLK to max 133.33 MHz Updated package name in ordering information table Removed errata section (reference separate errata document) Changed POSIC2GVCB to POSIC2GVC. *B 130893 12/24/03 CFK Added note to Table 1 (VC bandwidth) and Table 15 (SYSCLK timing parameter) to indicate that all VC mode channel configurations require a SYSCLK frequency of 133.33 MHz Changed data sheet to Final status *C 132897 01/26/04 CFK No document change. Publish first page to web. *D 207426 See ECN CFK Removed statement that pinout is tentative in Pin Assignment section Updated Table 6 compatible NoBL SRAM part numbers Removed SDL and HDL spec references throughout document Changed Generic Protocol Encapsulator references through document to GFP encapsulator *E 215296 See ECN PIR No content change. Post to web under NDA. *F 318033 See ECN QJL Updated Icc3 from 0.26 to 0.75. Updated Icc5 from 0.1 to 0.28. Updated Icc1 from 2 to 1. Updated power from 4.57 to 4.58. Post web under NDA. *G 355154 See ECN QJL Changed pin description for OE to note tie to VSS2. Document #: 38-02078 Rev. *G Page 46 of 46