TI CSD96371Q5M

CSD96371Q5M
www.ti.com
SLPS299 – DECEMBER 2012
Synchronous Buck NexFET™ Power Stage
FEATURES
APPLICATIONS
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
1
2
92% System Efficiency at 30A
High Frequency Operation (Up To 2MHz)
High Density – SON 5-mm × 6-mm Footprint
Low Power Loss 3.4W at 30A
Ultra Low Inductance Package
System Optimized PCB Footprint
3.3V and 5V PWM Signal Compatible
3-State PWM Input
Integrated Bootstrap Diode
Pre-Bias Start-Up Protection
Shoot Through Protection
RoHS Compliant – Lead Free Terminal Plating
Halogen Free
Synchronous Buck Converters
Multiphase Synchronous Buck Converters
POL DC-DC Converters
Memory and Graphic Cards
Desktop and Server VR11.x and VR12 V-Core
Synchronous Buck Converters
ORDERING INFORMATION
Device
Package
Media
CSD96371Q5M
SON 5-mm × 6-mm
Plastic Package
13-Inch
Reel
Qty
Ship
2500
Tape and
Reel
DESCRIPTION
The CSD96371Q5M NexFET™ Power Stage has an optimized design for use in a high power high density
Synchronous Buck converter. This product integrates the gate driver IC and Power MOSFETs to complete the
power stage switching function. This combination produces high current, high efficiency, and high speed
switching capability in a small 5-mm × 6-mm outline package. In addition, the PCB footprint has been optimized
to help reduce design time and simplify the completion of the overall system design.
spacer
spacer
100
5
90
4
80
3
70
2
Power Loss (W)
Efficiency (%)
spacer
1
60
Efficiency
Power Loss
50
Figure 1. Application Diagram
0
5
10
15
20
Output Current (A)
25
30
0
G001
Figure 2. Efficiency and Power Loss
1
2
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
NexFET is a trademark of Texas Instruments.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2012, Texas Instruments Incorporated
CSD96371Q5M
SLPS299 – DECEMBER 2012
www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
ABSOLUTE MAXIMUM RATINGS (1)
TA = 25°C (unless otherwise noted)
VIN to PGND
(2)
VALUE
UNIT
–0.3 to 16
V
VDD to PGND
–0.3 to 6
V
VSW to PGND
-0.3 to 25
V
VSW to PGND(10ns)
-7 to 27
V
ENABLE to PGND (3)
–0.3 to VDD + 0.3
V
PWM to PGND (3)
–0.3 to VDD + 0.3
V
BOOT to BOOT_R
(3)
–0.3 to VDD + 0.3
V
Human Body Model (HBM)
2000
V
Charged Device Model (CDM)
500
V
12
W
Storage Temperature Range, TSTG
–55 to 150
°C
Operating Temperature Range,
-40 to 150
°C
ESD Rating
Power Dissipation, PD
(1)
(2)
(3)
Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only
and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating
Conditions" is not implied. Exposure to Absolute Maximum rated conditions for extended periods may affect device reliability.
VIN to VSW Max = 27V for 10ns
Should not exceed 6V
RECOMMENDED OPERATING CONDITIONS
TA = 25° (unless otherwise noted)
MIN
MAX
Gate Drive Voltage, VDD
Parameter
Conditions
4.5
5.5
V
Input Supply Voltage, VIN
3.3
13.2
V
5.5
V
50
A
75
A
Output Voltage, VOUT
Continuous Output Current, IOUT
Peak Output Current, IOUT-PK (2)
Switching Frequency, fSW
VIN = 12V, VDD = 5V, VOUT = 1.2V,
fSW = 500kHz, LOUT = 0.3µH (1)
CBST = 0.1µF (min)
200
On Time Duty Cycle
2000
kHz
85%
Minimum PWM On Time
40
Operating Temperature
–40
(1)
(2)
UNIT
ns
125
°C
Measurement made with six 10-µF (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across VIN to PGND pins.
System conditions as defined in Note 1. Peak Output Current is applied for tp = 50µs.
THERMAL INFORMATION
TA = 25°C (unless otherwise noted)
PARAMETER
RθJC
Thermal Resistance, Junction-to-Case (Top of package) (1)
RθJB
Thermal Resistance, Junction-to-Board (2)
(1)
(2)
2
MIN
TYP
MAX
UNIT
20
°C/W
2
°C/W
RθJC is determined with the device mounted on a 1-inch2 (6.45-cm2), 2 oz. (0.071-mm thick) Cu pad on a 1.5-inch × 1.5-inch, 0.06-inch
(1.52-mm) thick FR4 board.
RθJB value based on hottest board temperature within 1mm of the package.
Submit Documentation Feedback
Copyright © 2012, Texas Instruments Incorporated
CSD96371Q5M
www.ti.com
SLPS299 – DECEMBER 2012
ELECTRICAL CHARACTERISTICS
TA = 25°C, VDD = POR to 5.5V (unless otherwise noted)
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNIT
PLOSS
Power Loss (1)
VIN = 12V, VDD = 5V, VOUT = 1.2V, IOUT = 30A,
fSW = 500kHz, LOUT = 0.29µH , TJ = 25°C
3.4
3.7
W
Power Loss (2)
VIN = 12V, VDD = 5V, VOUT = 1.2V, IOUT = 50A,
fSW = 500kHz, LOUT = 0.29µH , TJ = 125°C
10.6
11.7
W
100
µA
5
µA
21
25
mA
3.6
3.9
V
250
mV
1000
ns
VIN
VIN Quiescent Current (IQ)
ENABLE = 0V, VDD = 5V
VDD
Standby Supply Current ( IDD)
ENABLE = 0V, PWM = 0V
Operating Supply Current (IDD)
ENABLE = 5V, PWM = 50% Duty cycle,
fSW = 500kHz
POWER-ON RESET AND UNDER VOLTAGE LOCKOUT
Power on Reset (VDD Rising)
UVLO (VDD Falling)
3.4
Hysteresis
100
Startup Delay (3)
ENABLE = PWM = 5V
3.5
600
V
ENABLE
Logic Level Low Threshold (VIL)
0.8
Logic Level High Threshold (VIH)
Threshold Hysteresis
1
1.6
V
2.0
V
580
mV
100
kΩ
Rising Propagation Delay (tPDH)
600
ns
Falling Propagation Delay (tPDL)
200
ns
Weak Pull-down Impedance
Schmitt Trigger Input PWM = 5V (See Figure 5)
PWM
IPWMH
PWM = 5V
620
800
µA
IPWML
PWM = 0V
–260
–340
µA
2.2
V
PWM Logic Level High (VPWMH )
PWM Logic Level Low (VPWML )
0.8
PWM 3-State open Voltage
V
1.5
V
100
ns
3-State Shutdown Hold-off Time (t3HT)
100
ns
3-State Shutdown Propagation Delay (t3SD)
650
ns
3-State Recovery Propagation Delay (t3RD)
75
ns
PWM to VSW propagation delay
(tPDLH and tPDHL)
VDD = POR to 5.5V, CPWM = 10pF (See Figure 6)
BOOTSTRAP SWITCH
Forward Voltage (VFBOOT)
Reverse Leakage (IRBOOT)
(1)
(2)
(3)
(2)
VDD – VBOOT, IF = 20mA
180
360
mV
VBOOT – VDD = 20V
0.15
1
µA
Measurement made with six 10-µF (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across VIN to PGND pins.
Specified by design
POR to VSW rising
Copyright © 2012, Texas Instruments Incorporated
Submit Documentation Feedback
3
CSD96371Q5M
SLPS299 – DECEMBER 2012
www.ti.com
PIN CONFIGURATION
SON 5mm ´ 6mm
22-Pin Package
(Top View)
ENABLE
1
22
PWM
NC
VDD
2
21
NC
3
20
NC
NC
4
19
BOOT
NC
VSW
5
18
BOOT_R
17
VIN
VSW
7
16
VIN
VSW
8
15
VIN
VSW
9
14
VIN
VSW
10
13
VIN
VSW
11
12
VIN
6
PGND
23
P0125-01
PIN DESCRIPTION
PIN
NO.
4
DESCRIPTION
NAME
1
ENABLE
Enables device operation. If ENABLE=logic HIGH, turns on the device. If ENABLE=logic LOW, the device is turned off
and MOSFET gates are actively pulled low. An internal 100kΩ pull down resistor will pull the ENABLE pin LOW if left
floating.
2
NC
Not for electrical connection, connect to floating pad only.
3
VDD
Supply Voltage to Gate Drivers and internal circuitry.
4
NC
Not for electrical connection, connect to floating pad only.
5
NC
Not for electrical connection, connect to floating pad only.
6
VSW
Voltage Switching Node – pin connection to the output inductor.
7
VSW
Voltage Switching Node – pin connection to the output inductor.
8
VSW
Voltage Switching Node – pin connection to the output inductor.
9
VSW
Voltage Switching Node – pin connection to the output inductor.
10
VSW
Voltage Switching Node – pin connection to the output inductor.
11
VSW
Voltage Switching Node – pin connection to the output inductor.
12
VIN
Input Voltage Pin. Connect input capacitors close to this pin.
13
VIN
Input Voltage Pin. Connect input capacitors close to this pin.
14
VIN
Input Voltage Pin. Connect input capacitors close to this pin.
15
VIN
Input Voltage Pin. Connect input capacitors close to this pin.
16
VIN
Input Voltage Pin. Connect input capacitors close to this pin.
17
VIN
Input Voltage Pin. Connect input capacitors close to this pin.
18
BOOT_R
19
BOOT
Bootstrap capacitor connection. Connect a minimum 0.1µF 16V X5R, ceramic cap from BOOT to BOOT_R pins. The
bootstrap capacitor provides the charge to turn on the Control FET. The bootstrap diode is integrated.
20
NC
Not for electrical connection, connect to floating pad only.
21
NC
Not for electrical connection, connect to floating pad only.
22
PWM
Pulse Width modulated 3-state input from external controller. Logic Low sets Control FET gate low and Sync FET gate
high. Logic High sets Control FET gate high and Sync FET gate Low. Open or High Z sets both MOSFET gates low if
greater than the 3-State Shutdown Hold-off Time (t3HT)
23
PGND
Power Ground
Submit Documentation Feedback
Copyright © 2012, Texas Instruments Incorporated
CSD96371Q5M
www.ti.com
SLPS299 – DECEMBER 2012
VDD
Boot
VIN
Control
FET
PWM
EN
Boot_R
UVLO
and
Control Logic
Shoot
Through
Control
VSW
Sync
FET
PGND
B0433-01
Figure 3. Functional Block Diagram
FUNCTIONAL DESCRIPTION
POWERING CSD96371Q5M AND GATE DRIVERS
An external VDD voltage is required to supply the integrated gate driver IC and provide the necessary gate drive
power for the MOSFETS. The gate driver IC is capable of supplying in excess of 4 Amps peak current into the
MOSFET gates to achieve fast switching. A 1uF 10V X5R or higher ceramic capacitor is recommended to
bypass VDD pin to PGND. A bootstrap circuit to provide gate drive power for the Control FET is also included.
The bootstrap supply to drive the Control FET is generated by connecting a 100nF 16V X5R ceramic capacitor
between BOOT and BOOT_R pins. An optional RBOOT resistor which can be used to slow down the turn on
speed of the Control FET and reduce voltage spikes on the Vsw node. A typical 1Ω to 4.7Ω value is a
compromise between switching loss and VSW spike amplitude.
UVLO (Under Voltage Lock Out)
The VDD supply is monitored for UVLO conditions and both Control FET and Sync FET gates are held low until
adequate supply is available. An internal comparator evaluates the VDD voltage level and if VDD is greater than
the Power On Reset threshold (VPOR) the gate driver becomes active. If VDD is less than the UVLO threshold, the
gate driver is disabled and the internal MOSFET gates are actively driven low. At the rising edge of the VDD
voltage, both Control FET and Sync FET gates will be actively held low during VDD transitions between 1.0V to
VPOR. This region is referred to the Gate Drive Latch Zone (see Figure 4). In addition, at the falling edge of the
VDD voltage, both Control FET and Sync FET gates are actively held low during the UVLO to 1.0V transition.
The Power Stage CSD96371Q5M device must be powered up and Enabled before the PWM signal is applied.
VDD
VPOR
Gate Drive
Latch Zone
1.0V
UVLO
1.0V
T0487-01
Figure 4. POR and UVLO
Copyright © 2012, Texas Instruments Incorporated
Submit Documentation Feedback
5
CSD96371Q5M
SLPS299 – DECEMBER 2012
www.ti.com
ENABLE
The ENABLE pin is TTL compatible. The logic level thresholds are sustained under all VDD operating conditions
between VPOR to VDD. In addition, if this pin is left floating, a weak internal pull down resistor of 100kΩ will pull the
ENABLE pin below the logic level low threshold. The operational functions of this pin should follow the timing
diagram outlined in Figure 5. A logic level low will actively hold both Control FET and Sync FET gates low and
VDD pin should typically draw less than 5µA.
POWER UP SEQUENCING
If the ENABLE signal is used, it is necessary to ensure proper co-ordination with the ENABLE and soft-start
features of the external PWM controller in the system. If the CSD96371Q5M was disabled through ENABLE
without sequencing with the PWM IC controller, the buck converter output will have no voltage or fall below
regulation set point voltage. As a result, the PWM controller IC delivers Max duty cycle on the PWM line. If the
Power Stage CSD96371Q5M is re-enabled by driving the ENABLE pin high, there will be an extremely large
input inrush current when the output voltage builds back up again. The input inrush current might have
undesirable consequences such as inductor saturation, driving the input power supply into current limit or even
catastrophic failure of the CSD96371Q5M device. Disabling the PWM controller is recommended when the
CSD96371Q5M is disabled. The PWM controller should always be re-enabled by going through soft-start routine
to control and minimize the input inrush current and reduce current and voltage stress on all buck converter
components. It is recommended that the external PWM controller be disabled when CSD96371Q5M is disabled
or nonoperational because of UVLO.
PWM
The input PWM pin incorporates a 3-State function. The Control FET and Sync FET gates are forced low if the
PWM pin is left floating for more than the 3-State Hold off time (t3HT), typically 100ns. This requires the source
impedance of the driving PWM signal to be a minimum of 250kΩ when in 3-State mode. Operation in and out of
3-State mode should follow the timing diagram outlined in Figure 6. Both VPWML and VPWMH threshold levels are
set to accommodate both 3.3V and 5V logic controllers. During normal operation, the PWM signal should be
driven to logic levels Low and High with a maximum of 220Ω/320Ω sink/source impedance respectively.
GATE DRIVERS
The CSD96371Q5M has an internal high-performance gate driver IC that ensures minimum MOSFET dead-time
while eliminating potential shoot-through currents. Propagation delays between the Control FET and Sync FET
gates are kept to a minimum to minimize body diode conduction and improve efficiency. The gate driver IC
incorporates an adaptive shoot through protection scheme which ensures that neither MOSFET is turned on
while the other one is still conducting at the same time, preventing cross conduction. See Table 1.
Table 1. Truth Table
ENABLE
PWM
CONTROL FET
GATE
SYNC FET GATE
VSW
L
X
L
L
3-State
H
<Min ON time
L
L
3-State
H
L
L
H
PGND
H
3-State
L
L
3-State
H
H
H
L
VIN
L = Logic Low; H = Logic High; X = Don't care; minimum on time = 40ns
START UP IN PRE-BIASED OUTPUT VOLTAGE
The CSD96371Q5M incorporates a simple pre-bias feature to protect against the discharging of a prebiased
output voltage and inducing large negative inductor currents. After the Power On Reset threshold is crossed and
the ENABLE pin is set to logic level high, both internal MOSFETs are actively held low until the PWM pin
receives a signal that crosses logic level high threshold and meets the minimum on time criteria (see the
Electrical Characteristics Table). This allows the PWM control IC to provide a soft start routine that creates a
monotonic startup of the output voltage. The pre-bias feature is enabled for a single event and subsequent PWM
signals creates normal switching of the internal MOSFETs (see Table 1). To reactivate the pre-bias feature, the
ENABLE pin needs to be pulled below logic level low or the VDD supply voltage needs to cross UVLO.
6
Submit Documentation Feedback
Copyright © 2012, Texas Instruments Incorporated
CSD96371Q5M
www.ti.com
SLPS299 – DECEMBER 2012
90%
tPDL
ENABLE
tPDH
10%
90%
VSW
10%
T0488-01
Figure 5. CSD96371Q5M ENABLE Timing Diagram (VDD = PWM = 5V)
spacer
spacer
spacer
spacer
spacer
spacer
PWM 3-State Window
VPWMH
PWM
VPWML
t3RD
t3HT + t3SD
VOUT
VSW
tPDLH
tPDHL
VOUT
t3RD
t3HT + t3SD
T0489-01
Figure 6. CSD96371Q5M PWM Timing Diagram
Copyright © 2012, Texas Instruments Incorporated
Submit Documentation Feedback
7
CSD96371Q5M
SLPS299 – DECEMBER 2012
www.ti.com
TYPICAL CHARACTERISTICS
Test conditions: VIN = 12V, VDD = 5V, fSW= 500kHz, VOUT = 1.2V, LOUT = 0.29μH, DCR = 0.54mΩ, TJ = 125°C (Unless
otherwise stated)
spacer
14
1.1
Typ
Max
Power Loss, Normalized
Power Loss (W)
12
10
8
6
4
1
0.9
0.8
0.7
2
0
0
5
10
15
20
25
30
35
Output Current (A)
40
45
0.6
−50
50
60
60
50
50
40
30
20
0
400LFM
200LFM
100LFM
Nat Conv
0
10
20
0
80
125
150
G001
40
30
20
400LFM
200LFM
100LFM
Nat Conv
10
30
40
50
60
70
Ambient Temperature (ºC)
25
50
75
100
Junction Temperature (ºC)
Figure 8. Power Loss vs Temperature
Output Current (A)
Output Current (A)
Figure 7. Power Loss vs Output Current
10
−25
G001
90
0
0
10
G001
Figure 9. Safe Operating Area – PCB Horizontal Mount (1)
20
30
40
50
60
70
Ambient Temperature (ºC)
80
90
G001
Figure 10. Safe Operating Area – PCB Vertical Mount (1)
60
Output Current (A)
50
40
30
20
10
0
Min
Typ
0
20
40
60
80
100
Board Temperature (ºC)
120
140
G001
Figure 11. Typical and Min Safe Operating Area (1)
1. The Typical CSD96371Q5M System Characteristic curves are based on measurements made on a PCB design with
dimensions of 4.0" (W) x 3.5" (L) x 0.062" (T) and 6 copper layers of 1 oz. copper thickness. See the Application section
for detailed explanation.
8
Submit Documentation Feedback
Copyright © 2012, Texas Instruments Incorporated
CSD96371Q5M
www.ti.com
SLPS299 – DECEMBER 2012
TYPICAL CHARACTERISTICS (continued)
1.5
19.1
1.4
15.3
1.3
11.4
1.2
7.6
1.1
3.8
1
0.0
18.1
1.4
14.4
1.3
10.8
1.2
7.2
1.1
3.6
1
0.0
−3.8
0
400
800
1200
1600
Switching Frequency (kHz)
2000
−7.6
2400
0.9
4
6
8
10
12
Input Voltage (V)
G001
Figure 12. Normalized Power Loss vs Frequency
14
16
18
−3.6
G001
Figure 13. Normalized Power Loss vs Input Voltage
44.5
1.06
2.2
2
37.1
1.04
1.5
1.8
29.7
1.02
0.7
1.6
22.3
1.4
14.8
1.2
7.4
0.8
0.6
0
1
2
3
4
Output Voltage (V)
5
6
7
0
1
0.98
−0.7
0.96
−1.5
−7.4
0.94
−2.2
−14.8
0.92
0
1
Power Loss, Normalized
2.2
SOA Temperature Adj (ºC)
Power Loss, Normalized
2
0
0.1
0.2
G001
Figure 14. Normalized Power Loss vs Output Voltage
0.3
0.4 0.5 0.6 0.7 0.8
Output Inductance (µH)
0.9
1
SOA Temperature Adj (ºC)
0.9
0.8
1.5
SOA Temperature Adj (ºC)
22.9
Power Loss, Normalized
1.6
SOA Temperature Adj (ºC)
Power Loss, Normalized
Test conditions: VIN = 12V, VDD = 5V, fSW= 500kHz, VOUT = 1.2V, LOUT = 0.29μH, DCR = 0.54mΩ, TJ = 125°C (Unless
otherwise stated)
−3
1.1
G001
Figure 15. Normalized Power Loss vs Output Inductance
90
21
80
20.5
Driver Current (mA)
Driver Current (mA)
70
60
50
40
30
20
20
19.5
19
10
0
0
400
800
1200
1600
Switching Frequency (kHz)
2000
Figure 16. Driver Current vs Frequency
Copyright © 2012, Texas Instruments Incorporated
2400
G000
18.5
−50
−25
0
25
50
75
100
Junction Temperature (°C)
125
150
G000
Figure 17. Driver Current vs Temperature
Submit Documentation Feedback
9
CSD96371Q5M
SLPS299 – DECEMBER 2012
www.ti.com
APPLICATION INFORMATION
The Power Stage CSD96371Q5M is a highly optimized design for synchronous buck applications using NexFET
devices with a 5V gate drive. The Control FET and Sync FET silicon are parametrically tuned to yield the lowest
power loss and highest system efficiency. As a result, a rating method is used that is tailored towards a more
systems centric environment. The high-performance gate driver IC integrated in the package helps minimize the
parasitics and results in extremely fast switching of the power MOSFETs. System level performance curves such
as Power Loss, Safe Operating Area and normalized graphs allow engineers to predict the product performance
in the actual application.
Power Loss Curves
MOSFET centric parameters such as RDS(ON) and Qgd are primarily needed by engineers to estimate the loss
generated by the devices. In an effort to simplify the design process for engineers, Texas Instruments has
provided measured power loss performance curves. Figure 7 plots the power loss of the CSD96371Q5M as a
function of load current. This curve is measured by configuring and running the CSD96371Q5M as it would be in
the final application (see Figure 18). The measured power loss is the CSD96371Q5M device power loss which
consists of both input conversion loss and gate drive loss. Equation 1 is used to generate the power loss curve.
Power Loss = (VIN x IIN) + (VDD x IDD) – (VSW_AVG x IOUT)
(1)
The power loss curve in Figure 7 is measured at the maximum recommended junction temperature of
TJ = 125°C under isothermal test conditions.
Safe Operating Curves (SOA)
The SOA curves in the CSD96371Q5M datasheet give engineers guidance on the temperature boundaries within
an operating system by incorporating the thermal resistance and system power loss. Figure 9, Figure 10, and
Figure 11 outline the temperature and airflow conditions required for a given load current. The area under the
curve dictates the safe operating area. All the curves are based on measurements made on a PCB design with
dimensions of 4.0" (W) x 3.5" (L) x 0.062" (T) and 6 copper layers of 1 oz. copper thickness.
Normalized Curves
The normalized curves in the CSD96371Q5M data sheet give engineers guidance on the Power Loss and SOA
adjustments based on their application specific needs. These curves show how the power loss and SOA
boundaries will adjust for a given set of systems conditions. The primary Y-axis is the normalized change in
power loss and the secondary Y-axis is the change is system temperature required in order to comply with the
SOA curve. The change in power loss is a multiplier for the Power Loss curve and the change in temperature is
subtracted from the SOA curve.
Figure 18. Power Loss Test Circuit
10
Submit Documentation Feedback
Copyright © 2012, Texas Instruments Incorporated
CSD96371Q5M
www.ti.com
SLPS299 – DECEMBER 2012
Calculating Power Loss and SOA
The user can estimate product loss and SOA boundaries by arithmetic means (see the Design Example).
Though the Power Loss and SOA curves in this datasheet are taken for a specific set of test conditions, the
following procedure will outline the steps engineers should take to predict product performance for any set of
system conditions.
Design Example
Operating Conditions: Output Current (lOUT) = 25A, Input Voltage (VIN ) = 7V, Output Voltage (VOUT) = 1V,
Switching Frequency (fSW) = 800kHz, Output Inductor (LOUT) = 0.2µH
Calculating Power Loss
•
•
•
•
•
•
Power Loss at 25A = 3.1W (Figure 7)
Normalized Power Loss for switching frequency ≈ 1.09 (Figure 12)
Normalized Power Loss for input voltage ≈ 1.15 (Figure 13)
Normalized Power Loss for output voltage ≈ 0.95 (Figure 14)
Normalized Power Loss for output inductor ≈ 1.02 (Figure 15)
Final calculated Power Loss = 3.1W × 1.09 × 1.15 × 0.95 × 1.02 ≈ 3.8W
Calculating SOA Adjustments
•
•
•
•
•
SOA adjustment for switching frequency ≈ 3.4°C (Figure 12)
SOA adjustment for input voltage ≈ 5.4°C (Figure 13)
SOA adjustment for output voltage ≈ –7.7°C (Figure 14)
SOA adjustment for output inductor ≈ 1.7°C (Figure 15)
Final calculated SOA adjustment = 3.4 + 5.4 + (–1.9) + 0.7 ≈ 7.6°C
Figure 19. Power Stage CSD96371Q5M SOA
In the design example above, the estimated power loss of the CSD96371Q5M would increase to 3.8W. In
addition, the maximum allowable board and/or ambient temperature would have to decrease by 7.6°C. Figure 19
graphically shows how the SOA curve would be adjusted accordingly.
1. Start by drawing a horizontal line from the application current to the SOA curve.
2. Draw a vertical line from the SOA curve intercept down to the board/ambient temperature.
3. Adjust the SOA board/ambient temperature by subtracting the temperature adjustment value.
In the design example, the SOA temperature adjustment yields a reduction in allowable board/ambient
temperature of 7.6°C. In the event the adjustment value is a negative number, subtracting the negative number
would yield an increase in allowable board/ambient temperature.
Copyright © 2012, Texas Instruments Incorporated
Submit Documentation Feedback
11
CSD96371Q5M
SLPS299 – DECEMBER 2012
www.ti.com
RECOMMENDED PCB DESIGN OVERVIEW
There are two key system-level parameters that can be addressed with a proper PCB design: electrical and
thermal performance. Properly optimizing the PCB layout will yield maximum performance in both areas. Below
is a brief description on how to address each parameter.
Electrical Performance
The CSD96371Q5M has the ability to switch at voltages rates greater than 10kV/µs. Special care must be then
taken with the PCB layout design and placement of the input capacitors, inductor and output capacitors.
• The placement of the input capacitors relative to VIN and PGND pins of CSD96371Q5M device should have the
highest priority during the component placement routine. It is critical to minimize these node lengths. As such,
ceramic input capacitors need to be placed as close as possible to the VIN and PGND pins (see Figure 20).
The example in Figure 20 uses 6 x 10µF 1206 25V ceramic capacitors (TDK Part # C3216X5R1C106KT or
equivalent). Notice there are ceramic capacitors on both sides of the board with an appropriate amount of
vias interconnecting both layers. In terms of priority of placement next to the Power Stage C5, C8 and C7,
C19 should follow in order.
• The bootstrap cap CBOOT 0.1µF 0603 16V ceramic capacitor should be closely connected between BOOT and
BOOT_R pins
• The switching node of the output inductor should be placed relatively close to the Power Stage
CSD96371Q5M VSW pins. Minimizing the VSW node length between these two components will reduce the
PCB conduction losses and actually reduce the switching noise level. (1)
Thermal Performance
The CSD96371Q5M has the ability to use the GND planes as the primary thermal path. As such, the use of
thermal vias is an effective way to pull away heat from the device and into the system board. Concerns of solder
voids and manufacturability problems can be addressed by the use of three basic tactics to minimize the amount
of solder attach that will wick down the via barrel:
• Intentionally space out the vias from each other to avoid a cluster of holes in a given area.
• Use the smallest drill size allowed in your design. The example in Figure 20 uses vias with a 10 mil drill hole
and a 16 mil capture pad.
• Tent the opposite side of the via with solder-mask.
In the end, the number and drill size of the thermal vias should align with the end user’s PCB design rules and
manufacturing capabilities.
Figure 20. Recommended PCB Layout (Top Down View)
(1)
12
Keong W. Kam, David Pommerenke, “EMI Analysis Methods for Synchronous Buck Converter EMI Root Cause Analysis”, University of
Missouri – Rolla
Submit Documentation Feedback
Copyright © 2012, Texas Instruments Incorporated
CSD96371Q5M
www.ti.com
SLPS299 – DECEMBER 2012
MECHANICAL DATA
h
q
c2
c
A
L
E2
c1
11
12
11
q
12
E1
K
b
E
23
D2
D1
1
1
22
q
A1
Top View
22
e
0.3 x 45
Side View
L
Bottom View
Note: Exposed tie clips may vary
c
E1
M0201-01
DIM
MILLIMETERS
INCHES
Min
Nom
Max
Min
Nom
Max
A
1.400
1.450
1.500
0.055
0.057
0.059
A1
0.000
0.000
0.050
0.000
0.000
0.002
b
0.200
0.250
0.350
0.008
0.010
0.014
c
0.150
0.200
0.250
0.006
0.008
0.010
c1
0.150
0.200
0.250
0.006
0.008
0.010
c2
0.200
0.250
0.300
0.008
0.010
0.012
D1
5.900
6.000
6.100
0.232
0.236
0.240
D2
5.379
5.479
5.579
0.212
0.216
0.220
E
5.900
6.000
6.100
0.232
0.236
0.240
E1
4.900
5.000
5.100
0.193
0.197
0.201
E2
3.140
3.240
3.340
0.124
0.128
0.132
e
h
0.500 TYP
1.150
K
1.250
0.020 TYP
1.350
0.045
0.380 TYP
0.049
0.053
0.015 TYP
L
0.400
0.500
0.600
0.016
0.020
0.024
θ
0.00
—
—
0.00
—
—
Copyright © 2012, Texas Instruments Incorporated
Submit Documentation Feedback
13
CSD96371Q5M
SLPS299 – DECEMBER 2012
www.ti.com
Land Pattern Recommendation
0.331 (0.013)
0.370 (0.015)
1.000 (0.039)
12
11
0.410 (0.016)
6.300
(0.248)
0.350
(0.014)
5.300
(0.209)
5.639
(0.222)
1
22
0.500
(0.020)
3.400
(0.134)
5.900
(0.232)
M0202-01
NOTE: Dimensions are in mm (inches).
spacer
spacer
spacer
spacer
spacer
Stencil Recommendation
0.250 (0.010)
0.311
(0.012)
0.300 (0.012)
11
0.250 (0.010)
12
0.850 (0.033)
0.500 (0.020)
1.145 (0.045)
5.250
(0.207)
1
0.250 (0.010)
22
0.300
(0.012)
0.600 (0.024)
0.750 (0.030)
0.300
(0.012)
1.400 (0.055)
5.700 (0.224)
M0204-01
NOTE: Dimensions are in mm (inches).
14
Submit Documentation Feedback
Copyright © 2012, Texas Instruments Incorporated
PACKAGE OPTION ADDENDUM
www.ti.com
18-Dec-2012
PACKAGING INFORMATION
Orderable Device
Status
(1)
CSD96371Q5M
ACTIVE
Package Type Package Pins Package Qty
Drawing
SON
DQP
22
2500
Eco Plan
Lead/Ball Finish
(2)
Pb-Free (RoHS
Exempt)
CU NIPDAU
MSL Peak Temp
Samples
(3)
(Requires Login)
Level-2-260C-1 YEAR
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
31-Dec-2012
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
CSD96371Q5M
Package Package Pins
Type Drawing
SON
DQP
22
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
2500
330.0
12.4
Pack Materials-Page 1
5.3
B0
(mm)
K0
(mm)
P1
(mm)
6.3
1.8
8.0
W
Pin1
(mm) Quadrant
12.0
Q1
PACKAGE MATERIALS INFORMATION
www.ti.com
31-Dec-2012
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
CSD96371Q5M
SON
DQP
22
2500
367.0
367.0
35.0
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation
www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom
www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Applications Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated