FEATURES Gain set with 2 external resistors Can achieve low gain drift at all gains Ideal for battery powered instruments Supply current: 115 µA Rail-to-rail input and output Zero input crossover distortion Designed for excellent dc performance Minimum CMRR: 106 dB Maximum offset voltage drift: 0.3 µV/°C Maximum gain error: 0.005% (all gains) Maximum gain drift: 0.5 ppm/°C (all gains) Input bias current: 1 nA guaranteed to 125°C Bandwidth mode pin (BW) to adjust compensation 8 kV HBM ESD rating RFI filter on-chip Single-supply operation: 1.8 V to 5.5 V 8-lead MSOP package APPLICATIONS Bridge amplification Pressure measurement Medical instrumentation Thermocouple interface Portable systems Current measurement PIN CONFIGURATION AD8237 8 VOUT +IN 2 + – 7 FB –IN 3 – + 6 REF 5 +VS BW 1 –VS 4 TOP VIEW (Not to Scale) 10289-001 Data Sheet Micropower, Zero Drift, True Rail-to-Rail Instrumentation Amplifier AD8237 Figure 1. Table 1. Instrumentation Amplifiers by Category1 General Purpose AD8421 AD8221/AD8222 AD8220/AD8224 AD8228 AD8295 AD8226 1 Zero Drift AD8237 AD8231 AD8293 AD8553 AD8556 AD8557 Military Grade AD620 AD621 AD524 AD526 AD624 Micropower AD8237 AD8420 AD8235/AD8236 AD627 Digital Gain AD8250 AD8251 AD8253 AD8231 See www.analog.com for the latest instrumentation amplifiers. GENERAL DESCRIPTION The AD8237 is an excellent choice for portable systems. With a minimum supply voltage of 1.8 V, a 115 µA typical supply current, and wide input range, the AD8237 makes full use of a limited power budget, yet offers bandwidth and drift performance suitable for bench-top systems. 6 AD8237 5 TRADITIONAL IN-AMP (RAIL-TO-RAIL OUT) 4 G = 100 VS = 5V VREF = 2.5V 3 2 1 0 –1 0 1 2 3 OUTPUT VOLTAGE (V) 4 5 10289-002 The AD8237 employs the indirect current feedback architecture to achieve a true rail-to-rail capability. Unlike conventional in-amps, the AD8237 can fully amplify signals with common-mode voltage at or even slightly beyond its supplies. This enables applications with high common-mode voltages to use smaller supplies and save power. The AD8237 is available in an 8-lead MSOP package. Performance is specified over the full temperature range of −40°C to +125°C. INPUT COMMON-MODE VOLTAGE (V) The AD8237 is a micropower, zero drift, rail-to-rail input and output instrumentation amplifier. The relative match of two resistors sets any gain from 1 to 1000. The AD8237 has excellent gain accuracy performance that can be preserved at any gain with two ratio-matched resistors. Figure 2. Input Common-Mode Voltage vs. Output Voltage, +VS = 5 V, G = 100 Rev. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 ©2012 Analog Devices, Inc. All rights reserved. AD8237 Data Sheet TABLE OF CONTENTS Features .............................................................................................. 1 Clock Feedthrough ..................................................................... 21 Applications ....................................................................................... 1 Input Voltage Range ................................................................... 21 Pin Configuration ............................................................................. 1 Input Protection ......................................................................... 22 General Description ......................................................................... 1 Filtering Radio Frequency Interference .................................. 22 Revision History ............................................................................... 2 Using the Reference Pin ............................................................ 22 Specifications..................................................................................... 3 Layout .......................................................................................... 23 Absolute Maximum Ratings ............................................................ 7 Input Bias Current Return Path ............................................... 23 Thermal Resistance ...................................................................... 7 Applications Information .............................................................. 25 ESD Caution .................................................................................. 7 Battery Current Monitor ........................................................... 25 Pin Configuration and Function Descriptions ............................. 8 Programmable Gain In-Amp.................................................... 25 Typical Performance Characteristics ............................................. 9 AD8237 in an Electrocardiogram (ECG) Front End............. 26 Theory of Operation ...................................................................... 20 Outline Dimensions ....................................................................... 27 Architecture ................................................................................. 20 Ordering Guide .......................................................................... 27 Setting the Gain .......................................................................... 20 Gain Accuracy............................................................................. 21 REVISION HISTORY 8/12—Revision 0: Initial Version Rev. 0 | Page 2 of 28 Data Sheet AD8237 SPECIFICATIONS +VS = +5 V, −VS = 0 V, VREF = 2.5 V, VCM = 2.5 V, TA = 25°C, G = 1 to 1000, RL = 10 kΩ to ground, specifications referred to input, unless otherwise noted. Table 2. Parameter COMMON-MODE REJECTION RATIO (CMRR) CMRR at DC G = 1, G = 10 G = 100, G = 1000 Over Temperature (G = 1) CMRR at 1 kHz NOISE Voltage Noise Spectral Density Peak to Peak Current Noise Spectral Density Peak to Peak VOLTAGE OFFSET Offset Average Temperature Coefficient Offset RTI vs. Supply (PSR) INPUTS 1 Input Bias Current Over Temperature Average Temperature Coefficient Input Offset Current Over Temperature Average Temperature Coefficient Input Impedance Differential Common Mode Differential Input Operating Voltage Input Operating Voltage (+IN, −IN, or REF) DYNAMIC RESPONSE Small Signal Bandwidth Low Bandwidth Mode G=1 G = 10 G = 100 G = 1000 High Bandwidth Mode G = 10 G = 100 G = 1000 Test Conditions/Comments VCM = 0.1 V to 4.9 V Min Typ 106 114 104 120 140 Max Unit 80 dB dB dB dB f = 1 kHz f = 0.1 Hz to 10 Hz 68 1.5 nV/√Hz µV p-p f = 1 kHz f = 0.1 Hz to 10 Hz 70 3 fA/√Hz pA p-p TA = −40°C to +125°C 30 75 0.3 µV µV/°C dB 250 650 1 pA nA pA/°C pA nA pA/°C TA = −40°C to +125°C 100 Valid for REF and FB pair, as well as +IN and −IN TA = +25°C TA = −40°C to +125°C 0.5 250 TA = +25°C TA = −40°C to +125°C 650 1 0.5 TA = −40°C to +125°C TA = +25°C TA = −40°C to +125°C 100||5 800||10 ±3.85 −VS − 0.3 −VS − 0.2 +VS + 0.3 +VS + 0.2 MΩ||pF MΩ||pF V V V −3 dB Pin 1 connected to −VS 200 20 2 0.2 kHz kHz kHz kHz 100 10 1 kHz kHz kHz Pin 1 connected to +VS Rev. 0 | Page 3 of 28 AD8237 Parameter Settling Time 0.01% Low Bandwidth Mode G=1 G = 10 G = 100 G = 1000 High Bandwidth Mode G = 10 G = 100 G = 1000 Slew Rate Low Bandwidth Mode High Bandwidth Mode EMI Filter Frequency GAIN 2 Gain Range 3 Gain Error Gain Error vs. VCM Gain vs. Temperature Gain Nonlinearity G = 1, G = 10 G = 100 G = 1000 OUTPUT Output Swing RL = 10 kΩ to Midsupply RL = 100 kΩ to Midsupply Short-Circuit Current POWER SUPPLY Operating Range Quiescent Current Data Sheet Test Conditions/Comments 4 V output step Pin 1 connected to −VS Min Typ Max Unit 80 100 440 4 µs µs µs ms 80 100 820 µs µs µs 0.05 0.15 6 V/µs V/µs MHz Pin 1 connected to +VS G = 1 + (R2/R1) 1 1000 0.005 VOUT = 0.1 V to 4.9 V, G = 1 to G = 1000 15 TA = −40°C to +125°C VOUT = 0.2 V to 4.8 V, RL = 10 kΩ to ground 0.5 3 6 10 TA = +25°C TA = −40°C to 125°C TA = +25°C TA = −40°C to 125°C −VS + 0.05 −VS + 0.07 −VS + 0.02 −VS + 0.03 ppm ppm ppm +VS − 0.05 +VS − 0.07 +VS − 0.02 +VS − 0.03 V V V V mA 5.5 130 150 V µA µA +125 °C 4 1.8 TA = +25°C TA = −40°C to +125°C TEMPERATURE RANGE Specified 115 −40 1 V/V % ppm/V ppm/°C Specifications apply to input voltages between 0 V and 5 V. When measuring voltages beyond the supplies, there is additional offset error, bias currents increase, and input impedance decreases, especially at higher temperatures. For G > 1, errors from the external resistors, R1 and R2, must be added to these specifications, including error from the FB pin bias current. 3 The AD8237 has only been characterized for gains of 1 to 1000; however, higher gains are possible. 2 Rev. 0 | Page 4 of 28 Data Sheet AD8237 +VS = 1.8 V, −VS = 0 V, VREF = 0.9 V, VCM = 0.9 V, TA = 25°C, G = 1 to 1000, RL = 10 kΩ to ground, specifications referred to input, unless otherwise noted. Table 3. Parameter COMMON-MODE REJECTION RATIO (CMRR) CMRR at DC G = 1, G = 10 G = 100, G = 1000 Over Temperature (G = 1) CMRR at 1 kHz NOISE Voltage Noise Spectral Density Peak to Peak Current Noise Spectral Density Peak to Peak VOLTAGE OFFSET Offset Average Temperature Coefficient Offset RTI vs. Supply (PSR) INPUTS 1 Input Bias Current Over Temperature Average Temperature Coefficient Input Offset Current Over Temperature Average Temperature Coefficient Input Impedance Differential Common Mode Differential Input Operating Voltage Input Operating Voltage (+IN, −IN, REF, or FB) DYNAMIC RESPONSE Small Signal Bandwidth Low Bandwidth Mode G=1 G = 10 G = 100 G = 1000 High Bandwidth Mode G = 10 G = 100 G = 1000 Slew Rate Low Bandwidth Mode High Bandwidth Mode EMI Filter Frequency Test Conditions/Comments VCM = 0.2 V to 1.6 V Min Typ 100 114 94 120 140 Max Unit 80 dB dB dB dB f = 1 kHz, VDIFF ≤ 100 mV f = 0.1 Hz to 10 Hz, VDIFF ≤ 100 mV 68 1.5 nV/√Hz µV p-p f = 1 kHz f = 0.1 Hz to 10 Hz 70 3 fA/√Hz pA p-p TA = −40°C to +125°C 25 75 0.3 µV µV/°C dB 250 650 1 pA nA pA/°C pA nA pA/°C TA = −40°C to +125°C 100 Valid for REF and FB pair, as well as +IN and −IN TA = +25°C TA = −40°C to +125°C 0.5 250 TA = +25°C TA = −40°C to +125°C 650 1 0.5 TA = −40°C to +125°C TA = +25°C TA = −40°C to +125°C 100||5 800||10 ± 0.75 −VS − 0.3 −VS − 0.2 +VS + 0.3 +VS + 0.2 MΩ||pF MΩ||pF V V V −3 dB Pin 1 connected to −VS 200 20 2 0.2 kHz kHz kHz kHz 100 10 1 kHz kHz kHz 0.05 0.15 6 V/µs V/µs MHz Pin 1 connected to +VS Rev. 0 | Page 5 of 28 AD8237 Parameter GAIN 2 Gain Range 3 Gain Error Gain Error vs. VCM Gain vs. Temperature Gain Nonlinearity G = 1, G = 10 G = 100 G = 1000 OUTPUT Output Swing RL = 10 kΩ to Midsupply RL = 100 kΩ to Midsupply Short-Circuit Current POWER SUPPLY Operating Range Quiescent Current Data Sheet Test Conditions/Comments G = 1 + (R2/R1) Min Typ 1 VOUT = 0.2 V to 1.6 V, G = 1 to G = 1000 Max Unit 1000 0.005 V/V % ppm/V ppm/°C 15 TA = −40°C to +125°C VOUT = 0.2 V to 1.6 V 0.5 3 6 10 TA = +25°C TA = −40°C to 125°C TA = +25°C TA = −40°C to 125°C −VS + 0.05 −VS + 0.07 −VS + 0.02 −VS + 0.03 ppm ppm ppm +VS − 0.05 +VS − 0.07 +VS − 0.02 +VS − 0.03 V V V V mA 5.5 130 150 V µA µA +125 °C 4 1.8 TA = +25°C TA = −40°C to +125°C TEMPERATURE RANGE Specified 115 −40 1 Specifications apply to input voltages between 0 V and 1.8 V. When measuring voltages beyond the supplies, there is additional offset error, bias currents increase, and input impedance decreases, especially at higher temperatures. For G > 1, errors from the external resistors, R1 and R2, must be added to these specifications, including error from the FB pin bias current. 3 The AD8237 has only been characterized for gains of 1 to 1000; however, higher gains are possible. 2 Rev. 0 | Page 6 of 28 Data Sheet AD8237 ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE Table 4. Parameter Supply Voltage Output Short-Circuit Current Duration Maximum Voltage at −IN, +IN, FB, or REF1 Minimum Voltage at −IN, +IN, FB, or REF1 Storage Temperature Range Junction Temperature Range ESD Human Body Model Charge Device Model Machine Model 1 Rating 6V Indefinite +VS + 0.5 V −VS − 0.5 V −65°C to +150°C −65°C to +150°C θJA is specified for a device in free air. Table 5. Package 8-Lead MSOP, 4-Layer JEDEC Board ESD CAUTION 8 kV 1.25 kV 0.2 kV If input voltages beyond the specified minimum or maximum voltages are expected, place resistors in series with the inputs to limit the current to 5 mA. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Rev. 0 | Page 7 of 28 θJA 145.7 Unit °C/W AD8237 Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS +IN 2 –IN 3 –VS 4 + – + – TOP VIEW (Not to Scale) 8 VOUT 7 FB 6 REF 5 +VS 10289-003 AD8237 BW 1 Figure 3. Pin Configuration Table 6. Pin Function Descriptions Pin No. 1 Mnemonic BW 2 3 4 5 6 7 8 +IN −IN −VS +VS REF FB VOUT Description For high bandwidth mode, connect this pin to +VS, or for low bandwidth mode, connect this pin to −VS. Do not leave this pin floating. Positive Input. Negative Input. Negative Supply. Positive Supply. Reference Input. Feedback Input. Output. Rev. 0 | Page 8 of 28 Data Sheet AD8237 TYPICAL PERFORMANCE CHARACTERISTICS +VS = +5 V, −VS = 0 V, VREF = 2.5 V, TA = 25°C, RL = 10 kΩ to ground, unless otherwise noted. 40 16 35 14 30 25 8 20 6 15 4 10 2 5 –60 –40 –20 0 20 40 0 10289-004 0 60 OFFSET VOLTAGE (µV) –6 –4 –2 0 2 4 6 CMRR (µV/V) Figure 4. Typical Distribution of Offset Voltage 10289-007 10 UNITS UNITS 12 Figure 7. Typical Distribution of CMRR 21 18 18 15 12 9 12 9 6 6 3 3 –0.4 –0.2 0 0.2 0.4 0.6 POSITIVE INPUT BIAS CURRENT (nA) 0 10289-005 0 –0.6 –0.6 –0.4 –0.2 0 0.2 0.4 0.6 INPUT OFFSET CURRENT (nA) Figure 5. Typical Distribution of Input Bias Current 10289-008 UNITS UNITS 15 Figure 8. Typical Distribution of Input Offset Current 24 35 21 30 18 UNITS 20 15 15 12 9 10 6 5 –60 –40 –20 0 20 40 GAIN ERROR (µV/V) 60 0 100 105 110 115 120 125 SUPPLY CURRENT (µA) Figure 6. Typical Distribution of Gain Error (G = 1) Figure 9. Typical Distribution of Supply Current Rev. 0 | Page 9 of 28 130 10289-009 3 0 10289-006 UNITS 25 AD8237 Data Sheet 6 4 3 4 3 2 VS = 1.8V 1 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 1 0 VS = ±0.9V –1 –2 OUTPUT VOLTAGE (V) –4 –3 10289-010 0 6 5 –2 –1 0 1 2 3 Figure 13. Input Common-Mode Voltage vs. Output Voltage, G = 100, VREF = 0 V, VS = ±2.5 V and VS = ±0.9 V, RL = 5 kΩ to Ground 5.0 G = 100 VREF = 0V RL = 10kΩ VS = 5V G = 100 VREF = 0V RL = 5kΩ OUTPUT VOLTAGE (V) Figure 10. Input Common-Mode Voltage vs. Output Voltage, G = 1, VREF = 0 V, VS = 5 V and VS = 1.8 V, RL = 10 kΩ to Ground 4.5 4.0 4 –40°C +25°C +85°C +105°C +125°C 3.5 3.0 3 VIN (V) VS = 1.8V 2 2.5 2.0 1.5 1 1.0 0 0 1 2 3 4 5 6 OUTPUT VOLTAGE (V) 0 1.8 10289-011 –1 3.3 3.8 4.3 4.8 Figure 14. Maximum Differential Input vs. Supply Voltage 4 3 2.8 SUPPLY VOLTAGE (V) Figure 11. Input Common-Mode Voltage vs. Output Voltage, G = 100, VREF = 0 V, VS = 5 V and VS = 1.8 V, RL = 10 kΩ to Ground VS = ±2.5V 2.3 10289-014 0.5 5 G=1 VREF = 0V RL = 5kΩ 4 –VS 3 INPUT BIAS CURRENT (nA) 2 1 0 VS = ±0.9V –1 –2 2 1 IB – 0 –1 IB+ –2 +VS –3 –3 –2 –1 0 1 2 3 VOLTAGE OUTPUT (V) 10289-012 –4 –4 –3 Figure 12. Input Common-Mode Voltage vs. Output Voltage, G = 1, VREF = 0 V, VS = ±2.5 V and VS = ±0.9 V, RL = 5 kΩ to Ground REPRESENTATIVE SAMPLE –5 0.5 –3.0 –2.5 –2.0 –1.5 –1.0 –0.5 0 1.0 1.5 2.0 2.5 COMMON-MODE VOLTAGE (V) Figure 15. Input Bias Current vs. Common-Mode Voltage Rev. 0 | Page 10 of 28 3.0 10289-015 COMMON-MODE VOLTAGE (V) 2 –3 –1 COMMON-MODE VOLTAGE (V) VS = ±2.5V 10289-013 VS = 5V COMMON-MODE VOLTAGE (V) COMMON-MODE VOLTAGE (V) 5 G=1 VREF = 0V RL = 10kΩ Data Sheet AD8237 140 15 VS = ±2.5V VCM = 0V 120 IB– 100 POSITIVE PSRR (dB) 5 0 –5 80 60 BW LIMIT 40 IB+ 20 0.5 1.0 1.5 2.0 2.5 DIFFERENTIAL INPUT VOLTAGE (V) 0 0.1 10289-016 REPRESENTATIVE SAMPLE –15 0 –2.5 –2.0 –1.5 –1.0 –0.5 140 120 100 100 NEGATIVE PSRR (dB) 120 80 60 0 0.1 20 100 1k 10k FREQUENCY (Hz) BW LIMIT GAIN = 10 GAIN = 100 GAIN = 1000 0 0.1 1 10 100 1k 10k FREQUENCY (Hz) Figure 17. Positive PSRR vs. Frequency, RTI, Low Bandwidth Mode, VS = 5 V 140 10k HIGH BANDWIDTH MODE 40 GAIN = 1 GAIN = 10 GAIN = 100 GAIN = 1000 10 1k 60 BW LIMIT 1 100 80 10289-017 20 10 Figure 19. Positive PSRR vs. Frequency, RTI, High Bandwidth Mode LOW BANDWIDTH MODE VS = 5V 40 1 FREQUENCY (Hz) Figure 16. Input Bias Current vs. Differential Input Voltage 140 GAIN = 10 GAIN = 100 GAIN = 1000 10289-019 –10 10289-020 INPUT BIAS CURRENT (nA) 10 PSRR (dB) HIGH BANDWIDTH MODE Figure 20. Negative PSRR vs. Frequency, RTI, High Bandwidth Mode 80 LOW BANDWIDTH MODE VS = 5V LOW BANDWIDTH MODE VS = 5V 70 120 60 GAIN = 1000 50 80 GAIN (dB) 60 40 BW LIMIT 40 30 20 GAIN = 1 GAIN = 10 GAIN = 100 GAIN = 1000 1 0 GAIN = 1 –10 10 100 FREQUENCY (Hz) 1k 10k 10289-018 –20 0.1 GAIN = 10 10 20 0 GAIN = 100 Figure 18. Negative PSRR vs. Frequency, RTI, Low Bandwidth Mode, VS = 5 V Rev. 0 | Page 11 of 28 –20 10 100 1k 10k 100k 1M FREQUENCY (Hz) Figure 21. Gain vs. Frequency, Low Bandwidth Mode, VS = 5 V 10289-021 NEGATIVE PSRR (dB) 100 AD8237 Data Sheet 80 70 4.5 GAIN = 1000 GAIN = 100 30 10 1k 10k 100k 1M 80 OUTPUT VOLTAGE (V p-p) GAIN (dB) GAIN = 100 GAIN = 10 10 2.5 2.0 1.5 –10 0.5 100k 1M Figure 23. Gain vs. Frequency, High Bandwidth Mode, VS = 5 V 80 MAXIMUM COMMON-MODE VOLTAGE (V p-p) GAIN = 1000 GAIN = 100 30 20 GAIN = 10 10 0 100 1k 10k 100k 1M FREQUENCY (Hz) 10289-024 –10 –20 10 1k 10k 100k FREQUENCY (Hz) 6 50 40 100 Figure 26. Large Signal Frequency Response, High Bandwidth Mode, G = 10 HIGH BANDWIDTH MODE VS = 1.8V 70 G = 10 HIGH BANDWIDTH MODE 0 10 10289-023 10k +IN –IN 3.0 1.0 FREQUENCY (Hz) GAIN (dB) 3.5 0 60 DIFFERENTIAL INPUT 4.0 1k 100k 4.5 GAIN = 1000 100 10k 5.0 30 –20 10 1k Figure 25. Large Signal Frequency Response, Low Bandwidth Mode, G = 1 50 20 100 FREQUENCY (Hz) HIGH BANDWIDTH MODE VS = 5V 70 G=1 LOW BANDWIDTH MODE 0 10 10289-022 100 Figure 22. Gain vs. Frequency, Low Bandwidth Mode, VS = 1.8 V 40 1.5 0.5 FREQUENCY (Hz) 60 2.0 1.0 –10 –20 10 2.5 10289-025 0 GAIN = 1 +IN –IN 3.0 10289-026 20 GAIN = 10 3.5 Figure 24. Gain vs. Frequency, High Bandwidth Mode, VS = 1.8 V VS = ±2.5 V 5 4 3 VS = ±0.9V 2 1 0 1 10 100 1k 10k 100k FREQUENCY (Hz) Figure 27. Maximum Common-Mode Voltage vs. Frequency Rev. 0 | Page 12 of 28 10289-080 GAIN (dB) 50 40 DIFFERENTIAL INPUT 4.0 OUTPUT VOLTAGE (V p-p) 60 5.0 LOW BANDWIDTH MODE VS = 1.8V Data Sheet AD8237 160 BOTH BANDWIDTH MODES ONLY BW LIMIT CHANGES 140 CMRR (dB) 120 100 GAIN = 1 LOW BANDWIDTH MODE ONLY BW LIMIT 80 60 GAIN = 1 GAIN = 10 GAIN = 100 GAIN = 1000 0 0.1 1 0.4µV/DIV 10 100 1k 10k 100k FREQUENCY (Hz) Figure 31. 0.1 Hz to 10 Hz RTI Voltage Noise Figure 28. CMRR vs. Frequency 160 1s/DIV 10289-027 20 10289-031 40 1k BOTH BANDWIDTH MODES ONLY BW LIMIT CHANGES VALID FOR BOTH BANDWIDTH MODES 140 NOISE (nV/√Hz) CMRR (dB) 120 100 GAIN = 1 LOW BANDWIDTH MODE ONLY BW LIMIT 80 60 100 40 1 10 100 1k 10k 100k FREQUENCY (Hz) 10 1 10 100 1k 10k 100k FREQUENCY (Hz) Figure 32. Current Noise Spectral Density vs. Frequency Figure 29. CMRR vs. Frequency, 1 kΩ Source Imbalance 10k = 1, LOW BANDWIDTH MODE = 10, LOW BANDWIDTH MODE = 10, HIGH BANDWIDTH MODE = 100, LOW BANDWIDTH MODE = 100, HIGH BANDWIDTH MODE 1k 1.5pA/DIV 10 0.1 1 10 100 1k 10k FREQUENCY (Hz) 100k 1s/DIV Figure 33. 0.1 Hz to 10 Hz RTI Current Noise Figure 30. Voltage Noise Spectral Density vs. Frequency Rev. 0 | Page 13 of 28 10289-033 100 10289-029 NOISE (nV/√Hz) G G G G G 10289-032 0 0.1 10289-028 GAIN = 1 GAIN = 10 GAIN = 100 GAIN = 1000 20 AD8237 Data Sheet 0.010 20 VIN = ±500mV G = 100 0.008 15 0.006 NONLINEARITY (ppm) 10 GAIN ERROR (%) 0.004 0.002 0 –0.002 –0.004 5 0 –5 –10 –0.006 –2.0 –1.5 –1.0 –0.5 0 0.5 1.0 1.5 2.0 2.5 COMMON-MODE VOLTAGE (V) –20 10289-034 –0.010 –2.5 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 Figure 34. Gain Error vs. Common-Mode Voltage, G = 1 5.0 Figure 37. Gain Nonlinearity, G = 100, VS = 5 V, RL = 10 kΩ to Ground 10 50 G=1 G = 1000 40 6 30 4 2 0 –2 –4 20 10 0 –10 –20 –6 –30 –8 –40 –10 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 OUTPUT VOLTAGE (V) –50 Figure 35. Gain Nonlinearity, G = 1, VS = 5 V, RL = 10 kΩ to Ground, Low Bandwidth Mode 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 OUTPUT VOLTAGE (V) Figure 38. Gain Nonlinearity, G = 1000, VS = 5 V, RL = 10 kΩ to Ground 10 G=1 LOW BANDWIDTH MODE G = 10 8 4 2 0 –2 –4 –8 1V/DIV 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 OUTPUT VOLTAGE (V) 400µs/DIV 10289-041 –6 10289-038 NONLINEARITY (ppm) 6 –10 10289-040 NONLINEARITY (ppm) 8 10289-037 NONLINEARITY (ppm) 4.5 OUTPUT VOLTAGE (V) 10289-039 –15 –0.008 Figure 36. Gain Nonlinearity, G = 10, VS = 5 V, RL = 10 kΩ to Ground Figure 39. Large Signal Pulse Response, Low Bandwidth Mode, G = 1, RL = 10 kΩ, CL = 10 pF Rev. 0 | Page 14 of 28 Data Sheet AD8237 Figure 40. Large Signal Pulse Response, Low Bandwidth Mode, G = 10, RL = 10 kΩ, CL = 10 pF Figure 43. Large Signal Pulse Response, High Bandwidth Mode, G = 10, RL = 10 kΩ, CL = 10 pF G = 100 LOW BANDWIDTH MODE 400µs/DIV G = 100 HIGH BANDWIDTH MODE 10289-043 1V/DIV 1V/DIV G = 1000 HIGH BANDWIDTH MODE G = 1000 LOW BANDWIDTH MODE 1V/DIV 10289-044 2ms/DIV 400µs/DIV Figure 44. Large Signal Pulse Response, High Bandwidth Mode, G = 100, RL = 10 kΩ, CL = 10 pF Figure 41. Large Signal Pulse Response, Low Bandwidth Mode, G = 100, RL = 10 kΩ, CL = 10 pF 1V/DIV 400µs/DIV 10289-045 1V/DIV 10289-046 400µs/DIV 400µs/DIV 10289-047 1V/DIV G = 10 HIGH BANDWIDTH MODE 10289-042 G = 10 LOW BANDWIDTH MODE Figure 45. Large Signal Pulse Response, High Bandwidth Mode, G = 1000, RL = 10 kΩ, CL = 10 pF Figure 42. Large Signal Pulse Response, Low Bandwidth Mode, G = 1000, RL = 10 kΩ, CL = 10 pF Rev. 0 | Page 15 of 28 AD8237 Data Sheet G=1 LOW BANDWIDTH MODE 20mV/DIV Figure 46. Small Signal Pulse Response, G = 1, RL = 10 kΩ, CL = 100 pF, Low Bandwidth Mode 2ms/DIV 10289-051 10µs/DIV 10289-048 20mV/DIV G = 1000 LOW BANDWIDTH MODE Figure 49. Small Signal Pulse Response, G = 1000, RL = 10 kΩ, CL = 100 pF, Low Bandwidth Mode G=1 LOW BANDWIDTH MODE G = 10 LOW BANDWIDTH MODE NO LOAD 100pF 560pF 1nF 20mV/DIV Figure 47. Small Signal Pulse Response, G = 10, RL = 10 kΩ, CL = 100 pF, Low Bandwidth Mode Figure 50. Small Signal Pulse Response with Various Capacitive Loads, G = 1, RL = Infinity, Low Bandwidth Mode G = 10 HIGH BANDWIDTH MODE 200µs/DIV 10289-050 G = 100 LOW BANDWIDTH MODE 20mV/DIV 20µs/DIV 10289-052 50µs/DIV 20mV/DIV Figure 48. Small Signal Pulse Response, G = 100, RL = 10 kΩ, CL = 100 pF, Low Bandwidth Mode 10µs/DIV 10289-053 20mV/DIV 10289-049 fCHOP Figure 51. Small Signal Pulse Response, G = 10, RL = 10 kΩ, CL = 100 pF, High Bandwidth Mode Rev. 0 | Page 16 of 28 Data Sheet AD8237 80 G = 100 HIGH BANDWIDTH MODE NORMALIZED TO 25°C VS = ±2.5V OFFSET VOLTAGE (µV) 60 100µs/DIV 20 0 –20 –40 –60 –80 –40 –25 –10 5 20 35 50 65 80 95 110 125 TEMPERATURE (°C) Figure 52. Small Signal Pulse Response, G = 100, RL = 10 kΩ, CL = 100 pF, High Bandwidth Mode 10289-057 20mV/DIV 10289-054 fCHOP 40 Figure 55. Offset Voltage vs. Temperature 50 G = 1000 HIGH BANDWIDTH MODE NORMALIZED TO 25°C GAIN = 1 VS = ±2.5V VOUT = ±2V 40 GAIN ERROR (µV/V) 30 20 10 0 –10 –20 1ms/DIV –40 –50 –40 –25 –10 5 20 35 50 65 80 95 110 125 TEMPERATURE (°C) 10289-058 20mV/DIV 10289-055 –30 Figure 56. Gain vs. Temperature Figure 53. Small Signal Pulse Response, G = 1000, RL = 10 kΩ, CL = 100 pF, High Bandwidth Mode 1.0 NORMALIZED TO 25°C G = 10 HIGH BANDWIDTH MODE RL = 100kΩ 0.6 560pF 2nF 0.4 CMRR (µV/V) NO LOAD 100pF G=1 VS = ±2.5V VCM = ±2V 0.8 0.2 0 –0.2 –0.4 40µs/DIV –0.8 –1.0 –40 –25 –10 5 20 35 50 65 80 TEMPERATURE (°C) Figure 54. Small Signal Pulse Response with Various Capacitive Loads, G = 10, RL = 100 kΩ, High Bandwidth Mode Rev. 0 | Page 17 of 28 Figure 57. CMRR vs. Temperature 95 110 125 10289-059 50mV/DIV 10289-056 –0.6 AD8237 Data Sheet +VS REPRESENTATIVE SAMPLE 400 OUTPUT VOLTAGE SWING (V) REFERRED TO SUPPLY VOLTAGES –0.2 300 200 –IN BIAS CURRENT 100 +IN BIAS CURRENT 0 –100 –200 INPUT OFFSET CURRENT –300 –400 –10 5 20 35 50 65 80 95 110 125 +0.4 –VS 1k 500 10k 100k 1M LOAD RESISTANCE (Ω) Figure 61. Output Voltage Swing vs. Load Resistance, VS = ±2.5 V Figure 58. Input Bias Current and Input Offset Current vs. Temperature +VS REPRESENTATIVE SAMPLE –0.1 300 OUTPUT VOLTAGE SWING (V) REFERRED TO SUPPLY VOLTAGES 400 OFFSET CURRENT 200 100 REF BIAS CURRENT 0 –100 FB BIAS CURRENT –200 –300 –0.2 –0.3 –0.4 –40°C +25°C +85°C +125°C +0.4 +0.3 +0.2 –500 –40 –25 –10 5 20 35 50 65 80 95 110 125 TEMPERATURE (°C) –VS 1k 10k 100k 1M LOAD RESISTANCE (Ω) 10289-064 +0.1 –400 10289-061 Figure 62. Output Voltage Swing vs. Load Resistance, VS = ±0.9 V Figure 59. REF Input Bias Current, FB Input Bias Current, and Offset Current vs. Temperature +VS +VS –0.4 OUTPUT VOLTAGE SWING (V) REFERRED TO SUPPLY VOLTAGES –100 RL = 5kΩ –200 –300 –40°C +25°C +85°C +125°C +300 +200 +100 –0.8 –1.2 –40°C +25°C +85°C +125°C +1.2 +0.8 –VS 0.9 1.1 1.3 1.5 1.7 1.9 2.1 2.3 SUPPLY VOLTAGE (±VS) 2.5 10289-062 +0.4 –VS 0 0.5 1.0 1.5 2.0 2.5 OUTPUT CURRENT (mA) Figure 63. Output Voltage Swing vs. Output Current Figure 60. Output Voltage Swing vs. Supply Voltage Rev. 0 | Page 18 of 28 3.0 10289-065 BIAS CURRENT AND OFFSET CURRENT (pA) –40°C +25°C +85°C +125°C 10289-063 –25 TEMPERATURE (°C) OUTPUT VOLTAGE SWING (mV) REFERRED TO SUPPLY VOLTAGES –0.4 +0.2 –500 –40 10289-060 BIAS CURRENT AND OFFSET CURRENT (pA) 500 Data Sheet AD8237 200 180 VS = 5V 140 120 100 VS = 1.8V 80 60 40 20 0 –40 –25 –10 5 20 35 50 65 80 95 110 125 TEMPERATURE (°C) 10289-066 SUPPLY CURRENT (µA) 160 Figure 64. Supply Current vs. Temperature, VS = 5 V, VS = 1.8 V Rev. 0 | Page 19 of 28 AD8237 Data Sheet THEORY OF OPERATION INTERNAL IN-AMP AD8237 + VOUT TIA – I1 – I2 +VS RFI FILTER +IN –VS +VS ALS RFI FILTER –IN V VCM = S 2 FB –IN – + gm1 TO gm1 – + I2 I1 + – V VCM = S 2 gm2 + – FB –VS +VS ALS REF –VS –VS R1 + RFI FILTER TO gm2 R2 – RFI FILTER 10289-067 +VS Figure 65. Simplified Schematic ARCHITECTURE The AD8237 is based on an indirect current feedback topology consisting of three amplifiers: two matched transconductance amplifiers that convert voltage to current, and one transimpedance amplifier, TIA, that converts current to voltage. To understand how the AD8237 works, first consider only the internal in-amp. Assume a positive differential voltage is applied across the inputs of the transconductance amplifier, gm1. This input voltage is converted into a differential current, I1, by the gm. Initially, I2 is zero; therefore, I1 is fed into the TIA, causing the output to increase. If there is feedback from the output of the TIA to the negative terminal of gm2, and the positive terminal is held constant, the increasing output of the TIA causes I2, as shown, to increase. When it is assumed that the TIA has infinite gain, the loop is satisfied when I2 equals I1. Because the gain of gm1 and gm2 are matched, this means that the differential input voltage across gm1 appears across the inputs of gm2. This behavioral model is all that is needed for proper operation of the AD8237, and the rest of the circuit is for performance optimization. The AD8237 employs a novel adaptive level shift (ALS) technique. This switched capacitor method shifts the common-mode level of the input signal to the optimal level for the in-amp while preserving the differential signal. Once this is accomplished, additional performance benefits can be achieved by using the internal in-amp to compare +IN to FB and −IN to REF. This is only practical because the signals emitting from the ALS blocks are all referred to the same common-mode potential. In traditional instrumentation amplifiers, the input commonmode voltage can limit the available output swing, typically depicted in a hexagon plot of the input common-mode vs. the output voltage. Because of this limit, very few instrumentation amplifiers can measure small signals near either supply rail. Using the indirect current feedback topology and ALS, the AD8237 achieves a truly rail-to-rail characteristic. This increases power efficiency in many applications by allowing for power supply reduction. The AD8237 includes an RFI filter to remove high frequency outof-band signals without affecting input impedance and CMRR over frequency. Additionally, there is a bandwidth mode pin to adjust the compensation. For gains greater than or equal to 10, the bandwidth mode pin (BW) can be tied to +VS to change the compensation and increase the gain bandwidth product of the amplifier to 1 MHz. Otherwise, connect BW to −VS for a 200 kHz gain bandwidth product. SETTING THE GAIN There are several ways to configure the AD8237. The transfer function of the AD8237 in the configuration in Figure 65 is VOUT = G(V+IN − V−IN) + VREF where: G =1+ R2 R1 Table 7. Suggested Resistors for Various Gains (1% Resistors) R1 (kΩ) None 49.9 20 10 5 2 1 1 1 1 R2 (kΩ) Short 49.9 80.6 90.9 95.3 97.6 100 200 499 1000 Gain 1.00 2.00 5.03 10.09 20.06 49.8 101 201 500 1001 Whereas the ratio of R2 to R1 sets the gain, the designer determines the absolute value of the resistors. Larger values reduce power consumption and output loading; smaller values limit the FB input bias current and input impedance errors. If the parallel combination of R1 and R2 is greater than about 30 kΩ, the resistors start to contribute to the noise. For best output swing and linearity, keep (R1 + R2) || RL ≥ 10 kΩ. Rev. 0 | Page 20 of 28 Data Sheet AD8237 The bias current at the FB pin is dependent on the common-mode and differential input impedance. FB bias current errors from the common-mode input impedance can be reduced by placing a resistor value of R1||R2 in series with the REF terminal, as shown in Figure 66. At higher gains, this resistor can simply be the same value as R1. +IN VOUT IB+ AD8237 IB – FB –IN REF I BF R1 R2 IBR R2 R1 CLOCK FEEDTHROUGH 10289-068 G=1+ + R1||R2 – VREF The AD8237 uses nonoverlapping clocks to perform the chopping and ALS functions. The input voltage-to-current amplifiers are chopped at approximately 27 kHz. Figure 66. Cancelling Error from FB Input Bias Current Some applications may be able to take advantage of the symmetry of the input transconductance amplifiers by canceling the differential input impedance errors, as shown in Figure 67. If the source resistance is well known, setting the parallel combination of R1 and R2 equal to RS accomplishes this. If practical resistor values force the parallel combination of R1 and R2 to be less than RS, add a series resistor to the FB input to make up for the difference. V+IN = VIN × RS RIN VIN RIN RS + RIN AD8237 +IN VOUT RIN FB VOUT = VIN × (1 + R2 ) R1 The allowable input range of the AD8237 is much simpler than traditional architectures. For the transfer function of the AD8237 to be valid, the input voltage must follow two rules R2 10289-069 R1 IF R1||R2 = RS, Although there is internal ripple-suppression circuitry, trace amounts of these clock frequencies and their harmonics can be observed at the output in some configurations. These ripples are typically 100 µV RTI when the bandwidth is greater than the clock frequency. They can be larger after a transient pulse but settle back to nominal, which is included in the settling time specifications. The amount of feedthrough at the output is dependent upon the gain and bandwidth mode. The worst case is in high bandwidth mode when the gain can be almost 40 before the clock ripple is outside the bandwidth of the amplifier. For some applications, it may be necessary to use additional filtering after the AD8237 to remove this ripple. INPUT VOLTAGE RANGE REF –IN For the best performance, keep the two input pairs (+IN and −IN, and FB and REF) at similar dc and ac common-mode potentials. This has two benefits. For dc common-mode, this minimizes the gain error of the AD8237. For ac common-mode, this yields improved frequency response. There is a maximum rate at which the ALS circuit can shift the common-mode voltage, which is shown in Figure 27. Because of this limit, the best large signal frequency response is achieved when the ac common-mode voltage of the two input pairs are matched. For example, if the negative input is at a fixed voltage and the positive input is driven with a signal, the feedback input moves with the positive input; therefore, the ac common-mode voltage of the two input pairs is the same. The effect of this is shown in Figure 25 and Figure 26. • Figure 67. Canceling Input Impedance Errors GAIN ACCURACY Unlike most instrumentation amplifiers, the relative match of the two gain setting resistors determines the gain accuracy of the AD8237 rather than a single external resistor. For example, if two resistors have exactly the same absolute error, there is no error in gain. Conversely, two 1% resistors can cause approximately 2% maximum gain error at high gains. Temperature coefficient mismatch of the gain setting resistors increases the gain drift of the instrumentation amplifier circuit according to the gain equation. Because these external resistors do not have to match any on-chip resistors, resistors with good TCR tracking can achieve excellent gain drift without the need for a low absolute TCR. • Keep the differential input voltage within the limits shown in Figure 14; approximately ±(Total Supply Voltage – 1.2) V. Keep the voltage of the inputs (including the REF and FB pins) and the output within the specified voltage range, which are approximately the supply rails. Because the output swing is completely independent of the input common-mode voltage, there are no hexagonal figures or complicated formulas to follow, and no limitation for the output swing the amplifier has for input signals with changing common mode. Rev. 0 | Page 21 of 28 AD8237 Data Sheet INPUT PROTECTION USING THE REFERENCE PIN If no external protection is used, keep the inputs of the AD8237 within the voltages specified in the absolute maximum ratings. If the application requires voltages beyond these ratings, input protection resistors can be placed in series with the inputs of the AD8237 to limit the current to 5 mA. For example, if +VS is 3 V and a 10 V overload voltage can occur at the inputs, place a protection resistor of at least (10 V − 3 V)/5 mA = 1.4 kΩ in series with the inputs. In general, instrumentation amplifier reference pins can be useful for a few reasons. They provide a means of physically separating the input and output grounds to reject ground bounce common to the inputs. They can also be used to precisely level shift the output signal. In the configuration shown in Figure 65 through Figure 67, the gain of the reference pin to the output is unity, as is common in a typical in-amp. Because the reference pin is functionally no different from the positive input, it can be used with gain, as shown in Figure 70. POSITIVE VOLTAGE PROTECTION: V – +VS RPROTECT > IN 5mA This configuration can be very useful in certain cases, such as dc removal servo loops, which typically use an inverting integrator to drive REF and compensate for a dc offset. This requires special attention to the input range (especially at REF) and the output range. All three input voltages are referred to the one ground shown, which may need to be a low impedance midsupply. +VS RPROTECT + V+IN – AD8237 RPROTECT + V–IN – –VS +IN VOUT AD8237 10289-070 FB REF –IN Figure 68. Protection Resistors for Large Input Voltages R1 FILTERING RADIO FREQUENCY INTERFERENCE The AD8237 contains an on-chip RFI filter that is sufficient for a majority of applications. For applications where additional radio frequency immunity is needed, an external RFI filter can also be applied as shown in Figure 69. DIFFERENTIAL FILTER CUTOFF = 1 2 R (2CD + CC) COMMON-MODE FILTER CUTOFF = 1 2 R CC +VS 0.1µF R 10kΩ 1% R2 10289-072 NEGATIVE VOLTAGE PROTECTION: –VS – VIN RPROTECT > 5mA R2 VOUT = (VREF + V+IN – V–IN) (1 + ) R1 Figure 70. Applying Gain to the Reference Voltage Traditional instrumentation amplifier architectures require the reference pin to be driven with a low impedance source. In these traditional architectures, impedance at the reference pin degrades both CMRR and gain accuracy. With the AD8237 architecture, resistance at the reference pin has no effect on CMRR. 10µF +IN CC 1nF 5% VOUT AD8237 +IN FB AD8237 –IN –IN REF R1 CC 1nF 5% 10µF –VS 10289-071 0.1µF RREF R2 + RREF G=1+ R1 VREF R2 10289-073 CD 10nF R 10kΩ 1% Figure 71. Calculating Gain with Reference Resistance Figure 69. Adding Extra RFI Filtering Rev. 0 | Page 22 of 28 Data Sheet AD8237 Resistance at the reference pin does affect the gain of the AD8237; however, if this resistance is constant, the gain setting resistors can be adjusted to compensate. For example, the AD8237 can be driven with a voltage divider, as shown in Figure 72. +IN FB REF VS R1 R2 R2 + R3||R4 R4 R1 10289-074 R3 G=1+ Use a stable dc voltage to power the instrumentation amplifier. Noise on the supply pins can adversely affect performance. For more information, see the PSRR performance curves in Figure 17 through Figure 20. Place a 0.1 µF capacitor as close as possible to each supply pin. As shown in Figure 73, a 10 µF tantalum capacitor can be used farther away from the part. This capacitor, which is intended to be effective at low frequencies, can usually be shared by other precision integrated circuits. Keep the traces between these integrated circuits short to minimize interaction of the trace parasitic inductance with the shared capacitor. If a single supply is used, decoupling capacitors at −VS can be omitted. VOUT AD8237 –IN Power Supplies Figure 72. Using Voltage Divider to Set Reference Voltage +VS LAYOUT Common-Mode Rejection Ratio over Frequency 10µF 0.1µF Poor layout can cause some of the common-mode signal to be converted to a differential signal before reaching the in-amp. This conversion can occur when the path to the positive input pin has a different frequency response than the path to the negative input pin. For best CMRR vs. frequency performance, closely match the impedance of each path. Place additional source resistance in the input path (for example, for input protection) close to the in-amp inputs to minimize interaction between the resistors and the parasitic capacitance from the printed circuit board (PCB) traces. +IN VOUT AD8237 FB REF R1 0.1µF R2 10µF –VS 10289-075 –IN Figure 73. Supply Decoupling, REF, and Output Referred to Local Ground Reference The output voltage of the AD8237 is developed with respect to the potential on the reference terminal. Take care to tie REF to the appropriate local ground. INPUT BIAS CURRENT RETURN PATH The input bias current of the AD8237 must have a return path to ground. When the source, such as a thermocouple, cannot provide a return current path, create one, as shown in Figure 74. Rev. 0 | Page 23 of 28 AD8237 Data Sheet CORRECT INCORRECT +VS +VS VOUT VOUT AD8237 AD8237 –VS –VS TRANSFORMER TRANSFORMER +VS +VS VOUT VOUT AD8237 AD8237 10MΩ –VS –VS THERMOCOUPLE THERMOCOUPLE +VS +VS C C VOUT AD8237 1 R fHIGH-PASS = 2πRC VOUT AD8237 C C –VS –VS CAPACITIVELY COUPLED CAPACITIVELY COUPLED Figure 74. Creating an IBIAS Path Rev. 0 | Page 24 of 28 10289-076 R Data Sheet AD8237 APPLICATIONS INFORMATION BATTERY CURRENT MONITOR PROGRAMMABLE GAIN IN-AMP The micropower current consumption, unique topology, and rail-torail input of the AD8237 make it ideal for battery-powered current sensing applications. When configured as shown in Figure 75, the AD8237 is able to obtain an accurate high-side current measurement for both charging and discharging. Depending on the nature of the load, +VS may require RC decoupling. Use Kelvin sensing methods to achieve the most accurate results. Most integrated circuit instrumentation amplifiers use a single resistor to set the gain, which is in a low impedance path. Any component placed between the gain setting pins has current flowing through it, which adds to the gain resistance. Typical CMOS switches have on resistance, RON. RON is not well controlled, is nonlinear with input voltage, and has high drift. This creates large gain errors and distortion at the output of the in-amp. This RON problem has made it difficult to build a precision programmable gain in-amp in the past. With the AD8237 topology, the switches can be placed in a high impedance sense path, eliminating the parasitic resistance effects. Figure 76 shows one way to accomplish programmable gain. Some applications may benefit from using a digital potentiometer instead of a multiplexer. VOUT = G(I × RSHUNT ) + VREF RSHUNT +VS +IN VOUT AD8237 + FB VBAT LOAD REF –IN +IN –VS AD8237 R2 470pF –IN VREF REF FB VOUT 2kΩ G=1 20kΩ G = 10 200Ω 2kΩ ADG604 Figure 75. Battery-Powered Current Sense G = 100 200Ω G = 1000 4:1 MUX 22.1Ω Figure 76. Programmable Gain with a Multiplexer Rev. 0 | Page 25 of 28 10289-078 R1 10289-077 – AD8237 Data Sheet AD8237 IN AN ECG FRONT END With this system architecture, large gains can be applied at the in-amp stage, and the requirements of the rest of the system can be greatly reduced. This also reduces noise and offset error contributions from devices after the in-amp in the signal path. The circuit in Figure 77 illustrates the core concept. Additional op amps can be added for improved performance, such as input buffering, filtering, and driven lead, if it is required by the system. Proper decoupling is not shown. Electrocardiogram (ECG) circuits must operate with a differential dc offset due to the half-cell potential of the electrodes. The tolerance for this over potential is typically ±300 mV; however, it can be a volt or more in some situations. As ECG circuits move to lower supply voltages, the half-cell potential problem becomes more difficult, strictly limiting the gain that can be applied in the first stage. The AD8237 architecture provides a unique solution to this problem. If the REF pin is left unconnected to the gain setting network, a low frequency inverting integrator can be connected from the output to the REF pin. Because the AD8237 applies gain to the integrator output, the integrator only has to swing as far as the dc offset to compensate for it, rather than the dc offset multiplied by the gain. PATIENT PROTECTION A INSTRUMENTATION AMPLIFIER G = +100 +5V B 110kΩ AD8237 ECG OUT 100kΩ FB 47nF 22nF REF +5V VMID 3.3μF 100kΩ +5V +5V VMID 100kΩ 2MΩ AD8607 Figure 77. AD8237 in ECG Rev. 0 | Page 26 of 28 AD8607 10289-079 C 1kΩ Data Sheet AD8237 OUTLINE DIMENSIONS 3.20 3.00 2.80 8 3.20 3.00 2.80 1 5 5.15 4.90 4.65 4 PIN 1 0.65 BSC 0.95 0.85 0.75 1.10 MAX 0.15 0.00 0.38 0.22 COPLANARITY 0.10 0.23 0.08 8° 0° 0.80 0.60 0.40 SEATING PLANE COMPLIANT TO JEDEC STANDARDS MO-187-AA Figure 78. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters ORDERING GUIDE Model 1 AD8237ARMZ AD8237ARMZ-R7 AD8237ARMZ-RL 1 Temperature Range −40°C to +125°C −40°C to +125°C −40°C to +125°C Package Description 8-Lead Mini Small Outline Package [MSOP], Tube 8-Lead Mini Small Outline Package [MSOP], 7-Inch Tape and Reel 8-Lead Mini Small Outline Package [MSOP], 13-Inch Tape and Reel Z = RoHS Compliant Part. Rev. 0 | Page 27 of 28 Package RM-8 RM-8 RM-8 Branding Y4H Y4H Y4H AD8237 Data Sheet NOTES ©2012 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D10289-0-8/12(0) Rev. 0 | Page 28 of 28