SC202 Datasheet

SC202
NOT RECOMMENDED FOR NEW DESIGN
3.5MHz, 500mA Step-down
Regulator with Integrated Inductor
POWER MANAGEMENT
Features




















Input Voltage — 2.9V to 5.5V
Output Voltage — 0.8V to 3.3V
Output current capability — 500mA
Internal inductor
15 programmable output voltages
High light-load efficiency via automatic PSAVE mode
Fast transient response
Temperature range — -40 to +85°C
Oscillator frequency — 3.5MHz
100% duty cycle capability
Quiescent current — 38µA typ
Shutdown current — 0.1µA typ
Internal soft-start
Over-voltage protection
Current limit and short circuit protection
Over-temperature protection
Under-voltage lockout
Floating control pin protection
MLPQ-13 — 2.5 x 3.0 x 1.0 (mm) package
Lead-free and halogen-free
WEEE and RoHS compliant
Applications







The SC202 is a high efficiency 500mA step-down regulator that includes an integrated inductor inside the
package. The input voltage range makes it ideal for
battery operated applications with space limitations. The
SC202 also includes fifteen programmable output voltage
settings that can be selected using the four control pins,
eliminating the need for external feedback resistors. The
output voltage can be fixed to a single setting or dynamically switched between different levels. Pulling all four
control pins low disables the output.
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N

Description
Point of load regulation
Smart phones and cellular phones
MP3/personal media players
Personal navigation devices
Digital cameras
Single Li-ion cell or 3 NiMH/NiCd cell devices
Devices with 3.3V or 5V internal power rails
The SC202 operates at a fixed 3.5MHz switching frequency
in normal PWM (Pulse-Width Modulation) mode. A variable frequency PSAVE (power-save) mode is used to
optimize efficiency at light loads for each output setting.
Built-in hysteresis prevents chattering between the two
modes.
The SC202 provides several protection features to safeguard the device under stressed conditions. These
include short circuit protection, over-temperature protection, under-voltage lockout, and soft-start to control
in-rush current. These features, coupled with the small
2.5 x 3.0 x 1.0 (mm) package, make the SC202 a versatile
device ideal for step-down regulation in products needing
high efficiency and a small PCB footprint.
Typical Application Circuit
VIN
2.9V to 5.5V
SC202
IN
CIN
4.7µF
SNS
VOUT
0.8V to 3.3V
OUT
CTL3
Control Logic
Lines
CTL2
CTL1
CTL0
June 30, 2010
COUT
10µF
GND
LX
NC
© 2010 Semtech Corporation
NOT RECOMMENDED FOR NEW DESIGN
Pin Configuration
SC202
Ordering Information
LX
1
13
OUT
LX
2
12
OUT
LX
3
11
OUT
SNS
4
10
GND
CTL3
5
CTL0
6
Device
Package
SC202MLTRT(1)(2)
MLPQ-13 — 2.5 x 3.0
SC202EVB
Evaluation Board
Notes:
(1) Available in tape and reel only. A reel contains 3,000 devices.
(2) Lead-free packaging only. Device is WEEE and RoHS compliant
and halogen-free.
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
TOP VIEW
9
7
IN
8
CTL1 CTL2
MLPQ-13; 2.5 x 3.0, 13 LEAD
θJA = 58°C/W
Table 1 – Output Voltage Settings
Marking Information
202
yyww
xxxx
yyww = Date Code
xxxx = Semtech Lot Number
CTL3
CTL2
CTL1
CTL0
Vout
0
0
0
0
Shutdown
0
0
0
1
0.80
0
0
1
0
1.00
0
0
1
1
1.20
0
1
0
0
1.40
0
1
0
1
1.50
0
1
1
0
1.60
0
1
1
1
1.80
1
0
0
0
1.85
1
0
0
1
1.90
1
0
1
0
2.00
1
0
1
1
2.20
1
1
0
0
2.50
1
1
0
1
2.80
1
1
1
0
3.00
1
1
1
1
3.30
NOT RECOMMENDED FOR NEW DESIGN
SC202
Absolute Maximum Ratings
Recommended Operating Conditions
IN (V). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 to +6.0
Input Voltage Range (V). . . . . . . . . . . . . . . . . . . . . +2.9 to +5.5
LX Voltage (V). . . . . . . . . . . . . . . . . . . . . . . . . . . . -1.0 to VIN + 0.5
Operating Temperature Range (°C) . . . . . . . . . . -40 to +85
Other Pins (V). . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 to VIN + 0.3
Output Short Circuit to GND. . . . . . . . . . . . . . . . . Continuous
ESD Protection Level(1) (kV) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Thermal Information
Thermal Resistance, Junction to Ambient(2) (°C/W). . . . . . 58
Junction Temperature Range (°C). . . . . . . . . . . . -40 to +150
Storage Temperature Range (°C). . . . . . . . . . . . . -65 to +150
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
Exceeding the above specifications may result in permanent damage to the device or device malfunction. Operation outside of the parameters
specified in the Electrical Characteristics section is not recommended.
NOTES:
(1) Tested according to JEDEC standard JESD22-A114-B.
(2) Calculated from package in still air, mounted to 3 x 4.5 (in), 4 layer FR4 PCB per JESD51 standards.
Electrical Characteristics
Unless otherwise specified: VIN= 3.6V, CIN= 4.7µF, COUT=10µF, VOUT=1.8V, TJ(MAX)=125°C, TA= -40 to +85 °C. Typical values are TA=+25 °C
Parameter
Output Voltage Range
Output Voltage Tolerance
Line Regulation
Load Regulation
Symbol
Condition
VOUT
VOUT_TOL
IOUT = 200mA
Min
Typ
Max
Units
0.8
3.3 (1)
V
-2.0
2.0
%
PSAVE mode
1.5
ΔVLINEREG
2.9 ≤ VIN ≤ 5.5V, IOUT = 200mA
0.3
%/V
ΔVLOADREG
200mA ≤ IOUT ≤ 500mA
-1
%/A
Output Current Capability
IOUT
500
Current Limit Threshold
ILIMIT
800
Foldback Current Limit
IFB_LIM
Under-Voltage Lockout
VUVLO
ILOAD > ILIMIT
mA
1300
150
Rising VIN
mA
2.9
Hysteresis
200
mA
V
mV
Quiescent Current
IQ
No switching, IOUT = 0mA
38
60
µA
Shutdown Current
ISD
VCTL 0-3= 0V
0.1
1.0
µA
Output Leakage Current
IOUT
Into OUT pin
0.1
1.0
µA
High Side Switch Resistance(2)
RDSON_P
IOUT= 100mA
250
Low Side Switch Resistance(3)
RDSON_N
IOUT= 100mA
350
mΩ
NOT RECOMMENDED FOR NEW DESIGN
SC202
Electrical Characteristics (continued)
Parameter
Symbol
Condition
Min
Typ
Max
Units
2.8
3.5
4.2
MHz
500
µs
Switching Frequency
fSW
Soft-Start
tSS
VOUT = 90% of final value
100
Thermal Shutdown
TOT
Rising temperature
160
°C
20
°C
Thermal Shutdown Hysteresis
THYST
Logic Inputs - CTL0, CTL1, CTL2, and CTL3
Input Low Voltage
Input High Current
Input Low Current
Notes
VIH
1.2
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
Input High Voltage
VIL
V
0.4
V
IIH
VCTL 0-3= VIN
-2.0
5.0
µA
IIL
VCTL 0-3= GND
-2.0
2.0
µA
(1) Maximum output voltage is limited to VIN if the input is less than 3.3V.
(2) Measured from IN to LX.
(3) Measured from LX to GND.
NOT RECOMMENDED FOR NEW DESIGN
SC202
Typical Characteristics
VIN = 4.0V for VOUT = 3.3V, VIN = 3.6V for all others. CIN = 4.7µF, COUT = 10µF, TA = 25°C unless otherwise noted.
Efficiency vs. VOUT (TA = -40°C)
Efficiency vs. IOUT (TA = -40°C)
VOUT = 1V, 1.8V, 2.8V, and 3.3V
100
100
90
Efficiency (%)
1.8V
60
1V
50
40
30
5.0V
85
80
75
20
70
10
0
4.2V
90
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
Efficiency (%)
70
3.6V
95
3.3V
2.8V
80
IOUT = 200mA, VIN = 3.6V, 4.2V, and 5.0V
0.1
1
10
Load Current (mA)
100
65
1000
0.5
VOUT = 1V, 1.8V, 2.8V, and 3.3V
90
3.3V
2.8V
100
2.5
3.0
1V
50
40
30
3.5
IOUT = 200mA, VIN = 3.6V, 4.2V, and 5.0V
3.6V
4.2V
90
1.8V
60
Efficiency (%)
Efficiency (%)
70
5.0V
85
80
75
20
70
10
1
0.1
10
Load Current (mA)
100
65
1000
0.5
100
VOUT = 1V, 1.8V, 2.8V, and 3.3V
100
90
70
60
50
1.5
2.0
VOUT (V)
2.5
3.0
3.5
IOUT = 200mA, VIN = 3.6V, 4.2V, and 5.0V
95
3.3V
2.8V
3.6V
4.2V
90
1.8V
Efficiency (%)
80
1.0
Efficiency vs. VOUT (TA = 85°C)
Efficiency vs. IOUT (TA = 85°C)
Efficiency (%)
2.0
VOUT (V)
95
80
0
1.5
Efficiency vs. VOUT (TA = 25°C)
Efficiency vs. IOUT (TA = 25°C)
100
1.0
1V
40
30
5.0V
85
80
75
20
70
10
0
0.1
1
10
Load Current (mA)
100
1000
65
0.5
1.0
1.5
2.0
VOUT (V)
2.5
3.0
3.5
NOT RECOMMENDED FOR NEW DESIGN
SC202
Typical Characteristics (continued)
VIN = 4.0V for VOUT = 3.3V, VIN = 3.6V for all others. CIN = 4.7µF, COUT = 10µF, TA = 25°C unless otherwise noted.
Efficiency vs. VIN (VOUT =1.8V)
Frequency vs. Temperature
VOUT = 1V, 1.8V, 2.8V, and 3.3V
3.6
91
88
-40°C
1.0V
3.3
Efficiency (%)
3.4
1.8V
85
25°C
85°C
82
3.2
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
Frequency (MHz)
3.5
IOUT = 200mA
3.3V
3.1
3
2.8V
79
76
-40
-20
0
20
40
Temperature (°C)
60
80
100
2.5
3.0
1.83
-40°C
5.0
5.5
5.0
5.5
IOUT = 200mA
1.81
1.81
25°C
VOUT (V)
Output Voltage (V)
4.5
1.82
1.82
1.80
1.80
85°C
-40°C
25°C
1.79
1.79
85°C
1.78
1.78
1.77
4.0
VIN (V)
Line Regulation (VOUT =1.8V)
Load Regulation (VOUT = 1.8V)
1.83
3.5
1.77
0
100
200
300
Load Current (mA)
400
500
2.5
3.0
3.5
4.0
VIN (V)
4.5
NOT RECOMMENDED FOR NEW DESIGN
SC202
Typical Characteristics (continued)
Light Load Switching — VOUT = 1.8V
Light Load Switching — VOUT = 1.0V
VOUT (50mV/div)
VOUT (50mV/div)
VLX (5V/div)
VLX (5V/div)
ILX (200mA/div)
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
ILX (200mA/div)
Time (400ns/div)
Light Load Switching — VOUT = 3.3V
Light Load Switching — VOUT = 2.8V
VOUT (50mV/div)
VLX (5V/div)
ILX (200mA/div)
Time (400ns/div)
VOUT (50mV/div)
VLX (5V/div)
ILX (200mA/div)
Time (400ns/div)
Heavy Load Switching — VOUT = 1.8V
Heavy Load Switching — VOUT = 1.0V
VOUT (50mV/div)
VOUT (50mV/div)
VLX (5V/div)
VLX (5V/div)
ILX (200mA/div)
ILX (200mA/div)
Time (200ns/div)
Time (400ns/div)
Time (200ns/div)
NOT RECOMMENDED FOR NEW DESIGN
SC202
Typical Characteristics (continued)
Heavy Load Switching — VOUT = 2.8V
Heavy Load Switching — VOUT = 3.3V
VOUT (50mV/div)
VOUT (50mV/div)
VLX (5V/div)
VLX (5V/div)
ILX (200mA/div)
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
ILX (200mA/div)
Time (200ns/div)
Time (200ns/div)
Light Load Soft-start
Heavy Load Soft-start
ILOAD = 500mA
ILOAD = 10mA
IIN (200mA/div)
IIN (200mA/div)
VOUT (1.0V/div)
ILX (500mA/div)
Vout (1.0V/div)
ILX (500mA/div)
Time (40μs/div)
Load Transient Response — 25 to 90mA
VOUT (50mV/div)
Time (40μs/div)
Load Transient Response — 25 to 500mA
VOUT (100mV/div)
ILX (200mA/div)
ILX (500mA/div)
ILOAD (50mA/div)
ILOAD (500mA/div)
Time (20μs/div)
Time (20μs/div)
NOT RECOMMENDED FOR NEW DESIGN
SC202
Typical Characteristics (continued)
Load Transient Response — 200 to 500mA
VID Transient Response — PWM
1.2V to 1.8V transition
VOUT (100mV/div)
VOUT (500mV/div)
ILX (500mA/div)
ILX (500mA/div)
ILOAD (500mA/div)
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
VCTL2 (2V/div)
Time (20μs/div)
Time (20μs/div)
Shutdown Transient Response
VID Transient Response — PSAVE
1.2V to 1.8V transition
VOUT (2V/div)
VOUT (500mV/div)
ILX (500mA/div)
ILX (500mA/div)
VCTL3-0 (2V/div)
VCTL2 (2V/div)
Time (20μs/div)
Time (20μs/div)
Line Transient Response — PSAVE
Line Transient Response — PWM
4.0V to 3.5V using Li-Ion battery
4.0V to 3.5V using Li-Ion battery
VOUT (50mV/div)
VOUT (50mV/div)
ILX (200mA/div)
ILX (200mA/div)
VIN (500mV/div)
VIN (500mV/div)
Time (400μs/div)
Time (400μs/div)
NOT RECOMMENDED FOR NEW DESIGN
SC202
Pin Descriptions
Pin
Pin Name
Pin Function
1, 2, 3
LX
4
SNS
Output sense pin — connect to output capacitor for proper sensing of output voltage.
5
CTL3
Control bit 3 — see Table 1, page 2, for decoding. This pin has a weak pull-down resistor (> 1MΩ) in place at
reset that is removed when CTL3 is pulled above the logic high threshold.
6
CTL0
Control bit 0 — see Table 1, page 2, for decoding. This pin has a weak pull-down resistor (> 1MΩ) in place at
reset that is removed when CTL0 is pulled above the logic high threshold.
7
CTL1
Control bit 1 — see Table 1, page 2, for decoding. This pin has a weak pull-down resistor (> 1MΩ) in place at
reset that is removed when CTL1 is pulled above the logic high threshold.
8
cTL2
9
IN
10
GND
11, 12, 13
OUT
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
Switching node sense pin — for test purposes only.
Control bit 2 — see Table 1, page 2, for decoding. This pin has a weak pull-down resistor (> 1MΩ) in place at
reset that is removed when CTL2 is pulled above the logic high threshold.
Input power supply pin — connect a bypass capacitor from this pin to GND.
Ground reference and power ground for the SC202.
Regulator output pin — connect a 10µF ceramic capacitor to this pin for proper filtering.
10
NOT RECOMMENDED FOR NEW DESIGN
SC202
Block Diagram
Plimit Amp
9 IN
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
Current Amp
OSC & Slope
Generator
Control
Logic
Error Amp
CTL2 8
CTL1 7
1µH
B OUT
PWM
Comp
500mV
Ref
CTL3 5
A LX
PSAVE
Comp
Nlimit Amp
10 GND
Voltage
Select
CTL0 6
SNS
4
A = pins 1, 2, 3
B = pins 11, 12, 13
11
NOT RECOMMENDED FOR NEW DESIGN
SC202
Applications Information
General Description
Adjustable Output Voltage Selection
If an output voltage other than one of the 15 programmable settings is needed, an external resistor divider
network can be added to the SC202 to adjust the output
voltage setting. This network scales the output based on
the resistor ratio and the programmed output setting.
The resistor values can be determined using the
equation
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
The SC202 is a synchronous step-down PWM (Pulse Width
Modulated) DC-DC regulator utilizing a 3.5MHz fixed-frequency voltage-mode architecture and an internal 1µH
inductor. The device is designed to operate in fixed-frequency PWM mode and enter PSAVE (power save) mode
utilizing pulse frequency modulation under light load
conditions to maximize efficiency. Two capacitors are the
only external components required — one for input
decoupling and one for output filtering. The output
voltage is programmable, eliminating the need for external programming resistors. Loop compensation is also
internal, eliminating the need for external components to
control stability.
ment for systems that reduce the supply voltage when
entering sleep states. Note that applying all zeros to the
CTL pins when changing the output voltage will temporarily disable the device, so it is important to avoid this
combination when dynamically changing levels.
Programmable Output Voltage
The SC202 has 15 fixed output voltage levels which can be
individually selected by programming the CTL control
pins (CTL3-0 — see Table 1 on page 2 for settings). The
device is disabled whenever all four CTL pins are pulled
low and enabled whenever at least one of the CTL pins is
pulled high. This configuration eliminates the need for a
dedicated enable pin. Each CTL pin is internally pulled
down via 1MΩ if VIN is below 1.5V or if the voltage on the
control pin is below the input high voltage. This ensures
that the output is disabled when power is applied if there
are no inputs to the CTL pins. Each weak pull-down is disabled whenever its pin is pulled high and remains disabled
until all CTL pins are pulled low.
The output voltage can be set using different approaches.
If a static output voltage is required, the CTL pins can be
tied to either IN or GND to set the desired voltage whenever power is applied at IN. If enable control is required,
each CTL pin can be tied to either GND or to a microprocessor I/O line to create the desired control code whenever
the control signal is forced high. This approach is equivalent to using the CTL pins collectively as a single enable
pin. A third option is to connect each of the four CTL pins
to individual microprocessor I/O lines. Any of the 15
output voltages can be programmed using this approach.
If only two output voltages are needed, the CTL pins can
be combined in a way that will reduce the number of I/O
lines to 1, 2, or 3, depending on the control code for each
desired voltage. Other CTL pins could be hard-wired to
GND or IN. This option allows dynamic voltage adjust-
VOUT
ª R RFB 2 º
VSET u « FB1
» ISNS u RFB1
¬ RFB2
¼
where VOUT is the desired output voltage, VSET is the voltage
setting selected by the CTL pins, R FB1 is the resistor
between the output capacitor and the SNS pin, RFB2 is the
resistor between the SNS pin and ground, and ISNS is the
leakage current into the SNS pin during normal operation. The current into the SNS pin is typically 1µA, so the
last term of the equation can be neglected if the current
through RFB2 is much larger than 1µA. Selecting a resistor
value of 10kΩ or lower will simplify the design. If ISNS is
neglected and RFB2 is fixed, RFB1 can be determined using
the equation
RFB1
RFB2 u
VOUT VSET
VSET
Inserting resistance in the feedback loop will adversely
affect the system’s transient performance if feed-forward
capacitance is not included in the circuit. The circuit in
Figure 1 illustrates how the resistor divider and feedforward capacitor can be added to the SC202 schematic.
The value of feed-forward capacitance needed can be
determined using the equation
CFF
4 u 10 6 u
VSET VOUT 0.5 RFB1 VOUT VSET VSET 0.5 2
12
NOT RECOMMENDED FOR NEW DESIGN
SC202
Applications Information (continued)
SC202
VIN
IN
VOUT
OUT
CIN
COUT
CFF
CTL3
CTL2
Enable
SNS
CTL1
CTL0
RFB1
RFB2
LX pin. The duty cycle (percentage of time PMOS is
active) increases as VIN decreases to maintain output
voltage regulation. As the input voltage approaches the
programmed output voltage, the duty cycle approaches
100% (PMOS always on) and the device enters a passthrough mode until the input voltage increases or the
load decreases enough to allow PWM switching to
resume.
GND
Power Save Mode Operation
To simplify the design, it is recommended to program the
output setting to 1.0V, use resistor values smaller than
10kΩ, and include a feed-forward capacitance calculated
with the previous equation. If the output voltage is set to
1.0V, the previous equation reduces to
CFF
8 u 10 6 u
VOUT 0.52
RFB1 VOUT 1
Example:
An output voltage of 1.3V is desired, but this is not a programmable option. What external component values for
Figure 1 are needed?
Solution: To keep the circuit simple, set RFB2 to 10kΩ so
current into the SNS pin can be neglected and set the
CTL3-0 pins to 0010 (1.0V setting). The necessary component values for this situation are
RFB1
CFF
RFB 2 u
VOUT VSET
VSET
8 u 10 6 u
When the load current decreases below the PSAVE
threshold, PWM switching stops and the device automatically enters PSAVE mode. This threshold varies
depending on the input voltage and output voltage
setting, optimizing efficiency for all possible load currents
in PWM or PSAVE mode. While in PSAVE mode, output
voltage regulation is controlled by a series of switching
bursts. During a burst, the inductor current is limited to a
peak value which controls the on-time of the PMOS
switch. After reaching this peak, the PMOS switch is disabled and the inductor current decreases to near 0mA.
Switching bursts continue until the output voltage climbs
to VOUT +2.5% or until the PSAVE current limit is reached.
Switching is then stopped to eliminate switching losses,
enhancing overall efficiency. Switching resumes when
the output voltage reaches the lower threshold of VOUT
and continues until the upper threshold again is reached.
Note that the output voltage is regulated hysteretically
while in PSAVE mode between VOUT and VOUT + 2.5%. The
period and duty cycle while in PSAVE mode are solely
determined by VIN and VOUT until PWM mode resumes. This
can result in the switching frequency being much lower
than the PWM mode frequency.
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
Figure 1 – Application Circuit with External Resistors
3k:
VOUT 0.52
RFB1 VOUT 1
5.69nF
PWM Operation
Normal PWM operation occurs when the output load
current exceeds the PSAVE threshold. In this mode, the
PMOS high side switch is activated with the duty cycle
required to produce the output voltage programmed by
the CTL pins. An internal synchronous NMOS rectifier
eliminates the need for an external Schottky diode on the
If the output load current increases enough to cause VOUT
to decrease below the PSAVE exit threshold (VOUT -2%),
the device automatically exits PSAVE and operates in
continuous PWM mode. Note that the PSAVE high and
low threshold levels are both set at or above VOUT to minimize undershoot when the SC202 exits PSAVE. Figure 2
illustrates the transitions from PWM mode to PSAVE
mode and back to PWM mode.
13
NOT RECOMMENDED FOR NEW DESIGN
SC202
Applications Information (continued)
Load
Demand
(IOUT)
VOUT +2.5%
Over-Voltage Protection
Over-voltage protection ensures the output voltage does
not rise to a level that could damage its load. When VOUT
exceeds the regulation voltage by 15%, the PWM drive is
disabled. Switching does not resume until VOUT has fallen
below the regulation voltage by 2%.
OFF
VOUT
VOUT -2%
BURST
VLX
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
PWM Mode at
Medium/High
Load
PSAVE
EXIT
PSAVE Mode at
Light Load
Time
PWM Mode at
Medium/High
Load
Figure 2 — Transitions Between PWM and PSAVE Modes
Protection Features
The SC202 provides the following protection features:
•
•
•
•
•
Current Limit
The SC202 switching stage is protected by a current limit
function. If the output load exceeds the PMOS current
limit for 32 consecutive switching cycles, the device enters
fold-back current limit mode and the output current is
limited to approximately 150mA. Under these conditions,
the output voltage will be the product of IFB-LIM and the load
resistance. The load must fall below IFB-LIM for the device to
exit fold-back current limit mode. This function makes the
device capable of sustaining an indefinite short circuit on
its output under fault conditions.
Soft-Start Operation
Over-Voltage Protection
Current Limit
Thermal Shutdown
Under-Voltage Lockout
Soft-Start
The soft-start sequence is activated after a transition from
an all zeros CTL code to a non-zero CTL code enables the
device. At start-up, the PMOS current limit is stepped
through four levels: 25%, 40%, 60%, and 100%. Each step
is maintained for 60μs following an internal reference start
up of 20μs, resulting in a total nominal start-up period of
260μs. If VOUT reaches 90% of the target within the first 2
steps, the device continues in PSAVE mode at the end of
soft-start; otherwise, it goes into PWM mode. Note the
VOUT ripple in PSAVE mode can be larger than the ripple in
PWM mode.
Thermal Shutdown
The SC202 has a thermal shutdown feature to protect the
device if the junction temperature exceeds 160°C. During
thermal shutdown, the PMOS and NMOS switches are
both disabled, tri-stating the LX output. When the junction temperature drops by the hysteresis value (20°C), the
device goes through the soft-start process and resumes
normal operation.
Under-Voltage Lockout
UVLO (Under-Voltage Lockout) activates when the supply
voltage drops below the falling UVLO threshold. This prevents the device from entering an ambiguous state in
which regulation cannot be maintained. Hysteresis of
approximately 200mV is included to prevent chattering
near the threshold.
14
NOT RECOMMENDED FOR NEW DESIGN
SC202
Applications Information (continued)
COUT Selection
The internal voltage loop compensation in the SC202
limits the minimum output capacitor value to 10μF. This
is due to its influence on the the loop crossover frequency,
phase margin, and gain margin. Increasing the output
capacitor above this minimum value will reduce the crossover frequency and provide greater phase margin.
In addition to ensuring stability, the output capacitor
serves other important functions. This capacitor determines the output voltage ripple — as capacitance
increases, ripple voltage decreases. It also supplies current
during a large load step for a few switching cycles until
the control loop responds (typically 3 switching cycles).
Once the loop responds, regulation is restored and the
desired output is reached. During the period prior to PWM
operation resuming, the relationship between output
voltage and output capacitance can be approximated
using the equation
COUT
3 u 'ILOAD
VDROOP u f
This equation can be used to approximate the minimum
output capacitance needed to ensure voltage does not
droop below an acceptable level. For example, a load step
from 50mA to 400mA requiring droop less than 50mV
would require the minimum output capacitance to be
COUT
Table 2 lists the manufacturers of recommended output
capacitor options.
Table 2 — Recommended Output Capacitors
Value
(μF)
Type
Rated
Voltage
(VDC)
Dimensions
LxWxH (mm)
Case Size
Murata
GRM188R60J106ME47D
10±20%
X5R
6.3
1.6x0.8x0.8
0603
Murata
GRM21BR60J106K
10±10%
X5R
6.3
2.0x1.25x1.25
0805
Taiyo Yuden
JMK107BJ106MA-T
10±20%
X5R
6.3
1.6x0.8x0.8
0603
TDK
C1608X5R0J106MT
10±20%
X5R
6.3
1.6x0.8x0.8
0603
Manufacturer
Part Nunber
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
Capacitors with X7R or X5R ceramic dielectric are recommended for their low ESR and superior temperature and
voltage characteristics. Y5V capacitors should not be used
as their temperature coefficients make them unsuitable
for this application.
value exceeds the necessary capacitance value at the programmed output voltage. Check the manufacturer’s
capacitance vs. DC voltage graphs when selecting an
output capacitor to ensure the capacitance will be
adequate.
3 u 0 .4
0.05 u 3.5 u 10 6
6.0PF
In this example, using a standard 10µF capacitor would be
adequate to keep voltage droop less than the desired
limit. Note that if the voltage droop limit were decreased
from 50mV to 25mV, the output capacitance would need
to be increased to at least 12µF (twice as much capacitance for half the droop). Capacitance will decrease from
the nominal value when a ceramic capacitor is biased with
a DC current, so it is important to select a capacitor whose
CIN Selection
The SC202 input source current will appear as a DC supply
current with a triangular ripple imposed on it. To prevent
large input voltage ripple, a low ESR ceramic capacitor is
required. A minimum value of 4.7μF should be used. It is
important to consider the DC voltage coefficient characteristics when determining the actual required value. For
example, a 10μF, 6.3V, X5R ceramic capacitor with 5V DC
applied may exhibit a capacitance as low as 4.5μF. The
value of required input capacitance is estimated by determining the acceptable input ripple voltage and calculating
the minimum value required for CIN using the equation
CIN
VOUT § VOUT ·
¨1 ¸
VIN ¨©
VIN ¸¹
§ 'V
·
¨¨
ESR ¸¸f
© IOUT
¹
The input voltage ripple is at maximum level when the
input voltage is twice the output voltage (50% duty cycle
scenario).
15
NOT RECOMMENDED FOR NEW DESIGN
SC202
Applications Information (continued)
The input capacitor provides a low impedance loop for
the edges of pulsed current drawn by the PMOS switch.
Low ESR/ESL X5R ceramic capacitors are recommended
for this function. To minimize stray inductance, the capacitor should be placed as closely as possible to the IN and
GND pins. Table 3 lists recommended input capacitor
options from different manufacturers.
Table 3 — Recommended Input Capacitors
Murata
GRM188R60J475K
Murata
GRM188R60J106K
Taiyo Yuden
JMK107BJ475KA
TDK
C1608X5R0J475KT
Value
(μF)
Type
Rated
Voltage
(VDC)
Dimensions
LxWxH (mm)
Case Size
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
Manufacturer
Part Nunber
3. Use a ground plane referenced to the GND pin. Use
several vias to connect to the component side ground
to further reduce noise and interference on sensitive
circuit nodes.
4. Route the output voltage feedback/sense trace
(connected to the SNS pin) away from the LX node
as shown in Figure 3 to minimize noise and magnetic
interference.
5. Minimize the resistance from the OUT and GND pins
to the load. This will reduce errors in DC regulation
due to voltage drops in the traces.
6. The two smaller exposed pads on this package should
not be connected to any traces. The area beneath
these two pads must be kept clear so that they do
not make electrical contact with any traces, including
ground.
4.7±10%
X5R
6.3
1.6x0.8x0.8
0603
10±10%
X5R
6.3
1.6x0.8x0.8
0603
4.7±10%
X5R
6.3
1.6x0.8x0.8
0603
4.7±10%
X5R
6.3
1.6x0.8x0.8
0603
CTL2
These pads should not
be electrically
connected to the PCB.
CTL1
IN
PCB Layout Considerations
The layout diagram in Figure 3 shows a recommended
PCB top-layer for the SC202 and supporting components.
Specified layout rules must be followed since the layout is
critical for achieving the performance specified in the
Electrical Characteristics table. Poor layout can degrade
the performance of the DC-DC converter and can contribute to EMI problems, ground bounce, and resistive voltage
losses. Poor regulation and instability can also result.
The following guidelines are recommended for designing
a PCB layout:
1. CIN should be placed as close to the IN and GND pins
as possible. This capacitor provides a low impedance
loop for the pulsed currents present at the buck
converter’s input. Use short wide traces to minimize
trace impedance. This will also minimize EMI and
input voltage ripple by localizing the high frequency
current pulses.
2. COUT should be connected as closely as possible to the
OUT pin.
CTL0
CIN
CTL3
GND
SNS
3.5mm
SC202
LX
(no
connection
needed)
COUT
OUT
3.8mm
Figure 3 — Recommended PCB Layout
16
NOT RECOMMENDED FOR NEW DESIGN
SC202
Outline Drawing — MLPQ-13
A
D
B
DIMENSIONS
MILLIMETERS
MIN NOM MAX
DIM
PIN 1
INDICATOR
(LASER MARK)
0.80
1.00
0.00
0.05
(0.20)
0.15 0.20 0.25
2.40 2.50 2.60
0.60 0.70 0.75
2.90 3.00 3.10
1.17 1.27 1.32
0.40 BSC
0.40 0.45 0.50
13
0.08
0.10
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
E
A
A1
A2
b
D
D1
E
E1
e
L
N
aaa
bbb
A
aaa C
C
A2
A1
SEATING
PLANE
e
SEE DETAIL A
bbb
0.238
bxN
C A B
0.800
E1
E/2
1
N
CL
D1
2X
0.25
C
L
0.684
0.363
2X 0.110
0.265
0.30 x 45°
CHAMFER
NOTES:
C
L
1.30
2
8X 0.025
Lx7
0.355
e
0.312
0.157
0.95
D/2
1.
CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES).
2.
COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.
2X 0.200
CL
DETAIL A
SCALE: 4/1
17
NOT RECOMMENDED FOR NEW DESIGN
SC202
Land Pattern — MLPQ-13
1.55
Z
CL
K
2X
0.55
1.30
H
DIMENSIONS
.250
0.265
(P)
C
L
(3.10)
0.355
P
DIM
G
H
K
P
P1
X
Y
Z
P1
MILLIMETERS
1.50
1.27
0.75
0.40
0.80
0.20
0.80
3.10
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
Y
X
0.238
0.312
(P)
8X 0.025
0.157
G
0.684
2X 0.110
0.363
2X 0.200
SMALL EXPOSED PADS LOCATION
NOTES:
1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES).
2. THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY.
CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR
COMPANY'S MANUFACTURING GUIDELINES ARE MET.
3. LAND PATTERNS ( SOLDER PADS) NOT REQUIRED FOR SMALLER EXPOSED PADS.
4. DO NOT PLACE EXPOSED TRACES OR VIAS UNDER SMALLER EXPOSED PADS.
18
NOT RECOMMENDED FOR NEW DESIGN
SC202
© Semtech 2010
All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright
owner. The information presented in this document does not form part of any quotation or contract, is believed to be
accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or
intellectual property rights. Semtech assumes no responsibility or liability whatsoever for any failure or unexpected
operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation
outside the specified range.
N
O
FO T R
R EC
N O
EW M
M
D EN
ES D
IG ED
N
SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFESUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS
IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER’S OWN RISK. Should a customer
purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold
Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages
and attorney fees which could arise.
Notice: All referenced brands, product names, service names and trademarks are the property of their respective
owners.
Contact Information
Semtech Corporation
Power Management Products Division
200 Flynn Road, Camarillo, CA 93012
Phone: (805) 498-2111 Fax: (805) 498-3804
www.semtech.com
19