REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 BeagleBoard-xM Rev A2 System Reference Manual Revision 0.1 July 7, 2010 Page 1 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 THIS DOCUMENT This work is licensed under the Creative Commons Attribution-Share Alike 3.0 Unported License. To view a copy of this license, visit http://creativecommons.org/licenses/bysa/3.0/ or send a letter to Creative Commons, 171 Second Street, Suite 300, San Francisco, California, 94105, USA. All derivative works are to be attributed to Gerald Coley of BeagleBoard.org. For more information, see http://creativecommons.org/license/resultsone?license_code=by-sa For any questions, concerns, or issues submit them to [email protected] BEAGLEBOARD DESIGN These design materials referred to in this document are *NOT SUPPORTED* and DO NOT constitute a reference design. Only “community” support is allowed via resources at BeagleBoard.org/discuss. THERE IS NO WARRANTY FOR THE DESIGN MATERIALS, TO THE EXTENT PERMITTED BY APPLICABLE LAW. EXCEPT WHEN OTHERWISE STATED IN WRITING THE COPYRIGHT HOLDERS AND/OR OTHER PARTIES PROVIDE THE DESIGN MATERIALS “AS IS” WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESSED OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. THE ENTIRE RISK AS TO THE QUALITY AND PERFORMANCE OF THE DESIGN MATERIALS IS WITH YOU. SHOULD THE DESIGN MATERIALS PROVE DEFECTIVE, YOU ASSUME THE COST OF ALL NECESSARY SERVICING, REPAIR OR CORRECTION. We mean it; these design materials may be totally unsuitable for any purposes. Page 2 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 BeagleBoard.org provides the enclosed product(s) under the following conditions: This evaluation board/kit is intended for use for ENGINEERING DEVELOPMENT, DEMONSTRATION, OR EVALUATION PURPOSES ONLY and is not considered by BeagleBoard.org to be a finished end-product fit for general consumer use. Persons handling the product(s) must have electronics training and observe good engineering practice standards. As such, the goods being provided are not intended to be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety and environmental measures typically found in end products that incorporate such semiconductor components or circuit boards. This evaluation board/kit does not fall within the scope of the European Union directives regarding electromagnetic compatibility, restricted substances (RoHS), recycling (WEEE), FCC, CE or UL, and therefore may not meet the technical requirements of these directives or other related directives. Should this evaluation board/kit not meet the specifications indicated in the User’s Guide, the board/kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE. The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies BeagleBoard.org from all claims arising from the handling or use of the goods. Due to the open construction of the product, it is the user’s responsibility to take any and all appropriate precautions with regard to electrostatic discharge. EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES. BeagleBoard.org currently deals with a variety of customers for products, and therefore our arrangement with the user is not exclusive. BeagleBoard.org assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Please read the User’s Guide and, specifically, the Warnings and Restrictions notice in the User’s Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For additional information on BeagleBoard.org environmental and/or safety programs, please contact visit BeagleBoard.org. No license is granted under any patent right or other intellectual property right of BeagleBoard.org covering or relating to any machine, process, or combination in which such BeagleBoard.org products or services might be or are used. Mailing Address: BeagleBoard.org 675 North Glenville #195 Richardson, TX 75081 Page 3 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 WARRANTY: The BeagleBoard is warranted against defects in materials and workmanship for a period of 90 days from purchase. This warranty does not cover any problems occurring as a result of improper use, modifications, exposure to water, excessive voltages, abuse, or accidents. All boards will be returned via standard mail if an issue is found. If no issue is found or express return is needed, the customer will pay all shipping costs. Before returning the board, please visit BeagleBoard.org/support Please refer to sections 12 and 13 of this document for the board checkout procedures and troubleshooting guides. To return a defective board, please request an RMA at http://beagleboard.org/support/rma . Page 4 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Table of Contents FIGURES .......................................................................................................................................................9 TABLES .......................................................................................................................................................11 1.0 INTRODUCTION.........................................................................................................................13 2.0 CHANGE HISTORY....................................................................................................................15 2.1 CHANGE HISTORY .......................................................................................................................15 2.2 REVISION C4 VS. –XM REVISION A2...........................................................................................15 2.2.1 Hardware Changes................................................................................................................15 2.2.2 Software Changes..................................................................................................................16 3.0 3.1 4.0 4.1 5.0 5.1 5.2 5.3 5.4 5.5 5.6 5.7 5.8 5.9 5.10 5.11 5.12 5.13 5.14 5.15 5.16 5.17 5.18 5.19 5.20 5.21 5.22 5.23 5.24 6.0 6.1 6.2 6.3 7.0 7.1 7.2 DEFINITIONS AND REFERENCES.........................................................................................17 DEFINITIONS ...............................................................................................................................17 BEAGLEBOARD OVERVIEW ..................................................................................................17 BEAGLEBOARD VERSIONS ..........................................................................................................17 BEAGLEBOARD SPECIFICATION .........................................................................................19 BEAGLEBOARD FEATURES..........................................................................................................19 PROCESSOR .................................................................................................................................20 MEMORY.....................................................................................................................................20 POWER MANAGEMENT................................................................................................................20 HS USB 2.0 OTG PORT ..............................................................................................................21 HS USB 2.0 HOST PORT .............................................................................................................21 STEREO AUDIO OUTPUT CONNECTOR .........................................................................................22 STEREO AUDIO IN CONNECTOR ..................................................................................................22 S-VIDEO CONNECTOR .................................................................................................................22 DVI-D CONNECTOR....................................................................................................................22 LCD HEADER .............................................................................................................................22 MICROSD CONNECTOR ...............................................................................................................23 RESET BUTTON ...........................................................................................................................23 USER BUTTON .............................................................................................................................23 INDICATORS ................................................................................................................................23 POWER CONNECTOR ...................................................................................................................23 JTAG CONNECTOR .....................................................................................................................24 RS232 DB9 CONNECTOR ............................................................................................................24 MAIN EXPANSION HEADER .........................................................................................................24 CAMERA CONNECTOR .................................................................................................................24 MMC3 EXPANSION HEADER ......................................................................................................24 MCBSP EXPANSION HEADER .....................................................................................................25 BEAGLEBOARD MECHANICAL SPECIFICATIONS ..........................................................................25 ELECTRICAL SPECIFICATIONS .....................................................................................................26 PRODUCT CONTENTS..............................................................................................................28 BEAGLEBOARD IN THE BOX .......................................................................................................28 SOFTWARE ON THE BEAGLEBOARD ............................................................................................29 REPAIRS ......................................................................................................................................29 BEAGLEBOARD HOOKUP.......................................................................................................30 CONNECTING USB OTG.............................................................................................................30 CONNECTING USB HOST ............................................................................................................31 Page 5 of 164 REF: BB_SRM_xM 7.3 7.4 7.5 7.6 7.7 7.8 7.9 7.10 7.11 7.12 7.13 8.0 BeagleBoard-xM System Reference Manual Revision A2 CONNECTING DC POWER ............................................................................................................32 CONNECTING JTAG....................................................................................................................33 CONNECTING SERIAL CABLE ......................................................................................................34 CONNECTING S-VIDEO................................................................................................................35 CONNECTING DVI-D CABLE.......................................................................................................36 CONNECTING STEREO OUT CABLE..............................................................................................37 CONNECTING STEREO IN CABLE .................................................................................................38 INDICATOR LOCATIONS...............................................................................................................39 BUTTON LOCATIONS ...................................................................................................................40 MICROSD CONNECTION ..............................................................................................................41 LCD CONNECTION ......................................................................................................................42 BEAGLEBOARD SYSTEM ARCHITECTURE AND DESIGN .............................................43 8.1 SYSTEM BLOCK DIAGRAM ..........................................................................................................43 8.2 OVER VOLTAGE PROTECTION .....................................................................................................45 8.2.1 Detection ...............................................................................................................................46 8.2.2 Indication ..............................................................................................................................46 8.2.3 Shutdown ...............................................................................................................................46 8.3 POWER CONDITIONING ...............................................................................................................47 8.3.1 USB DC Source .....................................................................................................................48 8.3.2 Wall Supply Source ...............................................................................................................48 8.3.3 DC Source Control................................................................................................................48 8.3.4 AUX 3.3V Supply...................................................................................................................49 8.4 METER CURRENT MEASUREMENT ..............................................................................................50 8.5 PROCESSOR CURRENT MEASUREMENT .......................................................................................50 8.6 VBAT POWER CONDITIONING ....................................................................................................52 8.7 TPS65950 RESET AND POWER MANAGEMENT ...........................................................................53 8.7.1 Main Core Voltages...............................................................................................................53 8.7.2 Main DC Input.......................................................................................................................53 8.7.3 Processor I2C Control ..........................................................................................................53 8.7.4 VIO_1V8................................................................................................................................53 8.7.5 Main Core Voltages Smart Reflex .........................................................................................56 8.7.6 VOCORE_1V3.......................................................................................................................56 8.7.7 VDD2.....................................................................................................................................56 8.8 PERIPHERAL VOLTAGES ..............................................................................................................57 8.8.1 VDD_PLL2............................................................................................................................57 8.8.2 VDD_PLL1............................................................................................................................58 8.8.3 VDAC_1V8 ............................................................................................................................58 8.8.4 VDD_SIM ..............................................................................................................................59 8.8.5 VMMC2 .................................................................................................................................59 8.8.6 VDD_VMMC1 .......................................................................................................................59 8.8.7 CAM_2V8 ..............................................................................................................................59 8.8.8 CAM_1V8 ..............................................................................................................................59 8.8.9 USB_1V8 ...............................................................................................................................59 8.8.10 EXP_VDD.........................................................................................................................60 8.9 OTHER SIGNALS ..........................................................................................................................60 8.9.1 Boot Configuration................................................................................................................60 8.9.2 RTC Backup Battery..............................................................................................................60 8.9.3 Power Sequencing .................................................................................................................61 8.9.4 Reset Signals .........................................................................................................................62 8.9.5 mSecure Signal......................................................................................................................63 8.10 PROCESSOR .................................................................................................................................64 8.10.1 Overview...........................................................................................................................64 8.10.2 SDRAM Bus ......................................................................................................................65 8.10.3 GPMC Bus........................................................................................................................65 Page 6 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 8.10.4 DSS Bus ............................................................................................................................66 8.10.5 McBSP2 ............................................................................................................................66 8.10.6 McBSP1 ............................................................................................................................66 8.10.7 McBSP3 ............................................................................................................................67 8.10.8 Pin Muxing .......................................................................................................................67 8.10.9 GPIO Mapping .................................................................................................................69 8.10.10 Interrupt Mapping ............................................................................................................69 8.11 POP MEMORY DEVICE ...............................................................................................................70 8.12 SYSTEM CLOCKS .........................................................................................................................70 8.12.1 32KHz Clock.....................................................................................................................71 8.12.2 26MHz Clock ....................................................................................................................71 8.12.3 McBSP_CLKS...................................................................................................................72 8.13 USB OTG PORT..........................................................................................................................72 8.13.1 USB OTG Overview..........................................................................................................72 8.13.2 USB OTG Design..............................................................................................................73 8.13.3 OTG ULPI Interface .........................................................................................................73 8.13.4 OTG Charge Pump ...........................................................................................................74 8.13.5 OTG USB Connector ........................................................................................................75 8.13.6 OTG USB Protection ........................................................................................................75 8.14 ONBOARD USB HUB..................................................................................................................75 8.14.1 Power................................................................................................................................76 8.14.2 HS USB PHY ....................................................................................................................77 8.14.3 USB HUB..........................................................................................................................79 8.14.4 USB Port Connectors .......................................................................................................81 8.14.5 Ethernet ............................................................................................................................82 8.15 MICROSD ....................................................................................................................................83 8.15.1 microSD Power.................................................................................................................83 8.15.2 Processor Interface...........................................................................................................83 8.15.3 Card Detect ......................................................................................................................84 8.15.4 Booting From SD/MMC Cards.........................................................................................84 8.16 AUDIO INTERFACE ......................................................................................................................85 8.16.1 Processor Audio Interface ................................................................................................85 8.16.2 TPS65950 Audio Interface................................................................................................86 8.16.3 Audio Output Jack ............................................................................................................86 8.16.4 Audio Input Jack...............................................................................................................86 8.17 DVI-D INTERFACE ......................................................................................................................87 8.17.1 Processor LCD Interface..................................................................................................88 8.17.2 LCD Power .......................................................................................................................89 8.17.3 TFP410 Power..................................................................................................................89 8.17.4 TFP410 Framer................................................................................................................89 8.17.5 TFP410 Control Pins........................................................................................................90 8.17.6 DVI-D Connector .............................................................................................................91 8.18 LCD EXPANSION HEADERS ........................................................................................................93 8.19 S-VIDEO......................................................................................................................................95 8.20 CAMERA PORT ............................................................................................................................96 8.20.1 Camera Power..................................................................................................................97 8.20.2 Camera I2C Port ..............................................................................................................97 8.20.3 Processor Camera Port Interface.....................................................................................97 8.20.4 Camera Modules.............................................................................................................100 8.21 RS232 PORT .............................................................................................................................101 8.21.1 Processor Interface.........................................................................................................101 8.21.2 Level Translator .............................................................................................................101 8.21.3 RS232 Transceiver..........................................................................................................102 8.21.4 Connector .......................................................................................................................102 8.22 INDICATORS ..............................................................................................................................102 Page 7 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 8.22.1 Power Indicator..............................................................................................................103 8.22.2 PMU Status Indicator.....................................................................................................103 8.22.3 User Indicators ...............................................................................................................104 8.22.4 HUB Power Indicator.....................................................................................................104 8.22.5 Overvoltage Indicators ...................................................................................................104 8.23 JTAG........................................................................................................................................105 8.23.1 Processor Interface.........................................................................................................105 8.23.2 JTAG Connector .............................................................................................................106 8.24 MAIN EXPANSION HEADER .......................................................................................................106 8.24.1 Processor Interface.........................................................................................................106 8.24.2 Expansion Signals...........................................................................................................108 8.24.3 Power..............................................................................................................................109 8.24.4 Reset ...............................................................................................................................109 8.24.5 Power Control ................................................................................................................109 8.25 LCD EXPANSION HEADER ........................................................................................................110 8.26 AUXILIARY EXPANSION HEADER ..............................................................................................111 8.26.1 MCBSP5 Signals.............................................................................................................111 8.26.2 MMC3 Signals ................................................................................................................112 8.26.3 ETK Signals ....................................................................................................................112 8.26.4 HSUSB1 Signals .............................................................................................................113 8.26.5 Alternate Clock ...............................................................................................................113 8.26.6 HDQ 1-Wire ...................................................................................................................113 8.26.7 ADC ................................................................................................................................113 8.26.8 GPIO Signals..................................................................................................................114 8.26.9 DMAREQ........................................................................................................................114 8.27 AUDIO EXPANSION HEADER .....................................................................................................114 9.0 CONNECTOR PINOUTS AND CABLES ...............................................................................115 9.1 9.2 9.3 9.4 9.5 9.5.1 9.5.2 9.5.3 9.5.4 9.5.5 9.5.6 9.6 9.7 9.8 9.9 9.9.1 9.9.2 10.0 10.1 10.2 10.3 10.4 10.5 10.6 11.0 POWER CONNECTOR .................................................................................................................115 USB OTG.................................................................................................................................116 S-VIDEO....................................................................................................................................117 DVI-D ......................................................................................................................................118 LCD..........................................................................................................................................120 Connector Pinout ................................................................................................................120 Camera ................................................................................................................................122 Audio McBSP2 Port ............................................................................................................124 Auxiliary Access Header .....................................................................................................125 LCD and Expansion Measurements ....................................................................................126 Mounting Scenarios.............................................................................................................127 AUDIO CONNECTIONS ...............................................................................................................128 AUDIO OUT ...............................................................................................................................129 JTAG........................................................................................................................................130 BATTERY INSTALLATION ..........................................................................................................132 Battery .................................................................................................................................132 Battery Installation..............................................................................................................132 BEAGLEBOARD ACCESSORIES ..........................................................................................134 DC POWER SUPPLY ...................................................................................................................135 DVI CABLES .............................................................................................................................136 DVI-D MONITORS ....................................................................................................................136 MICROSD CARDS ......................................................................................................................137 USB TO WIFI ............................................................................................................................137 USB TO BLUETOOTH ................................................................................................................138 MECHANICAL INFORMATION............................................................................................140 Page 8 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 11.1 BEAGLEBOARD DIMENSIONS ....................................................................................................140 11.2 BEAGLEBOARD EXPANSION CARD DESIGN INFORMATION .......................................................141 11.2.1 Mounting Method ...........................................................................................................141 11.2.2 Expansion EEPROM ......................................................................................................143 12.0 BOARD VERIFICATION TEST POINTS ..............................................................................144 12.1.1 Signal Access Points.......................................................................................................146 12.2 TROUBLESHOOTING GUIDE .......................................................................................................147 13.0 KNOWN ISSUES........................................................................................................................148 14.0 PCB COMPONENT LOCATIONS ..........................................................................................149 15.0 SCHEMATICS............................................................................................................................151 16.0 BILLS OF MATERIAL .............................................................................................................163 17.0 PCB INFORMATION................................................................................................................164 Figures Figure 1. Figure 2. Figure 3. Figure 4. Figure 5. Figure 6. Figure 7. Figure 8. Figure 9. Figure 10. Figure 11. Figure 12. Figure 13. Figure 14. Figure 15. Figure 16. Figure 17. Figure 18. Figure 19. Figure 20. Figure 21. Figure 22. Figure 23. Figure 24. Figure 25. Figure 26. Figure 27. Figure 28. Figure 29. BeagleBoards C4 and -xM............................................................................ 18 USB Y-Cable ................................................................................................ 21 The -xM Rev A Box ..................................................................................... 28 -xM Rev A Box Contents ............................................................................. 29 USB OTG Connection .................................................................................. 30 USB Host Connection................................................................................... 31 DC Power Connection .................................................................................. 32 BeagleBoard JTAG Connection ................................................................... 33 BeagleBoard Serial Cable Connection.......................................................... 34 BeagleBoard S-Video Connection............................................................ 35 BeagleBoard DVI-D Connection.............................................................. 36 BeagleBoard Audio Out Cable Connection.............................................. 37 BeagleBoard Audio In Cable Connection................................................. 38 BeagleBoard Indicator Locations ............................................................. 39 BeagleBoard Button Location................................................................... 40 BeagleBoard microSD Card Location ...................................................... 41 BeagleBoard LCD Header Location......................................................... 42 BeagleBoard-xM High Level Block Diagram .......................................... 43 BeagleBoard Major Components.............................................................. 44 Overvoltage Protection ............................................................................. 45 Input Power Section.................................................................................. 47 AUX 3.3 Power Section............................................................................ 50 Processor Current Measurement ............................................................... 51 VBAT Power Conditioning ...................................................................... 52 Main Power Rails...................................................................................... 55 Peripheral Voltages................................................................................... 58 Power Sequencing..................................................................................... 61 Reset Circuitry .......................................................................................... 62 AM37x Block Diagram............................................................................. 64 Page 9 of 164 REF: BB_SRM_xM Figure 30. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41. Figure 42. Figure 43. Figure 44. Figure 45. Figure 46. Figure 47. Figure 48. Figure 49. Figure 50. Figure 51. Figure 52. Figure 53. Figure 54. Figure 55. Figure 56. Figure 57. Figure 58. Figure 59. Figure 60. Figure 61. Figure 62. Figure 63. Figure 64. Figure 65. Figure 66. Figure 67. Figure 68. Figure 69. Figure 70. Figure 71. Figure 72. Figure 73. Figure 74. Figure 75. BeagleBoard-xM System Reference Manual Revision A2 McBSP2 Interface..................................................................................... 66 McBSP1 Interface..................................................................................... 67 McBSP3 Interface..................................................................................... 67 POP Memory ............................................................................................ 70 System Clocks........................................................................................... 70 USB OTG Design ..................................................................................... 73 USB HUB Block Diagram........................................................................ 76 HUB Power Circuitry ............................................................................... 77 USB PHY Design ..................................................................................... 78 USB HUB Design ..................................................................................... 80 USB Port Power Design............................................................................ 81 USB Based Ethernet Design ..................................................................... 82 microSD Interface..................................................................................... 83 Audio Circuitry ......................................................................................... 85 DVI-D Interface ........................................................................................ 87 S-Video Interface ...................................................................................... 95 Camera Port Interface ............................................................................... 96 Camera Modules ..................................................................................... 100 RS232 Interface Design .......................................................................... 101 Indicator Design...................................................................................... 103 JTAG Interface........................................................................................ 105 Main Expansion Header Processor Connections .................................... 106 Power Connector..................................................................................... 115 USB OTG Connector.............................................................................. 116 OTG Host Shorting Pads ........................................................................ 116 S-Video Connector.................................................................................. 117 DVI-D Connector.................................................................................... 118 DVI-D Cable........................................................................................... 119 DVI-D Cable........................................................................................... 119 LCD Expansion Connector Pins ............................................................. 121 Camera Connector .................................................................................. 123 Camera Module....................................................................................... 123 McBSP Audio Connector ....................................................................... 124 Auxiliary Access Connector ................................................................... 125 Top Mount LCD Adapter........................................................................ 126 Bottom Mount LCD Adapter .................................................................. 127 Audio In Plug.......................................................................................... 128 Audio In Connector................................................................................. 128 Audio Out Plug ....................................................................................... 129 Audio Out Connector.............................................................................. 129 JTAG Connector Pinout.......................................................................... 130 JTAG 14 to 20 Pin Adapter .................................................................... 131 JTAG Connector Pinout.......................................................................... 131 Optional Battery...................................................................................... 132 Optional Battery Location....................................................................... 133 Resistor R65............................................................................................ 133 Page 10 of 164 REF: BB_SRM_xM Figure 76. Figure 77. Figure 78. Figure 79. Figure 80. Figure 81. Figure 82. Figure 83. Figure 84. Figure 85. Figure 86. Figure 87. BeagleBoard-xM System Reference Manual Revision A2 DC Power Supply ................................................................................... 135 HDMI to DVI-D Cable .......................................................................... 136 USB to WiFi ........................................................................................... 137 USB to Bluetooth.................................................................................... 138 BeagleBoard Dimension Drawing .......................................................... 140 BeagleBoard Bottom Stacked Daughter Card ....................................... 141 BeagleBoard-xM Expansion Headers..................................................... 142 BeagleBoard Expansion Board EEPROM Schematic ............................ 143 BeagleBoard Voltage Access Points....................................................... 144 BeagleBoard Signal Access Points ......................................................... 146 BeagleBoard Top Side Components....................................................... 149 BeagleBoard Bottom Side Components ................................................. 150 Tables Table 1. Table 2. Table 3. Table 4. Table 5. Table 6. Table 7. Table 8. Table 9. Table 10. Table 11. Table 12. Table 13. Table 14. Table 15. Table 16. Table 17. Table 18. Table 19. Table 20. Table 21. Table 22. Table 23. Table 24. Table 25. Table 26. Table 27. Table 28. Table 29. Table 30. Table 31. Change History ............................................................................................. 15 BeagleBoard-xM Features ............................................................................ 19 BeagleBoard Electrical Specification -xM Rev A ........................................ 26 Processor Pin Muxing Settings ..................................................................... 68 Processor GPIO Pins..................................................................................... 69 Processor Interrupt Pins ................................................................................ 69 Processor ULPI Interface.............................................................................. 74 TPS65950 ULPI Interface............................................................................. 74 USB OTG Charge Pump Pins....................................................................... 75 USB Host Port OMAP Signals ..................................................................... 78 SD/MMC OMAP Signals ............................................................................. 83 Processor Audio Signals ............................................................................... 85 Processor Audio Signals ............................................................................... 86 Processor LCD Signals ................................................................................. 88 TFP410 Interface Signals.............................................................................. 89 P11 LCD Signals........................................................................................... 93 P13 LCD Signals........................................................................................... 94 S-Video Interface Signals ............................................................................. 95 Camera Interface Signals .............................................................................. 98 Camera Pin Signal Mapping ......................................................................... 99 JTAG Signals .............................................................................................. 105 Expansion Connector Signals ..................................................................... 107 Expansion Connector Signal Groups .......................................................... 108 P11 GPIO Signals ....................................................................................... 110 P13 GPIO Signals ....................................................................................... 110 P13 Auxiliary Expansion Signals ............................................................... 111 P13 McBSP5 Expansion Signals ................................................................ 111 P13 MMC3 Expansion Signals................................................................... 112 P13 Auxiliary ETK Signals ........................................................................ 112 P13 High Speed USB Expansion Signals ................................................... 113 P13 Auxiliary GPIO Signals....................................................................... 114 Page 11 of 164 REF: BB_SRM_xM Table 32. Table 33. Table 34. Table 35. Table 36. Table 37. Table 38. Table 39. Table 40. Table 41. Table 42. Table 43. Table 44. Table 45. Table 46. Table 47. Table 48. BeagleBoard-xM System Reference Manual Revision A2 DVI-D to HDMI Cable ............................................................................... 118 P11 LCD Signals......................................................................................... 120 P13 LCD Signals......................................................................................... 121 P10 Camera Signals .................................................................................... 122 P10 McBSP2 Signals .................................................................................. 124 P17 Auxiliary Access Signals..................................................................... 125 Connector Dimensions................................................................................ 126 JTAG Signals .............................................................................................. 130 DC Power Supply Specifications................................................................ 135 DC Power Supplies ..................................................................................... 135 DVI-D Monitors Tested.............................................................................. 136 SD/MMC Cards Tested............................................................................... 137 USB to WiFi Adapters ................................................................................ 138 USB to Bluetooth Adapters ........................................................................ 139 Voltages ...................................................................................................... 145 Troubleshooting .......................................................................................... 147 Known Issues .............................................................................................. 148 NOTES Page 12 of 164 REF: BB_SRM_xM 1.0 BeagleBoard-xM System Reference Manual Revision A2 Introduction This document is the System Reference Manual for the BeagleBoard-xM, a low cost ARM Cortex A8 board supported through BeagleBoard.org. This document provides detailed information on the overall design and usage of the BeagleBoard from the system level perspective. It is not intended to provide detailed documentation of the processor or any other component used on the board. It is expected that the user will refer to the appropriate documents for these devices to access detailed information. The processor used on the BeagleBoard-xM is compatible with several Cortex A8 processors manufactured by Texas Instruments. Currently, the processor is a DM3730 processor, which has yet to be announced by Texas Instruments. The only documentation that is available is the AM3715. The key difference between the AM3715 and the DM3730, is that the DSP is not included on the AM3715. For the remainder of this document, it will only be referred to as the processor. The key sections in this document are: Section 2.0– Change History Provides tracking for the changes made to the System Reference Manual. Section 3.0– Definitions and References This section provides definitions for commonly used terms and acronyms. Section 4.0– Overview This is a high level overview of the BeagleBoard. Section 5.0– Specification Provided here are the features and electrical specifications of the BeagleBoard. Section 6.0-Product Contents Describes what the BeagleBoard package looks like and what is included in the box. Section 7.0– Hookup Covered here is how to connect the various cables to the BeagleBoard. Section 8.0– System Architecture and Design This section provides information on the overall architecture and design of the BeagleBoard. This is a very detailed section that goes into the design of each circuit on the board. Section 9.0– Connector Pinouts and Cables The section describes each connector and cable used in the system. This will allow the user to create cables, purchase cables, or to perform debugging as needed. Section 10.0– BeagleBoard Accessories Covered in this section are a few of the accessories that may be used with BeagleBoard. This is not an exhaustive list, but does provide an idea of the types Page 13 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 of cables and accessories that can be supported and how to find them. It also provides a definition of what they need to be. It does not guarantee that these devices will work on all OS implementations. Section 11.0 – Mechanical Information is provided here on the dimensions of the BeagleBoard. Section 12.0 – Troubleshooting Here is where you can find tips on troubleshooting the setup of the BeagleBoard. Section 13.0- Known Issues This section describes the known issues with the current revision of the BeagleBoard and any workarounds that may be possible. Section 14.0- BeagleBoard Components This section provides information on the top and bottom side silkscreen of the BeagleBoard showing the location of the components. Section 15.0- BeagleBoard Schematics These are the schematics for the BeagleBoard and information on where to get the PDF and OrCAD files.. Section 16.0- Bill Of Material This section describes where to get the latest Bill of Material for the BeagleBoard. Section 17.0- BeagleBoard PCB Information This section describes where to get the PCB file information for the BeagleBoard. Page 14 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 2.0 Change History 2.1 Change History Revision A2 Table 1 tracks the changes made for each revision of this document. Table 1. Rev A A1 A2 2.2 Change History Changes Initial release. Updated to new power OVP scheme Updated with camera and Memory information Date By 6/4/2010 6/21/2020 7/23/2010 GC Revision C4 vs. –xM Revision A2 There are several key differences between the BeagleBoard Revision C4 versus the -xM Rev A2 version. 2.2.1 Hardware Changes AREA Processor ARM Frequency DSP Frequency SGX Frequency DDR DDR Speed NAND SD Connector USB Host Ports Host Port Speed Serial Connector Camera Header Ships with 4G SD Overvoltage Protection Power LED turnoff Serial Port Power Turnoff MMC3 Expansion Header McBSP2 Expansion Header -xM C4 DM3730 1GHZ 800Mhz 200Mhz 512MB 166MHz 0 uSD 4 FS/LS/HS DB9 OMAP3530 720MHz 520MHz 110MHz 256MB 166MHz 256MB MMC/SD 1 HS Header Yes Yes Yes Yes Yes Yes Yes No No No No No No No Comments Direct connect to USB to Serial Cable Leopard Imaging Camera module Contains bootable desktop There will be two different assembly versions of the –xM. These two versions will be shipping at the same time. The long-term plan is to only ship one eventually. -00 Micron LPDDR 512MB -01 Numonyx LPDDR 512MB Page 15 of 164 GC GC REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Here is a brief explanation for the reason behind this. We are having yield issues with the current batch of Micron parts. We are hoping that the next batch of production versions will work. However, the dates are continuing to ship so we do not know when we will receive those parts. So, we are starting production with the Numonyx parts and will continue to build using those parts until such time as the Micron parts are proved to be working, have acceptable yields, and we have steady supply. There are no issues with the -00 assemblies that use the Micron parts. We just cannot afford to scrap all those boards due to poor yields. All features and capabilities are the same between the two assemblies with the exception that in theory the Micron parts should run at 200MHz. 2.2.2 Software Changes Following are the changes to the SW. o Use of a universal Beagle XLoader and UBoot. These will work on any Beagle made. They include support for the 512MB DDR and the removal of the NAND from the –xM board. o A demo version of the Angstrom desktop distribution. Page 16 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual 3.0 Definitions and References 3.1 Definitions Revision A2 SD- Secure Digital microSD- Smal version of the standard SD card MDDR- Mobile Dual Data Rate SDRAM- Synchronous Dualrate Random Access Memory . 4.0 BeagleBoard Overview The BeagleBoard is designed specifically to address the Open Source Community. It has been equipped with a minimum set of features to allow the user to experience the power of the processor and is not intended as a full development platform as many of the features and interfaces supplied by the processor are not accessible from the BeagleBoard. By utilizing standard interfaces, the BeagleBoard is highly extensible to add many features and interfaces. It is not intended for use in end products. All of the design information is freely available and can be used as the basis for a product. BeagleBoards will not be sold for use in any product as this hampers the ability to get the boards to as many community members as possible and to grow the community. 4.1 BeagleBoard Versions There are two different versions of the beagle in production, the Rev C4 and the –xM. Figure 1 is a picture of each of these versions. This manual covers the –xm Version only. Please refer to the Rev C4 The Figure 1 provides an example of a few of the various usage scenarios for the BeagleBoard. Page 17 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Figure 1. Revision A2 BeagleBoards C4 and -xM Page 18 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 5.0 Revision A2 BeagleBoard Specification This section covers the specifications of the BeagleBoard and provides a high level description of the major components and interfaces that make up the BeagleBoard. 5.1 BeagleBoard Features Table 2 provides a list of the BeagleBoard’s features. Table 2. Processor POP Memory PMIC TPS65950 Debug Support PCB Indicators HS USB 2.0 OTG Port USB Host Ports Ethernet Audio Connectors SD/MMC Connector User Interface Video Camera Power Connector Overvoltage Protection Main Expansion Connector 2 LCD Connectors Auxiliary Audio Auxiliary Expansion BeagleBoard-xM Features Feature Texas Instruments Cortex A8 1GHz processor Micron 4Gb MDDR SDRAM (512MB) 200MHz Power Regulators Audio CODEC Reset USB OTG PHY GPIO Pins 14-pin JTAG UART 3 LEDs 6 layers 3.1” x 3.0” (78.74 x 76.2mm) 2-User Controllable Power, Power Error USB Power PMU Mini AB USB connector TPS65950 I/F SMSC LAN9514 Ethernet HUB Up to 500ma per Port if adequate 4 FS/LS/HS power is supplied 10/100 From USB HUB 3.5mm 3.5mm L+R out L+R Stereo In MicroSD 1-User defined button Reset Button DVI-D Connector USB Power S-Video Supports Leopard Imaging Module DC Power Shutdown @ Over voltage UART Power (5V & 1.8V) McSPI McBSP I2C MMC2 Access to all of the LCD control signals plus I2C 4 pin connector MMC3 GPIO PWM 3.3V, 5V, 1.8V McBSP2 MMC3,GPIO,ADC,HDQ Page 19 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 The following sections provide more detail on each feature and sections of the BeagleBoard. 5.2 Processor The BeagleBoard-xM processor is the DM3730CBP 1GHz version and comes in a .4mm pitch POP package. POP (Package on Package) is a technique where the memory is mounted on top of the processor. For this reason, when looking at the BeagleBoard, you will not find an actual part labeled DM3730CBP, but instead see the part number for the memory. 5.3 Memory There are two possible memory devices used on the –xM. The -00 assembly uses the Micron POP memory and the -01 uses the Numonyx POP memory. The key function of the POP memory is to provide: o 4Gb MDDR SDRAM x32 (512MB @ 166MHz) No other memory devices are on the BeagleBoard. It is possible however, that additional non volatile memory storage can be added to BeagleBoard by: o Accessing the memory on the uSD card o Use the USB OTG port and a powered USB hub to drive a USB Thumb drive or hard drive. o Install a thumbdrive into one of the USB ports o Add a USB to Hard Disk adapter to one of the USB ports Support for these devices is dependent upon driver support in the OS. 5.4 Power Management The TPS65950 is used on the BeagleBoard to provide power with the exception of a 3.3V regulator which is used to provide power to the DVI-D encoder and RS232 driver and an additional 3.3V regulator to power the USB Hub. In addition to the power the TPS65950 also provides: o o o o o Stereo Audio Out Stereo Audio in Power on reset USB OTG PHY Status LED Page 20 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 5.5 Revision A2 HS USB 2.0 OTG Port The USB OTG port can be used as the primary power source and communication link for the BeagleBoard and derives power from the PC over the USB cable. The client port is limited in most cases to 500mA by the PC. A single PC USB port is not sufficient to power the BeagleBoard if the USB Host is enabled. It is configured by the default in the software supplied. The increase in power is due to the addition of the USB HUB on BeagleBoard. It is possible to take the current supplied by the USB ports to 1A by using a Y cable. Figure 2 shows and example of the Y-Cable for the USB. Figure 2. USB Y-Cable The BeagleBoard requires a Y-Cable minAB to USB A cable or as mentioned a single cable can be used if the USB Hub is powered down. There is an option to provide external power to the BeagleBoard using a 5V DC supply and is discussed later in this section. 5.6 HS USB 2.0 Host Port On the board are four USB Type A connectors with full LS/FS/HS support. Each port can provide power on/off control and up to 500mA of current at 5V as long as the input DC is at least 3A. Page 21 of 164 REF: BB_SRM_xM 5.7 BeagleBoard-xM System Reference Manual Revision A2 Stereo Audio Output Connector A 3.5mm standard stereo output audio jack is provided to access the stereo output of the onboard audio CODEC. The Audio CODEC is provided by the TPS65950. 5.8 Stereo Audio In Connector A 3.5mm standard stereo audio input jack is provided to access the stereo output of the onboard audio CODEC. 5.9 S-Video Connector A 4 pin DIN connector is provided to access the S-Video output of the BeagleBoard. This is a separate output from the processor and can contain different video output data from what is found on the DVI-D output if the software is configured to do it. It will support NTSC or PAL format output to a standard TV. The default is NTSC, but can be changed via the Software. 5.10 DVI-D Connector The BeagleBoard can drive a LCD panel equipped with a DVI-D digital input. This is the standard LCD panel interface of the processor and will support 24b color output. DDC2B (Display Data Channel) or EDID (Enhanced Display ID) support over I2C is provided in order to allow for the identification of the LCD monitor type and the required settings. The BeagleBoard is equipped with a DVI-D interface that uses an HDMI connector that was selected for its small size. It does not support the full HDMI interface and is used to provide the DVI-D interface portion only. The user must use a HDMI to DVI-D cable or adapter to connect to a LCD monitor. This cable or adapter is not provided with the BeagleBoard. A standard HDMI cable can be used when connecting to a monitor with an HDMI connector. DO NOT PLUG IN THE DVI-D CONNECTOR TO A DISPLAY WITH THE BEAGLEBAORD POWERED ON. PLUG IN THE CABLE TO THE DISPLAY AND THEN POWER ON THE BEAGLEBOARD. 5.11 LCD Header A pair of 1.27mm pitch 2x10 headers are provided to gain access to the LCD signals. This allows for the creation of LCD boards that will allow adapters to be made to provide the level translation to support different LCD panels. Page 22 of 164 REF: BB_SRM_xM 5.12 BeagleBoard-xM System Reference Manual Revision A2 microSD Connector A single microSD connector is provided as a means for the main non-volatile memory storage on the board. This replaces the 6 in 2 SD/MMC connector found on the C4. 5.13 Reset Button When pressed and released, causes a power on reset of the BeagleBoard. 5.14 User Button A button is provided on the BeagleBoard to be used as an application button that can be used by SW as needed. As there is no NAND boot option on the board, this button is no longer needed to force an SD card boot. It is can be used by the UBoot SW to switch between user scripts to allow different boot configurations to be selected as long as that feature is included in the UBoot used.. 5.15 Indicators There are five green LEDs on the BeagleBoard that can be controlled by the user. o One on the TPS65950 that is programmed via the I2C interface o Two on the processor controlled via GPIO pins o One Power LED that indicates that power is applied and can be turned off via SW. o One to indicate that power is applied to the onboard USB HUB and can be controlled via the SW. There is also on RED on the BeagleBoard that provides an indication that the connected to the board exceeds the voltage range of the board. If this LED ever turns on, please remove the power connector and look for the correct power supply. 5.16 Power Connector Power will be supplied via the USB OTG connector and if a need arises for additional power, such as when a board is added to the expansion connectors, a larger wall supply 5V can be plugged into the optional power jack. When the wall supply is plugged in, it will remove the power path from the USB connector and will be the power source for the whole board. The power supply is not provided with the BeagleBoard. When using the USB OTG port in the host mode, the DC supply must be connected as the USB port will be used to provide limited power to the hub at a maximum of 100mA, Page 23 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 so a hub must be powered. The 100mA is not impacted by having a higher amperage supply plugged into the DC power jack. The 100mA is a function of the OTG port itself. Make sure the DC supply is regulated and a clean supply. If the power is over the voltage specification, a RED LED will turn on. This will prevent the power form actually making it to the circuitry on the board and will stay on as long as the power exceeds the voltage specification. 5.17 JTAG Connector A 14 pin JTAG header is provided on the BeagleBoard to facilitate the SW development and debugging of the board by using various JTAG emulators. The interface is at 1.8V on all signals. Only 1.8V Levels are supported. DO NOT expose the JTAG header to 3.3V. 5.18 RS232 DB9 Connector Support for RS232 via UART3 is provided by DB9 connector on the BeagleBoard for access to an onboard RS232 transceiver. A USB to Serial cable can be plugged directly into the Beagle. No null modem cable is required. A standard male to female straight DB9 cable may also be used. 5.19 Main Expansion Header A single 28 pin header is provided on the board to allow for the connection of various expansion cards that could be developed by the users or other sources. Due to multiplexing, different signals can be provided on each pin. This header is populated on each board. 5.20 Camera Connector A single connector has been added to the BeagleBoard–xM board for the purpose of supporting a camera module. The camera module does not come with the board but can be obtained from Leopard Imaging. The supported resolutions include VGA, 2MP, 3MP, and 5MP camera modules. For proper operation of the cameras, the correct SW drivers are required. This connector is populated on the board and is ready for the camer module to ne installed. 5.21 MMC3 Expansion Header New to the BeagleBoard-xM is a 20 pin connector provided to allow access to additional signals including GPIO and the MMC3 port. This connector is populated on the board. Page 24 of 164 REF: BB_SRM_xM 5.22 BeagleBoard-xM System Reference Manual Revision A2 McBSP Expansion Header A 4 pin connector is provided to allow access to the McBSP2 signals for audio applications. In order to use these signals, the audio interface on the TPS65950 must be disabled by the SW. This connector is populated on the board.. 5.23 BeagleBoard Mechanical Specifications Size: 3.35” x 3.45” Max height: TBM Layers: 6 PCB thickness: .062” RoHS Compliant: Yes Weight: TBW Page 25 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 5.24 Revision A2 Electrical Specifications Table 3 is the electrical specification of the external interfaces to the BeagleBoard-xM Rev A. Table 3. BeagleBoard Electrical Specification -xM Rev A Specification Min Typ Max Unit 5 350 5 750 5.2 1.85 30 5.2 V mA V mA V V A V mA V 480 12.5 1.5 Mb/S Mb/S Mb/S 480 12.5 1.5 Mb/S Mb/S Mb/S 5.4 -5.5 +/-60 V V mA Kbit/S Power Input Voltage USB Current USB Input Voltage DC Current DC Max Voltage without damage Expansion Voltage (5V) Curent (Dépends on source current avalable) Expansion Voltage (1.8V) Current USB Host (Same as the DC supplied by the power plug or USB 5V) Current (Depends on what the DC source can supply over what the board requires) USB OTG High Speed Mode Full Speed Mode Low Speed Mode USB Host High Speed Mode Full Speed Mode Low Speed Mode RS232 Transmit High Level Output Voltage Low Level output voltage Output impedance Maximum data rate Receive High level Input Voltage Lo Level Input Voltage Input resistance JTAG Realview ICE Tool XDS560 XDS510 Lauterbach(tm) microSD Voltage Mode 1.8V Voltage Mode 3.0V Current Clock DVI-D Pixel Clock Frequency High level output voltage 4.8 4.8 1.75 4.8 5 1 1.8 5 Varies 5 -5 +/-35 5.2 12 5.2 250 -2.7 3 1.71 2.7 -3.2 5 1.8 3.0 V .4 7 Kohms 30 30 30 30 MHz MHz MHz MHz 1.89 V V mA MHz 220 48 25 65 3.3 Page 26 of 164 MHz V REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Swing output voltage Maximum resolution Revision A2 400 600 1024 x 768 mVp-p 1 S-Video Full scale output voltage (75ohm load) Offset voltage Output Impedance Audio In Peak-to-peak single-ended input voltage (0 dBFs) Total harmonic distortion (sine wave @ 1.02 kHz @ -1 dBFs) Total harmonic distortion (sine wave @ 1.02 kHz) 2 0 Hz to 20 kHz, A-weighted audio, Gain = 0 dB Audio Out Load Impedance @100 pF Maximum Output Power (At 0.53 Vrms differential output voltage and load impedance = 16 Ohms) Peak-to-Peak output voltage Total Harmonic Distortion @ 0 dBFs Idle channel noise (20Hz to 20KHz) .7 67.5 14 .88 50 75 82.5 V mV Ohms -80 -85 1.5 -75 -78 Vpp dB dB 16 17.56 -80 -90 ohms mW 1.5 -75 -85 Page 27 of 164 Vpp dB dB BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 6.0 Revision A2 Product Contents Under this section is a description of what comes in the box when the BeagleBoard is purchased. 6.1 BeagleBoard In the Box The final packaged -xM Rev A product will contain the following: o o o o 1 Box 1 BeagleBoard in an ESD Bag 1 uSD card 1 uSD Card to MMC Adapter NO CABLES ARE PROVIDED WITH THE BEAGLEBOARD. Figure 3. The -xM Rev A2 Box Page 28 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Figure 4. 6.2 Revision A2 -xM Rev A2 Box Contents Software on the BeagleBoard There is no NAND on the board so no SW is preinstalled on the board as it is on the Rev C4. The –xM does come with a 4GB SD card that the board boots from. It contains all of the code required for the board to boot to an Angstrom desktop. It can also be used to boot to UBoot by hitting a key during the booting process before it reads the UImage. 6.3 Repairs If you feel the board is in need of repair, follow the RMA Request process found at http://beagleboard.org/support/rma Do not send the board in for repair until a RMA authorization has been provided. Do not return the board t the distributor. Page 29 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 7.0 Revision A2 BeagleBoard Hookup This section provides an overview of all of the connectors on the BeagleBoard. 7.1 Connecting USB OTG The USB OTG port connects to the PC host and uses a miniAB cable through which power can be provided to the BeagleBoard. Figure 5 shows where the cable is connected to the BeagleBoard. If the OTG Port is to be used as a Host, the ID pin must be grounded. This means that you must have a 5 pin cable connected to the OTG port on the BeagleBoard and you must use a USB powered HUB. There is also an option to ground the ID on the board and is discussed later. You can power the board form this port, but there may not be enough power supplied by the PC to power all features, such as the USB Host ports and the Ethernet Port. If you use the double ended USB cable, you should be able to power the board with minimal issues as long as you do not load down the USB Host ports with heavy current devices. Figure 5. USB OTG Connection Page 30 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 7.2 Revision A2 Connecting USB Host The Beagle is equipped with 4 USB Host connectors. Figure 6 shows the location of the USB Host connectors. Figure 6. USB Host Connection Page 31 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 7.3 Revision A2 Connecting DC Power A DC supply can be used to power the BeagleBoard by plugging it into the power jack. The power supply is not provided with the BeagleBoard, but can be obtained from various sources. You need to make sure the supply is a regulated 5V supply. Figure 7 shows where to insert the power supply into the power jack. Figure 7. DC Power Connection The power supply must have a 2.1mm I.D x 5.5mm O.D. x 9.5mm and can be either straight or right angle. Connecting anything other than 5V will activate the over voltage circuitry, turning on a red LED. The board will not function until the correct power supply is used. If you are using the USB OTG port in the OTG or host mode, you must have an external DC supply powering the BeagleBoard. It is highly recommended that on the -XM Rev A version of the board that an external power supply or double USB cable be used if the USB Host is to be used. Most USB supplies will not be able to supply the required current over a single USB port. Page 32 of 164 REF: BB_SRM_xM 7.4 BeagleBoard-xM System Reference Manual Revision A2 Connecting JTAG A JTAG emulator can be used for advanced debugging by connecting it to the JTAG header on the BeagleBoard. Only the 14pin version of the JTAG is supported and if a 20pin version is needed, you will to contact your emulator supplier for the appropriate adapter. Figure 8 shows the connection of the JTAG cable to the BeagleBoard. Figure 8. BeagleBoard JTAG Connection DO NOT expose the JTAG header to 3.3V. It supports 1.8V only. Page 33 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 7.5 Revision A2 Connecting Serial Cable In order to access the serial port of the BeagleBoard a serial cable is required. New to the –xM version is the removal of the 10 pin header and the addition of a female DB9 connector. The configuration of the DB9 is such that a USB to serial adapter can be plugged direct into the Beagle connector. No null modem cable is required. Figure 9 shows where the serial cable is to be installed. Figure 9. BeagleBoard Serial Cable Connection If you are using a standard serial port on the PC, a straight through male to female cable is required. The cable used on the Rev C4 will not work on the –xM board. Page 34 of 164 REF: BB_SRM_xM 7.6 BeagleBoard-xM System Reference Manual Revision A2 Connecting S-Video An S-Video cable can be connected to the BeagleBoard and from there it can be connected to a TV or monitor that supports an S-Video input. This cable is not supplied with the BeagleBoard. Figure 10 shows the connector for the S-Video cable. Figure 10. BeagleBoard S-Video Connection Page 35 of 164 REF: BB_SRM_xM 7.7 BeagleBoard-xM System Reference Manual Revision A2 Connecting DVI-D Cable In order to connect the DVI-D output to a monitor, a HDMI to DVI-D cable is required. This cable is not supplied with BeagleBoard but can be obtained through numerous sources. Figure 11 shows the proper connection point for the cable. Figure 11. BeagleBoard DVI-D Connection DO NOT PLUG IN THE DVI-D CONNECTOR TO A DISPLAY WITH THE BEAGLEBAORD POWERED ON. PLUG IN THE CABLE TO THE DISPLAY AND THEN POWER ON THE BEAGLEBOARD. Page 36 of 164 REF: BB_SRM_xM 7.8 BeagleBoard-xM System Reference Manual Revision A2 Connecting Stereo Out Cable An external Audio output device, such as external stereo powered speakers, can be connected to the BeagleBoard via a 3.5mm jack. The audio cables are not provided with BeagleBoard, but can be obtained from just about anywhere. Figure 12 shows where the cable connected to the stereo out jack. Figure 12. BeagleBoard Audio Out Cable Connection Page 37 of 164 REF: BB_SRM_xM 7.9 BeagleBoard-xM System Reference Manual Revision A2 Connecting Stereo In Cable External Audio input devices, such as a powered microphone or the audio output of a PC or MP3 player, can be connected to the Beagle via a 3.5mm jack. The audio cables are not provided with BeagleBoard, but can be obtained from several sources. Figure 13 shows where the cable is connected to the stereo input jack. Figure 13. BeagleBoard Audio In Cable Connection Page 38 of 164 REF: BB_SRM_xM 7.10 BeagleBoard-xM System Reference Manual Revision A2 Indicator Locations There are five green and one RED indicator on the BeagleBoard. Figure 14 shows the location of each indicator. Each indicator will be described in more detail later in this document. Figure 14. BeagleBoard Indicator Locations POWER indicates that power is applied to the board. USR0/1 can be used by the SW as needed PMU is controlled from the power management chip and can be connected to a PWM. VOLT will turn on when the DC voltage exceeds specification HUB turns on when power is applied to the USB HUB. Page 39 of 164 REF: BB_SRM_xM 7.11 BeagleBoard-xM System Reference Manual Revision A2 Button Locations There are two buttons on the BeagleBoard; the RESET button when pressed will force a board reset and the USER button which can be used by the SW for user interaction. Figure 15 shows the location of the buttons. Figure 15. BeagleBoard Button Location The User button does no affect the boot source of the board as is the case on the rev C4 version. Page 40 of 164 REF: BB_SRM_xM 7.12 BeagleBoard-xM System Reference Manual Revision A2 microSD Connection The microSD is the primary boot source for the board. It uses a push-push connector for the insertion and removal of the microSD card. The connector is mounted on the bottom side of the board. Figure 16 shows the location of the microSD connector. Figure 16. BeagleBoard microSD Card Location The microSD card should be inserted with the writing on the card facing up. The white silkscreen area on top of the board works as a guide to align the card for insertion. Page 41 of 164 REF: BB_SRM_xM 7.13 BeagleBoard-xM System Reference Manual Revision A2 LCD Connection There are two headers provided to allow access to the LCD signals on the BeagleBoard. These headers are 2x10 headers with a spacing of .05 (1.27mm) pitch. How these connectors are used is determined by the design of the adapter board that is connected to them. Figure 17 shows the location of the LCD headers on the Beagle. Figure 17. BeagleBoard LCD Header Location Adapter boards are becoming available for such things as LCD panels and VGA adapters. Page 42 of 164 REF: BB_SRM_xM 8.0 BeagleBoard-xM System Reference Manual Revision A2 BeagleBoard System Architecture and Design This section provides a high level description of the design of the BeagleBoard-xM and its overall architecture. 8.1 System Block Diagram Figure 18 is the high level block diagram of the BeagleBoard-xM. Figure 18. BeagleBoard-xM High Level Block Diagram Figure 19 shows the location of the key components on the board. Page 43 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Figure 19. BeagleBoard Major Components This remainder of this section describes in detail the architecture and design of the BeagleBoard. You will notice certain things in this section. o The schematic has been created for each section showing only the pertinent components and their connections. o The pin names differ from the actual schematic. For ease of reading, the names have been truncated to only show the specific functions of that pin as used in the design. Page 44 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.2 Revision A2 Over Voltage Protection A new feature found on the –xM board is the overvoltage protection circuit. The primary function of this circuit it to prevent voltage levels in excess of the specification from reaching other circuitry on the board and causing damage to the board. Figure 21 is the diagram of the circuitry design. VOLT_ERR R133 DNI,0603 R134 8.06K,.1%,0603 DC5V_SNS5 DNI,0603 2 6 VDD SENSE RSET GND NC 3 VOLTDET 2 Q2A RN1907 47k 0.1uF,10V 10k C188 510 U19 4 R132 R121 VOLTERR_LED DC5V_LVL 1 1 22.6K,.1%,0603 R130 10K GRN DC_IN R131 VOLTERR_R DC_IN D13 LTST-C150CKT DC_IN 3 TPS3803G15 10k 5 Q2B RN1907 P2 2 3 1 4 CONN_PWR1_2.5MM 5V C214 DC_POWER 32.4K,1% R143 6 DC_5V 10uF,CER,1206,25V U32 FDC6331L 5 R1_U32 4 47k DC_IN VIN VOUT2 ON/OFF VOUT1 R1/C1 R2 3 2 C221 R2_U32 R152 1 330 10uF,CER,1206,25V R138 C212 10K 4 VOLTERR R150 10uF,CER,1206,25V U31 FDC6331L 5 R1_U31 32.4K,1% 6 DC_5V_USB VIN VOUT2 ON/OFF VOUT1 R1/C1 R2 3 2 1 R2_U31 R144 330 Figure 20. Overvoltage Protection The circuit is comprised of the following key functions: o Overvoltage detection o Overvoltage indication o Overvoltage shutdown Each of these functions is discussed in the following sections. Page 45 of 164 REF: BB_SRM_xM 8.2.1 BeagleBoard-xM System Reference Manual Revision A2 Detection The detection is handled by a TPS3803G15 voltage detector which has a fixed-sense threshold voltage of 1.4V set by an internal voltage divider, There is a another version of this devices, the TPS3803−01 has an adjustable SENSE input that can be configured by two external resistors. The design does allow for this, but the resistors are not populated and the TPS3803G15 device is used in the design. RESET is asserted in the case where the VDD drops below the 1.4V level. In this design we use the device in reverse. If the voltage exceeds 1.4 volts, the RESET is released which results in an error condition. The voltage divider made of R168 and R169 is set to where if the voltage coming in is over 5.3V a level in excess of the 1.4V is presented to the TPS3803G15. If detected, a release of the RESET signal, which is open drain, will result in the signal going high via the pullup R158. 8.2.2 Indication When the error condition occurs, a red LED, D16, will turn on. This is driven by ½ of Q3. This indicates to the user that the voltage is too high and that another power supply should be used. The LED will remain on until the overvoltage condition has been removed. 8.2.3 Shutdown The error condition also results in ½ of Q3 being activated which takes the VOLTERR signal low. This will prevent the two FDC6330L load switches from turning on. One load switch, U35, removes the power form the main board regulator that provides power to the board, preventing anything from receiving power. Until the overvoltage condition has been resolved, the board will not power up. The other load switch, U34, removes the power from the DC_5V_USB rail which provides the power to the USB devices. This helps prevent damage to any USB device that may be plugged in at the time of power up. Until the overvoltage condition has been resolved, the board will not power up. If there is no overvoltage condition or if the previous one has been removed, the pullup, R160, will turn on the two load switches connecting the power. Each of these switches can handle in excess of 2A in normal operation. Page 46 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.3 Revision A2 Power Conditioning There are two possible sources of the 5V required by the BeagleBoard. It can come from the USB OTG port connected to a PC or a 5V DC supply. The USB supply is sufficient to power the BeagleBoard in some cases if the SW does not activate the USB HUB. If the USB HUB is needed, then a minimum of two PC USB ports are required t supply the power. However, depending on the load needed by the expansion port on BeagleBoard and the usage of the USB Host ports, additional power most likely will be required even in this scenario. This is where the DC supply comes in to play. It should also be noted that if an OTG configuration is used, for example tying two BeagleBoards together via a UBS OTG cable, both of the BeagleBoards must be powered by the DC supply. If the OTG port is used as a Host port, then the DC supply must also be used. Figure 21 is the design of the power input section. USB_CLIENT / OTG PORT 6 8 9 G4 VB DD+ ID G1 G3 G2 P1 1 2 3 4 5 G5 7 mini USB-AB U2 4 LDO_IN LDO_PLDN LDO_OUT 6 LDO_EN ADJ LDO_PG 3 2 CONN_PWR1_2.5MM 5V SW_PLDN 5 SW_EN TPS2141PWP GND PPAD 2 3 1 SW_OUT SW_OUT SW_PG 9 8 13 12 14 DC_5V 1 7 15 P2 SW_IN SW_IN 10 11 C214 DC_POWER 10uF,CER,1206,25V U32 FDC6331L 4 3 VIN VOUT2 5 R153 32.4K,1% R1_U32 6 ON/OFF R1/C1 VOUT1 R2 2 1 R152 330 C6 10uF,CER,1206,25V Figure 21. Input Power Section Page 47 of 164 REF: BB_SRM_xM 8.3.1 BeagleBoard-xM System Reference Manual Revision A2 USB DC Source The USB specification requires that the current consumed prior to enumeration be limited to 100mA @ 5V (500mW). The 5V DC from the USB is routed through the TPS2141 switch to insure that this requirement is met as uncharged capacitors on the BeagleBoard can exhibit a large current drain during start up that could exceed this requirement. The TPS2141 is a USB 2.0 Specification-compatible IC containing a dual-current limiting power switch and an adjustable low dropout regulator (LDO). Both the switch and LDO limit inrush current by controlling the turn on slew rate. The dual-current-limiting feature of the switch allows USB peripherals to utilize high-value capacitance at the output of the switch, while keeping the inrush current low. During turn on, the switch limits the current delivered to the capacitive load to less than 100 mA. When the output voltage from the switch reaches about 93% of the input voltage, the switch current limit increases to 800mA (minimum), at which point higher current loads can be turned on. The higher current limit provides short circuit protection while allowing the peripheral to draw maximum current from the USB bus. When in the USB powered mode and no DC supply is connected, the TPS2141 is enabled, allowing the power to be supplied to the board from the OTG port through the integrated switch inside the TPS2141. 8.3.2 Wall Supply Source A wall supply can be used to provide power to the board. A regulated 5V DC supply of at least 1A is required and a rating of 3A is preferred, assuming that the USB ports and expansion headers are likely to be used. It needs to have a 2.1mm plug with a center hot configuration. If you are using the USB HUB or Ethernet interface, additional current is required. In the event that a higher DC load is required due to the addition of a Daughtercard or if all the USB host ports need to supply the full 500mA per port, a higher current supply can be used. The maximum current should not exceed 3A. 8.3.3 DC Source Control Unlike when powering from the USB OTG port, in the case of the DC voltage, the current limiting is not required. As long as the DC supply is not connected, the switch for the USB is enabled. When the DC supply is plugged in, the switch is disabled because the ground is removed from pin 5 of the TPS2141. This insures that the 5V from the USB is not connected by disabling the internal FET. In the case where there is no USB plugged in, there is no 5V available to be routed so the removal of the pullup in pin 5 has no affect. When in the DC mode of operation, the USB OTG can be used in the Host or Client modes. The TPS65950 will be responsible for handling the supply of the VBUS_5V0 rail Page 48 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 in the OTG or Host modes. As this is limited to 100mA, a powered hub must be used to support peripherals on the OTG port. It is possible to provide 5V via the expansion connectors as would be the case from a daughter card to prevent you from having to have two DC supplies. You should be careful in doing this. If you plan to use the USB OTG port, you will need to place an unconnected connector into the DC power jack to insure that the DC from the OTG port is not shorted to the 5V supplied via the expansion connector. There is a signal called nUSB_POWER which if Hi (5V) indicates that there is 5V supplied by the USB OTG port, it is plugged in, and the DC dummy jack is installed. This condition could be used on the daughtercard to know that it is OK to supply power onto the expansion bus to power the board. If this signal is low, then that indicates that there is no DC power connected and there is no USB OTG port connected. For this reason, is recommended however, that a large pullup be provided on the daughtercard to make the signal HI (5V) to detect the true state of the DC jack. It is always possible that at any point a USBOTG cable could be installed. This means that in order to power the board from the expansion headers, the DC dummy jack must be installed and there is a method to verify that condition. 8.3.4 AUX 3.3V Supply The TPS2141 has an integrated 3.3V LDO which is being used to supply the 3.3V as required on the BeagleBoard for the DVI-D interface and the UART. The input to the LDO is supplied by the main DC_5V. This insures that the power to the LDO can be supplied by either the USB or the DC wall supply and that the current measurement includes the 3.3V supply. The 3.3V supply can be turned off by activating GPIO1 on the TPS65950 to a 1. By default the voltage is on. You will also see that the 3.3V supply powers the power LED, D5. If during a low power mode, the user chooses to turn of the power LED, this GPIO pin can be used to turn off the power LED. It should also be noted, that the 3.3V rail controls the serial port power, so this will be powered down as well. Figure 22 is the AUX 3.3V Supply design. Page 49 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM VBAT VIO_1V8 AUX_3V3 R8 C207 U2 5 LDO_IN LDO_PLDN 10K 6 LDO_OUT 6 LDO_EN ADJ U18A LDO_PG R9 10 4.7uF,6.3V,0603 11 9 620K,1%,0603 3V3_ADJ R10 8 200K,1%,0603 2 SN74LVC2G06DCKR 3 2 SW_IN SW_IN SW_OUT SW_OUT TPS2141PWP U7A SW_PG D5 LTST-C190GKT POWER R12 330 14 1 7 15 SW_EN GND PPAD SW_PLDN 5 13 12 GRN 4 PWRLED_R C204 0.1uF,10V 1 Revision A2 TPS65950 GPIO.1/CD2/JTAG.TMS N12 R54 10K Figure 22. AUX 3.3 Power Section 8.4 Meter Current Measurement Jumper J2 is a header that allows for the voltage drop across the resistor to be measured using a meter, providing a way to measure the current consumption of the BeagleBoard from the main voltage rails, either USB or DC. The resistor, R13, is a .1 ohm resistor across which the voltage is measured. The reading you get is .1mV per mA of current. You will need to make sure you have a sensitive meter to make your measurements. Please keep in mind, that this current reading does not include any current consumed by the USB HUB, USB ports, or the Expansion headers. 8.5 Processor Current Measurement The resistor across J2 can also be used to measure the current of the board by reading the voltage drop across R13 from software. There are two pairs of resistors provided on the TPS65950 that measure the voltage on either side of R13. This is done via the I2C control bus to the TPS65950 from the processor. These values along with resistance of R13 are used to calculate the current consumption of the board. Figure 24 is the schematic of the measurement circuitry. The maximum value that can be input to the ADC inputs is based on the setting of the VINTANA2.OUT voltage rail which defaults Page 50 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 to 2.5V. In order to prevent the voltage levels from exceeding this value a pair of resistors of 12K and 10K is used to scale the voltage down. DC_5V U3 2 IN 1 OUT SHDN GND 3 GND ADJ TL1963A 4 4.2V VBAT_MAIN 6 5 J2 1 + VBAT_FB R14 56.2K,1% R15 22.6K,1% VBAT 2 HDR2_.1x.1 R13 .1,0805 C83 TPS65950 RTSO/CLK64K/BERCLK/ADCIN5 CTSI/BERDATA/ADCIN3 C7 0.1uF,10V 10uF,CER,0805,6.3V R48 12K,1% U7A C5 R49 12K,1% 0.1uF,10V R52 N11 ADCIN5 10K,1% ADCIN3 P11 C84 R53 0.1uF,10V 10K,1% Figure 23. Processor Current Measurement This results in a value that is 46% of the actual value. So, for a maximum value of 5.25V, the voltage read would be 2.415V which keeps it below the 2.5V point. The voltage drop across R13 will be small as the value of the resistor is 0.1 ohms. For every 100 mA of current a voltage of .01V will be detected. In order to determine the actual power, the input voltage and the voltage drop must be measured. Page 51 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.6 Revision A2 VBAT Power Conditioning This circuitry regulates the DC input to a nominal 4.2VDC level. This is required in order to meet the maximum DC voltage level as specified by the TPS65950 Power Management device which is 4.7V. Using 4.2V gives us some margin and meets the nominal 4.2V rating of the TPS65950. Figure 25 is the power conditioning section of the BeagleBoard. VBAT_MAIN DC_5V U3 2 1 3 IN OUT SHDN GND GND ADJ TL1963A 4 4.2V 6 5 VBAT_FB R14 56.2K,1% R15 22.6K,1% VBAT J2 1 + 2 HDR2_.1x.1 R13 .1,0805 C5 10uF,CER,0805,6.3V C7 0.1uF,10V Figure 24. VBAT Power Conditioning The TPS65950 provides the main power rails to the board and has a maximum limit of 4.7V on its VBAT input and a nominal of 4.2V. U3, the TL1963A, is used to convert the DC_5V, which can come from a DC wall supply or the USB, to 4.2V to meet this requirement. The TL1963A is a linear low-dropout (LDO) voltage regulator and is thermal shutdown and current limit protected. It has the ability to deliver 1A of current, although this is far and above the requirements of the board. By adjusting the values of R14 and R15, the actual voltage can be adjusted if needed. Page 52 of 164 REF: BB_SRM_xM 8.7 BeagleBoard-xM System Reference Manual Revision A2 TPS65950 Reset and Power Management The TPS65950 supplies several key functions on the BeagleBoard. This section covers a portion of those functions centered on the power and reset functions. Included in this section are: o o o o o Main Core Voltages Peripheral Voltages Power Sequencing Reset Current measurement via SW The other functions are covered in other sections in this document and are grouped by their overall board functions. The explanation of the various regulators found on the TPS65950 is based upon how they are used in the board design and are not intended to reflect the overall capability of the TPS65950 device. Please refer to the TPS65950 documents for a full explanation of the device operation. 8.7.1 Main Core Voltages The TPS65950 supplies the three main voltage rails for the processor and the board: o o o VOCORE_1V3 (1.2V, adjustable) VDD2 (1.3V) VIO_1V8 (1.8V) The VOCORE_1V3 defaults to 1.2V at power up, but can be adjusted by software to the 1.3V level. Figure 26 is the interfacing of the TPS65950 to the system as it provides the three main rails. 8.7.2 Main DC Input The main supply to the TPS65950 for the main rails is the VBAT rail which is a nominal 4.2V. Each rail has a filter cap of 10uF connected to each of the three inputs. A .1uF cap is also provided for high frequency noise filtering. 8.7.3 Processor I2C Control The various components in the TPS65950 are controlled from the processor via the I2C interface. I2C_0 is used to control the TPS65950 device. 8.7.4 VIO_1V8 Page 53 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 The VIO_1V8 rail is generated by the TPS65950 VIO regulator. The VIO output is a stepdown converter with a choice of two output voltage settings: 1.8 V or 1.85 V. The voltage is set by configuring the VSEL bit (VIO_VSEL[0]). When the VSEL bit is set to 0, the output voltage is 1.8 V, and when it is set to 1, the output voltage is 1.85 V. When the TPS65950 resets, the default value of this LDO is 1.80 V; the processor must write 1 to the VSEL field to change the output to 1.85 V. The default for the BeagleBoard is 1.8V. This regulator output is used to supply power to the system memories and I/O ports. It is one of the first power supplies to be switched on in the power-up sequence. VIO does not support the SmartReflex voltage control schemes. VIO can be put into sleep or off mode by configuring the SLEEP_STATE and OFF_STATE fields of the VIO_REMAP register. Page 54 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM VBAT U7B TPS65950 R1 10K 8 Revision A2 Power control A10 REGEN REGEN VBAT 4 I2C4_SCL 4 I2C4_SDA 4 F8 D6 B14 C4 P7 G9 nSLEEP VBAT VMODE1(VDD1) VMODE2(VDD2)/I2C.SR.SCL N.C. N.C./I2C.SR.SDA nSLEEP1 nSLEEP2 IO_1P8 4.7uF,6.3V,0603 C105 R7 CP.CAPP T7 C106 CP.CAPM T6 R6 2.2uF,6.3V CP.CAPM CP.GND VBAT D14 E14 E15 VDD1 L4 E13 1 T2_VDD1.L 2 1uH,2A,LM3015 C111 C110 0.1uF,10V CP.IN CP.CAPP USB CP 10uF,CER,0805,6.3V C112 C14 D15 D16 B15 C15 C16 10uF,CER,0805,6.3V VDD1.IN VDD1.IN VDD1.IN VDD1 VDD1.OUT VDD1.L VDD1.L VDD1.L VDD1.GND VDD1.GND VDD1.GND VBAT VDD2 VDD2 R13 P14 L5 N13 1 0.1uF,10V 2 1uH,LM3010 C117 C118 T2_VDD2.L C119 10uF,CER,0805,6.3V 10uF,CER,0805,6.3V T13 R14 T14 R15 VDD2.IN VDD2.IN VDD2.FB VDD2.L VDD2.L VDD2.GND VDD2.GND VBAT VIO P3 R4 VIO_1V8 L6 1 N3 1uH,2A,LM3015 C138 C132 10uF,CER,0805,6.3V R3 T4 R2 T3 VIO.OUT VIO.L VIO.L VIO.GND VIO.GND R66 R67 C136 T2_VIO.L 2 VIO.IN VIO.IN MEM_1V8 C139 0,0603 0,0603 10uF,CER,0805,6.3V 0.1uF,10V C140 C189 0.1uF,10V 10uF,CER,0805,6.3V 10uF,CER,0805,6.3V Figure 25. Main Power Rails Page 55 of 164 REF: BB_SRM_xM 8.7.5 BeagleBoard-xM System Reference Manual Revision A2 Main Core Voltages Smart Reflex VDD1 and VDD2 regulators on the TPS65950 provide SmartReflex-compliant voltage management. The SmartReflex controller in the processor interfaces with the TPS65950 counterpart through the use of a dedicated I2C bus. The processor computes the required voltage and informs the TPS65950 using the SmartReflex I2C interface. SmartReflex control of the VDD1 and VDD2 regulators can be enabled by setting the SMARTREFLEX_ENABLE bit (DCDC_GLOBAL_CFG[3]) to 1. To perform VDD1 voltage control through the SmartReflex interface, the TPS65950 provides the VDD1_SR_CONTROL register. The MODE field of the VDD1_SR_CONTROL register can be set to 0 to put VDD1 in an ACTIVE state; setting the field to 1 moves VDD1 to a SLEEP state. VDD1 output voltage can be programmed by setting the VSEL field of the VDD1_SR_ CONTROL register. The VDD1 output voltage is given by VSEL*12.5 mV + 600 mV. 8.7.6 VOCORE_1V3 The VOCORE_1V3 rail is supplied by the VDD1 regulator of the TPS65950. The VDD1 regulator is a 1.1A stepdown power converter with configurable output voltage between 0.6 V and 1.45 V in steps of 12.5 mV. This regulator is used to power the AM3730 core. The AM3730 can request the TPS65950 to scale the VDD1 output voltage to reduce power consumption. The default output voltage at power-up depends on the boot mode settings, which in the case of the BeagleBoard is 1.2V. The output voltage of the VDD1 regulator can be scaled by software or hardware by setting the ENABLE_VMODE bit (VDD1_VMODE_CFG[0]). In each of these modes, the output voltage ramp can be single-step or multiple-step, depending on the value of the STEP_REG field of the VDD1_STEP[4:0] register. The VOCORE_1V3 rail should be set to 1.3V after boot up. Apart from these modes, the VDD1 output voltage can also be controlled by the AM3730 through the SmartReflex I2C interface between the AM3730 and the TPS65950. The default voltage scaling method selected at reset is a software-controlled mode. Regardless of the mode used, VDD1 can be configured to the same output voltage in sleep mode as in active mode by programming the DCDC_SLP bit of the VDD1_VMODE_CFG[2] register to 0. When the DCDC_SLP bit is 1, the sleep mode output voltage of VDD1 equals the floor voltage that corresponds to the VFLOOR field (VDD1_VFLOOR[6:0]). 8.7.7 VDD2 The VDD2 voltage rail is generated by the TPS65950 using the VDD2 regulator. The VDD2 regulator is a stepdown converter with a configurable output voltage of between Page 56 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 0.6 V and 1.45 V and is used to power the processor core. VDD2 differs from VDD1 in its current load capabilities with an output current rating of 600 mA in active mode. The VDD2 provides different voltage regulation schemes. When VDD2 is controlled by the VMODE2 signal or with the SmartReflex interface, the range of output voltage is 0.6 V to 1.45 V. The use of the VMODE2 signal and the VDD2_VMODE_CFG, VDD2_STEP, VDD2_FLOOR, and VDD2_ROOF registers is similar to the use of the corresponding signals and registers for VDD1. VDD2 shares the same SmartReflex I2C bus to provide voltage regulation. The VDD2_SR_CONTROL register is provided for controlling the VDD2 output voltage in SmartReflex mode. When the VDD2 is used in software-control mode, the VSEL (VDD2_ DEDICATED[4:0]) field can be programmed to provide output voltages of between 0.6 V and 1.45 V. The output voltage for a given value of the VSEL field is given by VSEL*12.5 mV + 600 mV. If the VSEL field is programmed so that the output voltage computes to more than 1.45 V, the TPS65950 sets the VDD2 output voltage to 1.5 V. 8.8 Peripheral Voltages There are 10 additional voltages used by the system that are generated by the TPS65950. These are: o o o o o o o o o o VDD_PLL2 VDD_PLL1 VDAC_1V8 VDD_SIM VMMC2 VDD_VMMC1 CAM_2V8 CAM_1V8 USB_1V8 EXP_VDD Figure 27 shows the peripheral voltages supplied by the TPS65950. 8.8.1 VDD_PLL2 This programmable LDO is used to power the processor PLL circuitry. The VPLL2 LDO can be configured through the I2C interface to provide output voltage levels of 1.0 V, 1.2 V, 1.3 V, or 1.8 V, based on the value of the VSEL field (VPLLI_DEDICATED[3:0]). On the board this rail is used to power DVI output for pins DSS_DATA(0:5), DSS_DATA(10:15) and DSS_DATA(22:23). The VPLL2 must be set to 1.8V for proper operation of the DVI-D interface. Page 57 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.8.2 Revision A2 VDD_PLL1 The VPLL1 programmable LDO regulator is low-noise, linear regulator used for the processor PLL supply. The VDD_PLL1 rail is initialized to 1.8V. U7B TPS65950 VAC BCI ICTLAC1 ICTLAC2 ICTLUSB1 ICTLUSB2 VPRECH PCHGAC PCHGUSB VCCS VBATS VBAT BCIAUTO Backup battery IO Level BKBAT IO.1P8 N5 N7 P2 P6 P1 N2 T2_VPRECH N4 N6 P5 P4 R5 VBAT C104 0.1uF,10V N1 M14 C8 R65 BKBAT 0,0603 VIO_1V8 C107 0.1uF,10V BT1 VIO_1P8 IO_1P8 VBAT.RIGHT VBAT.RIGHT VBAT.LEFT VBAT.LEFT D11 D12 D9 D10 1uF,10V 1uF,10V VMMC2.IN VMMC1.IN VAUX4.IN VBAT.USB VDAC.IN VAUX12S VPLLA3R VINT VPLL2 VPLL1 VDAC.OUT VSIM VMMC2.OUT VMMC1.OUT VAUX4.OUT VAUX3.OUT VAUX2.OUT VAUX1.OUT BAT_LI_RTC C109 C108 VBAT A3 C1 B2 R9 K1 L1 H15 K15 C113 1uF,10V C114 1uF,10V C115 1uF,10V C116 1uF,10V J15 H14 L2 K2 A4 C2 B3 G16 M3 M2 VDD_PLL2 VDD_PLL1 VDAC_1V8 VDD_SIM VMMC2 VDD_MMC1 CAM_2V8 CAM_1V8 USB_1V8 EXP_VDD(1.85V-3V) C120 1uF,10V C122 C121 1uF,10V 2.2uF,6.3V C123 1uF,10V C124 1uF,10V C125 1uF,10V C126 1uF,10V C127 1uF,10V C213 1uF,10V C128 10uF,CER,0805,6.3V Figure 26. Peripheral Voltages 8.8.3 VDAC_1V8 The VDAC programmable LDO regulator is a high-PSRR, low-noise, linear regulator that powers the AM3730 dual-video DAC. It is controllable with registers via I2C and can be powered down if needed. The VDAC LDO can be configured to provide 1.2V, 1.3 V, or 1.8 V in on power mode, based on the value of the VSEL field (VDAC_DEDICATED[3:0]). The VDAC_1V8 rail should be set to 1.8V for the BeagleBoard. Page 58 of 164 REF: BB_SRM_xM 8.8.4 BeagleBoard-xM System Reference Manual Revision A2 VDD_SIM This voltage regulator is a programmable, low dropout, linear voltage regulator supplying the bottom 4 bits of the 8 bit SD/MMC card slot. The VSEL field (VSIM_DEDICATED[3:0]) can be programmed to provide output voltage of 1.0 V, 1.2 V, 1.3 V, 1.8 V, 2.8 V, or 3.0 V and can deliver up to 50mA. The default output voltage of this LDO as directed by the TPS65950 boot pins is 1.8V. 8.8.5 VMMC2 The VMMC2 rail uses the VMMC2.OUT rail from the TP65950. VMMC2 is adjustable from 1.85 to 3.15V and can deliver up to 100mA of current. VMMC2 is provided as an auxiliary voltage rail on P17, the Auxiliary Access Header. The proper setting of this rail is determined by the application and the HW supplied that connects to P17. 8.8.6 VDD_VMMC1 The VMMC1 LDO regulator is a programmable linear voltage converter that powers the MMC1 slot and includes a discharge resistor and overcurrent protection (short-circuit). This LDO regulator can also be turned off automatically when the MMC card extraction is detected. The VMMC1 LDO is powered from the main VBAT rail. The VMMC1 rail defaults to 3.0V as directed by the TPS65950 boot pins and will deliver up to 220mA. It can be set to 3.0V in the event 3V cards are being used. 8.8.7 CAM_2V8 This rail powers the optional camera module and uses the VAUX4.OUT rail from the TPS65950. VAUX4 is adjustable from .7 to 2.8V and can deliver up to 200mA of power. This railed should be set to 1.8V for proper operation of the camera module. See the camera module section for more information. 8.8.8 CAM_1V8 This rail powers the optional camera module and uses the VAUX3.OUT rail form the TPS65950. VAUX4 is adjustable form 1.5 to 2.8V and can deliver up to 100mA of power. This railed should be set to 1.8V for proper operation of the camera module. See the camera module section for more information. 8.8.9 USB_1V8 The VAUX2 LDO regulator is a programmable linear voltage converter that powers the 1.8V I/O rail of the USB PHY and includes a discharge resistor and overcurrent Page 59 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 protection (short-circuit). The VAUX2 LDO is powered from the main VBAT rail. The VMMC1 rail defaults to 3.0V as directed by the TPS65950 boot pins and will deliver up to 220mA. The voltage rail is labeled VDD_EHCI on the schematic. 8.8.10 EXP_VDD The EXP_VDD rail uses the VAUX1.OUT rail from the TP65950. EXP_VDD is adjustable from 2.5 to 3.0V and can deliver up to 200mA of current. EXP_VDD is provided as an auxiliary voltage rail on P13, the LCD Expansion Header. The proper setting of this rail is determined by the application and the HW supplied that connects to P13. 8.9 Other Signals This section describes other signals in the design that have not been categorized. 8.9.1 Boot Configuration The boot configuration pins on the TPS65950 determine the power sequence of the device. For the AM3730 support, the boot pin configuration is fixed at: o BOOT0 tied to VBAT o BOOT1 tied to Ground. 8.9.2 RTC Backup Battery An optional battery to backup for the Real Time Clock that is in the TPS65950 is provided for in the design. The board does not come equipped with the battery. The battery can be purchased from DigiKey or other component suppliers. When the battery is not installed, R66 must be installed. You must make sure that prior to installing the battery that R66 is removed. Refer to section 9.11 for information on the battery selection and installation. Page 60 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.9.3 Revision A2 Power Sequencing Based on the boot configuration pins, the TPS65950 knows the type of OMAP processor that it needs to support, in this case the processor. The voltages are ramped in a sequence that is compatible with the processor. Figure 27 is the sequence in which the power rails, clocks, and reset signal come up. Figure 27. Power Sequencing Page 61 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.9.4 Revision A2 Reset Signals The BeagleBoard uses three distinct reset circuits: o Warm Reset o Cold Reset o User Reset Figure 28 shows the connections for the Reset interfaces. U7A T P S 6 5 9 5 0 AM3730 U4B R61 P9 4.7K VIO_1V8 AH25 AF24 SYS_nRESPWRON SYS_nRESWARM/GPIO_30 VBAT IO_1P8 nRESPWRON nRESWARM VBAT PWRON A13 B13 nRESPWRON nRESWARM A11 PWRON 4.7K PROCESSOR VIO_1V8 R59 VIO_1V8 C12 nRESET R53 DNI 2 4 6 8 10 12 14 16 18 20 22 24 26 28 1 3 5 7 9 11 13 15 17 19 21 23 25 27 S2 0.1uF 5 1 U5A R42 10K 4 2 3 1 6 B3F-1000 SN74LVC2G07DCKR 2 Figure 28. Reset Circuitry 8.9.4.1 Warm Reset The warm reset is generated by the processor on power up. The nRESWARM signal is a bidirectional reset. When an internal reset occurs, nRESWARM goes low and resets all the peripherals and the TPS65950. The TPS65950 can be configured to perform a warm reset of the device to bring it into a known defined state by detecting a request for a warm reset on the NRESWARM pin. The minimum duration of the pulse on the nRESWARM pin should be two 32-kHz clock cycles. The nRESWARM output is open-drain; consequently, an external pullup resistor is required. There is no way for the user to generate a warm reset on the BeagleBoard. 8.9.4.2 Cold Reset On power up as shown in Figure 27, the TPS65950 generates nRESPWRON, power on reset. The signal from the TPS65950 is an output only and is not an open drain signal. By running the signal through a buffer, SN74LVC2G07, the signal becomes open drain, which requires a pullup on the signal. This will allow the nRESPWRON signal to be Page 62 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 pulled low, by pressing the reset switch S2, to force a reset to the AM3730 processor and to any device on the expansion card that require a reset. It also allows for the reset signal to be pulled low or held low for an extended time by circuitry on the expansion card if needed. 8.9.4.3 User Reset The USER RESET button can be used to request a Warm Reset from the processor. After initialization, this pin becomes an input to the processor. By pushing the Reset button, an interrupt is generated into the processor. The software that is run as a result of this can then do whatever housekeeping is required and then send the processor into a reset mode. 8.9.4.4 PWRON You will notice another signal on the TPS65950 called PWRON. This signal is referenced in the TPS65950 documentation. In the BeagleBoard design it is not used but it is pulled high to insure the desired operation is maintained. 8.9.5 mSecure Signal This signal provides for protection of the RTC registers in the TPS65950 be disabling that function via a control signal from the processor. For more information on the operation on the signal, please refer to the processor Technical Reference Manual. Page 63 of 164 REF: BB_SRM_xM 8.10 BeagleBoard-xM System Reference Manual Revision A2 Processor The heart of BeagleBoard is the DM3730 processor. Figure 29 is a high level block diagram of the processor. Figure 29. AM37x Block Diagram 8.10.1 Overview The DM3730 high-performance, multimedia application device and is integrated on TI's advanced 45-nm process technology. The processor architecture is configured with different sets of features in different tier devices. Some features are not available in the lower-tier devices. For more information, refer to the Technical Reference Manual (TRM).The architecture is designed to provide best-in-class video, image, and graphics processing sufficient to various applications. The processor supports high-level operating systems (OSs), such as: o Windows CE o Linux Page 64 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 o QNX o Symbian o Others This processor device includes state-of-the-art power-management techniques required for high-performance low power products. The DM3730 supports the following functions and interfaces on the BeagleBoard: o Microprocessor unit (MPU) subsystem based on the ARM Cortex-A8™ microprocessor o POP Memory interface o 4Gb MDDR (512Mbytes) o 24 Bit RGB Display interface (DSS) o SD/MMC interface o USB OTG interface o NTSC/PAL/S-Video output o Power management o Serial interface o I2C interface o I2S Audio interface (McBSP2) o Expansion McBSP1 o JTAG debugging interface 8.10.2 SDRAM Bus The SDRAM bus is not accessible on the BeagleBoard. Its connectivity is limited to the POP memory access on the top of the processor and therefore is only accessible by the SDRAM memory. The base address for the DDR SDRAM in the POP device is 0x8000 0000. If you look at the –xM schematic, you will notice on page 3 there are a lot of signals labeled NA0…65. These pins are located on the bottom of the processor. In the Rev C4 processor, these pins provided access to the SDRAM bus. However, in the case of the processor on the –xM, these there are no signals on these pins. 8.10.3 GPMC Bus The GPMC bus is not accessible on the BeagleBoard. Its connectivity is limited to the POP memory access on the top of the processor and therefore is only accessible by the NAND memory. The memory on the GPMC bus is NAND and therefore will support the classical NAND interface. The address of the memory space is programmable. Page 65 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 8.10.4 DSS Bus The display subsystem provides the logic to display a video frame from the memory frame buffer in SDRAM onto a liquid-crystal display (LCD) display via the DVI-D interface or to a standalone LCD panel via the LCD interface connectors. The logic levels of the LCD expansion connectors are 1.8V so it will require buffering of the signals to drive most LCD panels. The DSS is configured to a maximum of 24 bits, but can be used in lower bit modes if needed. 8.10.5 McBSP2 The multi-channel buffered serial port (McBSP) McBSP2 provides a full-duplex direct serial interface between the processor and the audio CODEC in the TPS65950 using the I2S format. Only four signals are supported on the McBSP2 port. Figure 30 is a depiction of McBSP2. Processor Figure 30. McBSP2 Interface 8.10.6 McBSP1 McBSP1 provides a full-duplex direct serial interface between the processor and the expansion interface. There are 6 signals supported on McBSP1, unlike the 4 signals on the other ports. Figure 31 is a diagram of McBSP1. Page 66 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Processor Figure 31. McBSP1 Interface 8.10.7 McBSP3 McBSP3 provides a full-duplex direct serial interface between the processor and the expansion interface. Figure 32 is a diagram of McBSP3. Processor Figure 32. McBSP3 Interface 8.10.8 Pin Muxing On the processor, the majority of pins have multiple configurations that the pin can be set to. In essence, the pin can become different signals depending on how they are set in the software. In order for the BeagleBoard to operate, the pins used must be set to the correct signal. In some cases, the default signal is the correct signal. Each pin can have a maximum of 8 options on the pin. This is called the pin mode and is indicated by a three Page 67 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 bit value (0:3). In the case of the signals going to the expansion connector, the settings required for those pins depends on how they are to be used. For an explanation of the options, please refer to the Expansion Header section. Each pin can be set to a different mode independent of the other pins on the connector. Table 4 is a list of all of the signals used on the processor for the BeagleBoard and the required mode setting for each pin. Where the default setting is needed, it will be indicated. The USER notation under mode indicates that this is an expansion signal and can be set at the discretion of the user. A FIXED indicates that there is only one function for that signal and that it cannot be changed, Table 4. Processor Pin Muxing Settings Signal Mode DSS MMC1 MMC2 UART3 GPMC UART1 I2C1 I2C2 I2C3 I2C4 JTAG TV_OUT SYS_nRESPWRON SYS_nRESWARM SYS_nIRQ SYS_OFF SYS_CLKOUT SYS_CLKOUT2 SYS_CLKREQ SYS_XTALIN GPIO_149 GPIO_150 McBSP1 McBSP2 McBSP3 GPIO_171 GPIO_172 Default Default User Default Default Default Default Default Default Default FIXED Default Default Default Default Default Default Default Default FIXED 4 4 Default User Default 4 4 Page 68 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 8.10.9 GPIO Mapping There are a number of GPIO pins from the processor that are used on the BeagleBoard design. Table 5 shows which of these GPIO pins are used in the design and whether they are inputs or outputs. While GPIO pins can be used as interrupts, the table only covers the GPIO pin mode. If it is an interrupt, then it is covered in the interrupt section. Table 5. OMAP PIN AA9 W8 AG9 J25 AE21 Processor GPIO Pins INT/GPIO I/O Signal USAGE GPIO_149 GPIO_150 GPIO_23 GPIO_170 GPIO_7 O O I O I LED_GPIO149 LED_GPIO149 MMC1_WP DVI_PUP SYSBOOT_5 Controls User LED0 Controls User LED1 SD/MMC card slot Write protect Controls the DVI-D interface. A Hi = DVI-D enabled. Used to put the device in the boot mode or as a user button input Other signals, such as those that connect to the expansion connector, may also be set as a GPIO pin. For information on those, refer to the Expansion Connector section. 8.10.10 Interrupt Mapping There are a small number of pins on the processor that act as interrupts. Some of these interrupts are connected to the TPS65950 and their status is reflected through the main TPS65950 interrupt. Table 6 lists the interrupts. Table 6. TPS65950 Pin P12 Processor PIN AF26 AH8 Processor Interrupt Pins INT/GPIO USAGE SYS_nIRQ GPIO_29 Interrupt from the TPS65950 SD Write protect lead. Can be polled or set to an interrupt. MMC1 card detect input. Goes to the processor over the SYS_nIRQ pin. GPIO0 Page 69 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.11 Revision A2 POP Memory Device The processor uses what is called POP (Package-on-Package) memory. The memory is a MCP (Multi Chip Package) that contains a dual Mobile DDR SDRAM stack. Figure 33 shows the POP Memory concept. Figure 33. POP Memory The Memory device mounts on top of the processor. The configuration used on the board is a 200MHz 4Gb MDDR SDRAM device from Micron. 8.12 System Clocks There are three main clocks needed for the operation of the board, 32KHz, 26MHz and McBSP_CLKS. Figure 34 shows the components that make up the System Clocks. There are additional clocks needed elsewhere in the system, such as USB HUB, but those are discussed in separate sections. VIO_1V8 OSC_EN R55 4.7K C85 0.1uF,10V Y1 U7A +VCC COM/CASE OUT TPS65950 4 3 26MHZ R56 33 HFCLK_26MHz R47 33 HFCLKOUT OSC_26MHZ_EAE OSC_EN R51 33 C102 22PF T2_XOUT 2 2 NC Y3 32KHz Cry stal CLK256FS A14 R12 C6 D7 G10 D13 P15 P16 N10 HFCLKIN HFCLKOUT CLKEN CLKEN2 CLKREQ CLK256FS 32KXOUT 32KXIN 32KCLKOUT 1 1 C103 22PF T2_XIN Processor OMAP3730_ES1.0 AF25 AE17 AE25 T21 U4B SYS_CLKREQ/GPIO_1 SYS_XTALIN SYS_32K McBSP_CLKS Figure 34. System Clocks Page 70 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 8.12.1 32KHz Clock The 32KHz clock is needed for the TPS65950 and the processoe and is provided by the TPS65950 via the external 32KHz crystal, Y2. The TPS65950 has a separate output from the crystal to drive the processor that buffers the resulting 32-kHz signal and provides it as 32KCLKOUT, which is provided to the processor on ball AE25. The default mode of the 32KCLKOUT signal is active, but it can be disabled if desired under SW control. The 32.768-kHz clock drives the RTC embedded in the TPS65950. The RTC is not enabled by default; the host processor must set the correct date and time to enable the RTC. 8.12.2 26MHz Clock This section describes the 26MHz clock section of the BeagleBoard. 8.12.2.1 26MHz Source The BeagleBoard is designed to support two suppliers of the 26MHz oscillator. The 26MHz clock is provided by an onboard oscillator, Y1. The TPS65950 receives the external HFCLKIN signal on ball A14 and uses it to synchronize or generate the clocks required to operate the TPS65950 subsystems. The TPS65950 must have this clock in order to function to the point where it can power up the BeagleBoard. This is the reason the 26MHz clock is routed through the TPS65950. 8.12.2.2 TPS65950 Setup When the TPS65950 enters an active state, the Processor must immediately indicate the HFCLKIN frequency (26 MHz) by setting the HFCLK_FREQ bit field (bits [1:0]) in the CFG_BOOT register of the TPS65950. HFCLK_FREQ has a default of being not programmed, and in that condition, the USB subsection does not work. The three DCDC switching supplies (VIO, VDD1, and VDD2) operate from their free-running 3-MHz (RC) oscillators, and the PWR registers are accessed at a default 1.5-M byte. HFCLK_FREQ must be set by the processor during the initial power-up sequence. On the BeagleBoard, this is done by the internal boot ROM on startup. 8.12.2.3 Processor 26MHz The 26MHz clock for the processor is provided by the TPS65950 on ball R12 through R38, a 33 ohm resistor is providing to minimize any reflections on the clock line. The clock signal enters via ball AE17 on the PROCESSOR. Page 71 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 8.12.3 McBSP_CLKS An additional clock is also provided by the TPS65950 called McBSP_CLKS. This clock is provided to the PROCESSOR in order to insure synchronization of the I2S interface between the processor and the TPS65950. 8.13 USB OTG Port The BeagleBoard has a USB OTG (On-the-Go) port. It can be used as an OTG port, Client port, or Host port. The main use is as a client port, as that is the mode that will supply the power needed to power the BeagleBoard. With the addition of the USB Host ports, the need to use three OTG port as a Host, is not really needed. NOTE: In order to use the OTG in the Host mode, the BeagleBoard must be powered from the DC supply. 8.13.1 USB OTG Overview USB OTG is a supplement to the USB 2.0 specification. The standard USB uses a master/slave architecture, a USB host acting as a master and a USB peripheral acting as a slave. Only the USB host can schedule the configuration and data transfers over the link. The USB peripherals cannot initiate data transfers, they only respond to instructions given by a host. USB OTG works differently in that gadgets don't need to be pure peripherals because they can sometimes act as hosts. An example might be connecting a USB keyboard or printer to BeagleBoard or a USB printer that knows how to grab documents from certain peripherals and print them. The USB OTG compatible devices are able to initiate the session, control the connection and exchange Host/Peripheral roles between each other. The USB OTG supplement does not prevent the use of a hub, but it describes role swapping only in the case of a one-to-one connection where two OTG devices are directly connected. If a standard hub is used, the supplement notes that using it will lead to losing USB OTG role-swap capabilities making one device as the Default-Host and the other as the Default-Peripheral until the hub is disconnected. The combination of the processor and the TPS65950 allows the BeagleBoard to work as an OTG device if desired. The primary mode of operation however, is intended to be a client mode in order to pull power from the USB host which is typically a PC. As the Rev B does not have a Host USB port, this port will be used as a Host port in many applications. Page 72 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 8.13.2 USB OTG Design Figure 34 is the design of the USB OTG port on the BeagleBoard. 0,0603 R8 T11 T10 R11 J1 JMP D1 D2 PGB0010603MR C3 D3 VB DD+ ID G1 6 G3 7 D4 0.1uF,10V PGB0010603MR PGB0010603MR G2 P1 1 2 3 4 5 G5 DN DP ID mini USB-AB G4 DATA0 DATA1 DATA2 DATA3 DATA4 DATA5 DATA6 DATA7 USB_CLIENT / OTG PORT 8 VBUS_5V0 PGB0010603MR VBUS C86 R57 K14 K13 J14 J13 G14 G13 F14 F13 TPS65950 UCLK STP DIR NXT 9 USB0HS_DAT0 USB0HS_DAT1 USB0HS_DAT2 USB0HS_DAT3 USB0HS_DAT4 USB0HS_DAT5 USB0HS_DAT6 USB0HS_DAT7 VBUS_5V0 U7A 2 4 4 4 4 4 4 4 4 L15 L14 L13 M13 USB0HS_CLK USB0HS_STP USB0HS_DIR USB0HS_NXT 1 + 4 4 4 4 4.7uF,6.3V,0603 Figure 35. USB OTG Design 8.13.3 OTG ULPI Interface ULPI is an interface standard for high-speed USB 2.0 systems. It defines an interface between USB link controller (processor) and the TPS65950 that drives the actual bus. ULPI stands for UTMI+ low pin interface and is designed specifically to reduce the pin count of discrete high-speed USB PHYs. Pin count reductions minimize the cost and footprint of the PHY chip on the PCB and reduce the number of pins dedicated to USB for the link controller. . Unlike full- and low-speed USB systems, which utilize serial interfaces, high-speed requires a parallel interface between the controller and PHY in order to run the bus at 480Mbps. This leads to a corresponding increase in complexity and pin count. The ULPI used on the BeagleBoard keeps this down to only 12 signals because it combines just three control signals, plus clock, with an 8-bit bi-directional data bus. This bus is also used for the USB packet transmission and for accessing register data in the ULPI PHY. 8.13.3.1 Processor Interface The controller for the ULPI interface is the Processor. It provides all of the required signals to drive the interface. Table 7 describes the signals from the processor that are used for the USB OTG interface. Page 73 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Table 7. Revision A2 Processor ULPI Interface Signal Description Type Ball hsusb0_clk hsusb0_stp hsusb0_dir hsusb0_nxt hsusb0_data0 hsusb0_data1 hsusb0_data2 hsusb0_data3 hsusb0_data4 hsusb0_data5 hsusb0_data6 hsusb0_data7 Dedicated for external transceiver 60-MHz clock input from PHY Dedicated for external transceiver Stop signal Dedicated for external transceiver Data direction control from PHY Dedicated for external transceiver Next signal from PHY Transceiver Bidirectional data bus Transceiver Bidirectional data bus Transceiver Bidirectional data bus Transceiver Bidirectional data bus Transceiver Bidirectional data bus Transceiver Bidirectional data bus Transceiver Bidirectional data bus Transceiver Bidirectional data bus I O I I I/O I/O I/O I/O I/O I/O I/O I/O T28 T25 R28 T26 T27 U28 U27 U26 U25 V28 V27 V26 8.13.3.2 TPS65950 Interface The TPS65950 USB interfaces to the Processor over the ULPI interface. Table 8 is a list of the signals used on the TPS65950 for the ULPI interface. Table 8. Signal UCLK STP DIR NXT DATA0 DATA1 DATA2 DATA3 DATA4 DATA5 DATA6 DATA7 TPS65950 ULPI Interface Description High speed USB clock High speed USB stop High speed USB dir High speed USB direction High speed USB Data bit 0 High speed USB Data bit 0 High speed USB Data bit 0 High speed USB Data bit 0 High speed USB Data bit 0 High speed USB Data bit 0 High speed USB Data bit 0 High speed USB Data bit 0 Type Ball I/O I O O I/O I/O I/O I/O I/O I/O I/O I/O L15 L14 L13 M1 K14 K13 J14 J13 G14 G13 F14 F13 8.13.4 OTG Charge Pump When the TPS65950 acts as an A-device, the USB charge pump is used to provide 4.8 V/100 mA to the VBUS pin. When the TPS65950 acts as a B-device, the USB charge pump is in high impedance. If used in the OTG mode as an A-device, the BeagleBoard will need to be powered from the DC supply. If acting as a B-device, there will not be a voltage source on the USB OTG port to drive the BeagleBoard. Table 9 describes the charge pump pins. Page 74 of 164 REF: BB_SRM_xM Table 9. Signal CP.IN CP.CAPP CP.CAPM CP.GND BeagleBoard-xM System Reference Manual Revision A2 USB OTG Charge Pump Pins Description The charge pump input voltage. Connected to VBAT. The charge pump flying capacitor plus. The charge pump flying capacitor minus. The charge pump ground. Type Ball Power O O GND R7 L14 T6 R6 The charge pump is powered by the VBAT voltage rail. The charge pump generates a 4.8-V (nominal) power supply voltage to the VBUS pin. The input voltage range is 2.7 V to 4.5 V so the 4.2V VBAT is within this range. The charge pump operating frequency is 1 MHz. The charge pump integrates a short-circuit current limitation at 450 mA. 8.13.5 OTG USB Connector The OTG USB interface is accessed through the miniAB USB connector. If you want to use the OTG port as a USB Host, pin 4 of the connector must be grounded. The -xM Rev A version of Beagle provides jumper pad, J6 that allows for a small piece of solder to be placed on the pads to perform this function. It should be noted that with the USB Host port on the -xM Rev A Beagle, the need to convert the OTG port to a host mode is greatly diminished. 8.13.6 OTG USB Protection Each lead on the USB port has ESD protection. In order for the interface to meet the USB 2.0 Specification Eye Diagram, these protection devices must be low capacitance. 8.14 Onboard USB HUB A new feature of the –xM board is the inclusion of an onboard USB 4 port hub with an integrated 10/100 Ethernet. This section describes the design of the HUB and the interface to the processor. This allows for the support of LS and FS USB devices without the need for an external USB HUB. Figure 36 is a high level block diagram of the system design of the integrated HUB. Page 75 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 Figure 36. USB HUB Block Diagram The following section covers each of the key function in the overall design. o o o o o Power HS USB PHY HUB USB Port Power Ethernet 8.14.1 Power The power for the HUB is provided by two sources. Figure 37 is the design of the HUB power circuitry. The HUB_3V3 rail, the main supply rail for the HUB, is provided by U16, a TL1963A LDO. Power for the LDO is provided by the DC_5V_USB rail from the overvoltage protection circuit. The LDO is set to provide 3.3V and is set by R111 and R113. This rail can be turned on or off from the processor by using the I2C bus to communicate to the TPS65950. By default, the LDO is turned off. The TPS65950 provides the USB_1V8 rail which is used by the USB PHY. The processor can turn on or off this rail by communicating with the TPS65950 via the I2C bus. Page 76 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 R159 R157 4.7K 4.7K VIO_1V8 USB_1V8 U7A AM37xx_ES1.0 J21 K21 I2C1_SDA I2C1_SCL D4 D5 TPS65950 VAUX2.OUT I2C.CNTL.SDA I2C.CNTL.SCL U4B LEDA/VIBRA.P M3 F15 DC_5V_USB VBAT HUB_3V3 U16 2 1 3 IN OUT SHDN GND GND ADJ TL1963A R120 4 C177 6 5 U16_FB D14 LTST-C190GKT C211 USBLED_R GRN 200K,1%,0603 4.7uF,6.3V,0603 4.7uF,6.3V,0603 R111 56.2K,1% R113 32.4K,1% USB ACTIVE R136 330 Figure 37. HUB Power Circuitry A green LED, D14, indicates that power is applied to the HUB circuitry. 8.14.2 HS USB PHY The configuration of the HS USB PHY is basically the same as on the Rev C4 design. A PHY is required between the processor ULPI interface and the USB HUB. Figure 39 shows the processor and PHY interface. Page 77 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 USB_1V8 R98 0,0603 HSUSB2_D0 HSUSB2_D1 HSUSB2_D2 HSUSB2_D3 HSUSB2_D4 HSUSB2_D5 HSUSB2_D6 HSUSB2_D7 GPIO_56 HSUSB2_CLK AF7 AG7 AH7 AG8 AH8 AB2 V3 Y2 Y3 Y4 AA3 R8 AE7 U14 29 31 2 1 3 4 5 6 7 9 10 13 16 15 27 26 25 STP DIR NXT CLKOUT DATA0 DATA1 DATA2 DATA3 DATA4 DATA5 DATA6 DATA7 SPK_R SPK_L RESETB REFCLK XO USB3320 VBUS DM DP ID RBIAS REFSEL0 REFSEL1 REFSEL2 VDD3.3 VDDIO VDD1.8_1 VDD1.8_0 CPEN VBAT NC GND 22 19 18 23 24 8 11 14 20 32 30 28 17 21 12 33 USB33_VBUS R99 USB33_ID USB33_RBIAS R100 R102 10K,DNI USBDM0 USBDP0 0 8.06K_1%_0603 USB33_VDD3.3 L12 USB_1V8F USB_1V8 1 2 C165 30MHZ_50mA C205 C167 0.1uF,10V C206 C164 0.1uF,10V 4.7uF,6.3V,0603 0.1uF,10V 10uF,CER,0805,6.3V (QFN) R103 10K 4.7uF,6.3V,0603 C166 U4B HSUSB2_TLL_STP HSUSB2_TLL_DIR HSUSB2_TLL_NXT HUB_3V3 CLKOUT OMAP3730_ES1.0 HUB_3V3 C169 C168 4.7uF,6.3V,0603 0.1uF,10V Figure 38. USB PHY Design The interface to the processor is the HSUSB2 interface. The signals used on this interface are contained in Table 10. Table 10. Signal Hsusb2_clk Hsusb2_stp Hsusb2_dir Hsusb2_nxt Hsusb2_data0 Hsusb2_data1 Hsusb2_data2 Hsusb2_data3 Hsusb2_data4 Hsusb2_data5 Hsusb2_data6 Hsusb2_data7 Gpio_147 USB Host Port OMAP Signals Description External transceiver 60-MHz clock output to PHY External transceiver Stop signal Transceiver data direction control from PHY Next signal from PHY Bidirectional data bus signal for 12-pin ULPI operation Bidirectional data bus signal for 12-pin ULPI operation Bidirectional data bus signal for 12-pin ULPI operation Bidirectional data bus signal for 12-pin ULPI operation Bidirectional data bus signal for 12-pin ULPI operation Bidirectional data bus signal for 12-pin ULPI operation Bidirectional data bus signal for 12-pin ULPI operation Bidirectional data bus signal for 12-pin ULPI operation Enable/reset line to the USB PHY. Input/Output O O I I I/O I/O I/O I/O I/O I/O I/O I/O O Page 78 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 The husb2_clk signal is an output only and is used to support a HS USB PHY that supports an input clock mode. The SMSC PHY device supports this mode and is used on the Beagle. The PHY used in the design is a USB3320 series device from SMSC. The USB3320 is a highly integrated Hi-Speed USB2.0 Transceiver (PHY) that meets all of the electrical requirements to be used as a Hi-Speed USB Host. In this design, only the host mode of operation is being supported as it is used to connect to the HUB on the board. In order to interface to the processor, the device must be used in the 60MHz clock mode. This is done by tying the CLKOUT signal on the USB PHY to VIO_1V8. On -XM Rev A, a zero ohm series resistor was added. This is not required, but was added as a “just in case” option if the CLKOUT signal was a source of noise in the PHY. It was proven not to be the case. The clock for the PHY is derived from the 60MHz signal generated by the processor. All of the signals and their functions align with the descriptions found in the processor interface section. The USB3322 device requires two voltages, the USB_1V8 rail to power the I/O rails and the HUB_3V3 to power the rest of the device. The 3.3V rail for the device is generated internally and requires a filter and bypass cap to be connected externally. The USB_1V8 rail is derived from the VAUX2 rail supplied by the TPS65950 PMIC. The RBIAS block in the PHY consists of an internal bandgap reference circuit used for generating the driver current and the biasing of the analog circuits. This block requires an external 8.06KΩ, 1% tolerance, reference resistor connected from RBIAS to ground. The nominal voltage at RBIAS is 0.8V and therefore the resistor will dissipate approximately 80µW of power. As we are not using this device to support the OTG protocol but instead as a host device, we ground the ID pin to force it into a Host mode at all times. The USB3322 transceiver fully integrates all of the USB termination resistors on both DP and DM. This includes 1.5kΩ pull-up resistors, 15kΩ pull-down resistors and the 45Ω high speed termination resistors. These resistors require no tuning or trimming. 8.14.3 USB HUB The key component in the HUB design is a SMSC LAN9514 USB HUB plus Ethernet device. Figure 40 is the HUB design. Page 79 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 HUB_3V3 HUB_3V3A C187 1uF,10V VDD18CORE 15 38 0.1uF,10V 0.1uF,10V L11 1 2 2.0 Amp/0.05 DCR VDD18ETHPLL VDD18USBPLL 48 62 VDD18CORE VDD18CORE VDD18ETHPLL VDD18USBPLL VSS(FLAG) 65 Upstream HUB_3V3 C197 C196 R101 R109 100K HUB_VBUS 11 USRBIAS 63 VBUS_DET USBDP0 USBDM0 USBRBIAS 0.1uF,10V12K,1% USBDM2 USBDP2 PRTCTL2 USBDM3 USBDP3 PRTCTL3 USBDM4 USBDP4 PRTCTL4 USBDM5 USBDP5 PRTCTL5 26 EEDI HUB_3V3 AUTOMDIX_EN 12 XI XO HUB_3V3 R112 R129 R128 R108 1M R107 xtal2-216x60-hcm49 1 25.000MHz C178 33pF EEDO EECS EECLK RXP RXN TXP TXN AUTOMDIX_EN GPIO + Misc. nHUB_RESET 0.1uF,10V C174 U18B SN74LVC2G06DCKR 41 13 34 40 47 100K 4 EEPROM EXRES HUB_3V3 R105 3 USBDM0 1 2 14 USBDM2 USBDP2 3 4 16 USBDM_2 USBDP_2 6 7 17 USBDM_3 USBDM4 USBDP_3 USBDP4 8 9 18 USBDM5 USBDM_4 USBDP_4 USBDP5 25 24 23 Ethernet HUB_EXRES50 R63 12.4K,1%,0603 HUB_3V3 3 HUB_RESET USBDP0 Dow nstream 1uF,10V R118 10K 59 58 0.1uF,10V C195 C183 0.1uF,10V C194 C181 0.1uF,10V 0.1uF,10V 0.1uF,10V C182 C185 5 10 49 51 54 57 64 0.1uF,10V C193 C180 VDD33A VDD33A VDD33A VDD33A VDD33A VDD33A VDD33A 0.1uF,10V C192 C184 4.7uF,6.3V,0603 VDD33IO VDD33IO VDD33IO VDD33IO VDD33IO 0.1uF,10V C191 19 27 33 39 46 U15 Pow er 0.1uF,10V C176 C186 0.1uF,10V C175 C190 4.7uF,6.3V,0603 0.1uF,10V HUB_3V3 L10 1 2 2.0 Amp/0.05 DCR 61 60 10K HUB_nTRST28 10K HUB_TMS 29 10K HUB_TDI 30 31 10K HUB_TCK 32 TEST1 TEST2 TEST3 TEST4 nFDX_LED/GPIO0 nLNKA_LED/GPIO1 nSPD_LED/GPIO2 GPIO3 GPIO4 GPIO5 GPIO6 GPIO7 n_RESET Clocks XI CLK24_EN XO nTRST TMS TDI TDO TCK CLK24_OUT 52 53 RXP RXN 55 56 TXP TXN 20 21 22 35 36 37 42 43 44 CLK24_EN 45 R106 10K JTAG 2 LAN9514 qf n64-11x27-smsc Y4 C179 33pF Figure 39. USB HUB Design The LAN9514/LAN9514i is a high performance Hi-Speed USB 2.0 hub with a 10/100 Ethernet controller. The LAN9514/LAN9514i contains an integrated USB 2.0 hub, four integrated downstream USB 2.0 PHYs, an integrated upstream USB 2.0 PHY, a 10/100 Ethernet PHY, a 10/100 Ethernet Controller. The main power supply for the LAN9514 is the HUB_3V3 supplied by the dedicated power regulator. Filtering is required on all input pins. A 1.8V core voltage is derived form an internal LDO and requires external filtering. Page 80 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 The LAN9514 requires an external 25MHZ crystal to generate the required internal clocks. The optional 24MHz clock output is not used on the board and is disabled. The AUTOMIDX feature is enabled which allows for auto polarity detection. This enables the port to automatically switch the TX and RX leads if needed. 8.14.4 USB Port Connectors There a two dual port type A USB connectors used on the –xM board each one provides connections for four signals, DP, DM, VBUS, and Ground. You will notice that there are no external ESD devices on the connector. The ESD protection is integrated into the USB HUB. Figure 41 is the design of the power control for each USB host port. Each port can be turned on or off from the LAN9514 over the USB interface. U13, a TPS2045, is a four port FET with over current detection. The overcurrent detect output is tied to the enable pin from the LAN9514. In an over current condition the signal is immediately turned off without waiting for the processor to turn off the power. The LAN9514 detects the overcurrent condition and keeps the over current condition turned off.. DC_5V_USB U13 U15 USBDM2 USBDP2 PRTCTL2 USBDM3 USBDP3 PRTCTL3 USBDM4 USBDP4 PRTCTL4 USBDM5 USBDP5 PRTCTL5 1 2 14 3 4 16 6 7 17 8 9 18 100UF 100UF 100UF VBUS1 USBDM_1 USBDP_1 VBUS2 USBDM_2 USBDP_2 VBUS3 USBDM_3 USBDP_3 VBUS4 USBDM_4 USBDP_4 C170 100UF 0.1uF,10V C163 + C173 C162 + C172 C161 + A1 A2 A3 A4 B1 B2 B3 B4 P14 USB-A Conn. VBUSA SHIELD DASHIELD DA+ GNDA SHIELD VBUSB DBSHIELD DB+ GNDB A1 A2 A3 A4 B1 B2 B3 B4 P16 USB-A Conn. VBUSA SHIELD DASHIELD DA+ GNDA SHIELD VBUSB DBSHIELD DB+ GNDB MH1 MH2 MH3 MH4 MH1 MH2 MH3 MH4 Figure 40. USB Port Power Design Page 81 of 164 ESD_RING LAN9514 C160 + 1 5 TPS2054BD VBUS1 VBUS2 VBUS3 VBUS4 0.1uF,10V EN1 EN2 EN3 EN4 15 14 11 10 16 13 12 9 C171 IN2 GND GND 3 4 7 8 OUT1 OUT2 OUT3 OUT4 OC1 OC2 OC3 OC4 0.1uF,10V 6 IN1 0.1uF,10V 2 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 Each USB Host port has its own dedicated FET and power control. A 100uf capacitor is connected to each USB power port for added surge current capabilities. A .1uf capacitor 8.14.5 Ethernet Figure 41 is the circuitry that applies to the Ethernet interface on the board. The LAN9514 device while performing the function of the HUB also contains the Ethernet controller. TXP TXN nFDX_LED/GPIO0 nLNKA_LED/GPIO1 nSPD_LED/GPIO2 52 53 RXP RXN 55 56 TXP TXN 20 21 22 nLNKA nSPD R104 R50 49.9,1% R116 HUB_3V3 P15 3 1 2 7 8 6 nSPDR 11 12 9 10 15 16 17 18 nLNKAR TCT_RCT 330 330 HUB_3V3A 10,1% R117 RXP RXN 49.9,1% R115 U15 49.9,1% R114 LAN9514 49.9,1% R110 HUB_3V3 TCT TD+ TDRD+ RD- GND1 RCT GND2 Y ELC SHD1 Y ELA SHD2 GRNC GRNA GRN+ GRNY ELY EL+ 4 5 13 14 ETHER R119 0,1210 C198 0.022uF,10V Figure 41. USB Based Ethernet Design The 10/100 Ethernet controller provides an integrated Ethernet MAC and PHY which are fully IEEE 802.3 10BASE-T and 802.3u 100BASE-TX compliant. A connector, P15, with integrated magnetics is used to provide the physical interface off the board. The Ethernet features auto polarity correction and Auto-MIDX. Page 82 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.15 Revision A2 microSD The board provides a single microSD interface. Its primary use is for providing the boot source for SW. Unlike the Rev C4, it cannot be used for the typical SDIO or MMC functions. Figure 42 is the microSD interface design on the BeagleBoard. U4A MMC1_DAT2 MMC1_DAT3 MMC1_CMD MMC1_CLK MMC1_DAT0 MMC1_DAT1 R74 R73 N25 P28 M27 N28 R16 C144 C145 0.1uF,10V 10uF,CER,0805,6.3V VIO_1V8 R135 10K 10K 10K R77 R76 R72 10K C2 P12 10K TPS65950 VMMC1.OUT CD1 10K U7A 10K R75 VDD_MMC1 1 2 3 4 5 6 7 8 33 N27 N26 PROCESSOR P7 DAT2 GND CD/DAT3 CD CMD GND3 VDD GND4 CLOCK TBD1 VSS TBD2 DAT0 TBD3 DAT1 microSD 9 10 11 12 13 14 15 SCHA2B0300 Figure 42. microSD Interface 8.15.1 microSD Power The microSD connector is supplied power from the TPS65950 using the VMMC1 rail. The default setting on this rail is 3.0V as set by the Boot ROM and under SW control, can be set to 1.80V for use with 1.8V cards. The maximum current this rail can provide is 220mA as determined by the TPS65950 regulator. Maximum current can be limited by the overall current available from the USB interface of the PC. 8.15.2 Processor Interface There are no external buffers required for the microSD operation. The processor provides all of the required interfaces for the microSD interface. Table 11 provides a description of the signals on the MMC card. Table 11. Signal Name MMC1_CLK MMC1_CMD MMC1_DAT(0..7) SD/MMC OMAP Signals Description SD/MMC Clock output. SD/MMC Command pin SD/MMC Data pins I/O Pin O I/O I/O N28 M27 N27,N26,N25,P28,P27, P26,R27,R25 Page 83 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 8.15.3 Card Detect When a card is inserted into the connector, the Card Detect pin is grounded. This is detected on pin P12 of the TPS65950. An interrupt, if enabled, is sent to the processor via the interrupt pin. The SW can be written such that the system comes out of sleep or a reduced frequency mode when the card is detected. 8.15.4 Booting From SD/MMC Cards The ROM code supports booting from the microSD cards with some limitations: o Support for SD cards compliant with the Multimedia Card System Specification v4.2 from the MMCA Technical Committee and the Secure Digital I/O Card Specification v2.0 from the SD Association. Including high-capacity (size >2GB) cards: HC-SD and HC MMC. o 3-V power supply, 3-V I/O voltage on port 1 o Initial 1-bit MMC mode, 4-bit SD mode. o Clock frequency: – Identification mode: 400 kHz – Data transfer mode: 20 MHz o Only one card connected to the bus o FAT12/16/32 support, with or without master boot sector (MBR). The high-speed microSD host controllers handle the physical layer while the ROM code handles the simplified logical protocol layer (read-only protocol). A limited range of commands is implemented in the ROM code. The MMC/SD specification defines two operating voltages for standard or high-speed cards. The ROM code only supports standard operating voltage range (3-V). The ROM code reads out a booting file from the card file system and boots from it. Page 84 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.16 Revision A2 Audio Interface The BeagleBoard supports stereo in and out through the TPS65950 which provides the audio CODEC. Figure 43 is the Audio circuitry design on the BeagleBoard. INTER_HSOLR58 47uF,CER 33 CONN_HSOL C87 1 3 INTER_HSORR60 47uF,CER 33 CONN_HSOR C88 2 HSOL HSOL HSOR HSMIC.P HSMIC.M B4 HSOR B5 E3 F3 C89 HSMIC.P HSMIC.M D8 47pF C92 100pF MIC.MAIN.P MIC.MAIN.M MIC.SUB.P/DIG.MIC.0 MIC.SUB.M/DIG.MIC1 AUXL AUXR P5 AUDIO_OUT E2 F2 MIC.MAIN.P MIC.MAIN.M G2 H2 DIG.MIC.0 DIG.MIC.1 47pF C93 100pF C94 100PF C97 100PF C95 100PF C96 100PF AUXL AUXR F1 G1 D9 C90 PGB0010603MR TPS65950 PGB0010603MR U7A C98 C99 0.1uF,10V 1 3 CONN_AUXL P6 CONN_AUXR 0.1uF,10V C100 D10 AUDIO_IN 2 D11 PGB0010603MR 47pF PGB0010603MR 47pF C101 Figure 43. Audio Circuitry 8.16.1 Processor Audio Interface There are five McBSP modules called McBSP1 through McBSP5 on the AM3730. McBSP2 provides a full-duplex, direct serial interface between CODEC inside the TPS65950. It supports the I2S format to the TPS65950. In Table 12 are the signals used on the processor to interface to the CODEC. Table 12. Signal Name mcbsp2_dr mcbsp2_dx mcbsp2_clkx mcbsp2_fsx Mcbsp_clks Processor Audio Signals Description Received serial data Transmitted serial data Combined serial clock Combined frame synchronization External clock input. Used to synchronize with the TPS65950 I/O Pin I I/O I/O I/O I R21 M21 N21 P21 T21 Page 85 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 8.16.2 TPS65950 Audio Interface The TPS65950 acts as a master or a slave for the I2S interface. If the TPS65950 is the master, it must provide the frame synchronization (I2S_SYNC) and bit clock (I2S_CLK) to the processor. If it is the slave, the TPS65950 receives frame synchronization and bit clock. The TPS65950 supports the I2S left-justified and right-justified data formats, but doesn’t support the TDM slave mode. In Table 13 are all the signals used to interface to the processor. Table 13. Signal Name I2S.CLK I2S.SYNC I2S.DIN I2S. DOUT CLK256FS Processor Audio Signals Description Clock signal (audio port) Synchronization signal (audio port) Data receive (audio port) Data transmit (audio port) Synchronization frame sync to the AM3730 I/O Pin I/O IO I O O L3 K6 K4 K3 D13 A new feature on the –xM is the ability to access the audio signals for use on an external add on board. If this feature is to be used, you must disable via SW this interface on the TPS65950. 8.16.3 Audio Output Jack A single 3.5mm jack is provided on BeagleBoard to support external stereo audio output devices such as headphones and powered speakers. This interface is not amplified and may require the use of amplified speakers in certain instances. 8.16.4 Audio Input Jack A single 3.5mm jack is supplied to support external audio inputs including stereo or mono. If a microphone is o be used, it may require additional amplification of the signal for proper use. Page 86 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.17 Revision A2 DVI-D Interface The LCD interface on the processor is accessible from the DVI-D interface connector on the board. Figure 44 is the DVI-D interface design. AUX_3V3 L7 1 2 FERRITE, MMZ1608R301A L8 1 2 FERRITE, MMZ1608R301A L9 1 2 FERRITE, MMZ1608R301A DVI_PVDD C152 0.1uF,10V TVDD C153 0.1uF,10V C154 0.1uF,10V DVI_DVDD C155 0.1uF,10V VIO_1V8 3 8 7 6 5 4 3 RP4H 8 AH26 AG26 AF18 AF19 AE21 AF21 RP5A RP5B RP5C RP5D RP5E RP5F 1 2 3 4 5 6 16 15 14 13 12 11 RP4G 10 10 10 10 10 10 7 RP4E 5 11 10 10 10 12 10 AUX_3V3 R90 R91 R93 R94 R95 R96 R97 D28 E27 D26 D27 DVI_DEN DVI_PUP 10K 10K 1K 10K ISEL 10 13 BSEL DVI_DSEL 15 14 RES_0_0402,DNI RES_0_0402,DNI RES_0_0402,DNI DK3 DK2 DK1 6 7 8 1 33 12 29 23 18 U11 63 62 61 60 59 58 55 54 53 52 51 50 47 46 45 44 43 42 41 40 39 38 37 36 57 56 2 DVI_VSY NC 5 DVI_HSY NC 4 3 PD0 PD1 PD2 PD3 PD4 PD5 PD6 PD7 PD8 PD9 PD10 PD11 PD12 PD13 PD14 PD15 PD16 PD17 PD18 PD19 PD20 PD21 PD22 PD23 IDCK+ IDCKDE VSY NC HSY NC VREF 3 P12 TXD2TXD2+ TXD2TXD2+ 30 31 3 1 2 15 16 TXD1TXD1+ TXD1TXD1+ AUX_3V3 27 28 6 4 5 DVI_+5v HTPLG TXD0TXD0+ TXC+ TXC- 9 24 25 HTPLG R86 10K TXD0TXD0+ TXC+ TXCAUX_3V3 22 21 TVDD R88 R87 510 1K PD ISEL/RESET TFADJ DKEN RSVD2 NC BSEL/SCL DSEL/SDA DK3 DK2 DK1 MSEN TFP410 DVI_UP Insures that the DVI-D is powered down at powerup. RP4F 6 DVI_CLK+ 9 10 t 100Ma 8.06K_1%_0603 DVI_DATA0 DVI_DATA1 DVI_DATA2 DVI_DATA3 DVI_DATA4 DVI_DATA5 DVI_DATA6 DVI_DATA7 DVI_DATA8 DVI_DATA9 DVI_DATA10 DVI_DATA11 DVI_DATA12 DVI_DATA13 DVI_DATA14 DVI_DATA15 DVI_DATA16 DVI_DATA17 DVI_DATA18 DVI_DATA19 DVI_DATA20 DVI_DATA21 DVI_DATA22 DVI_DATA23 DVDD DVDD DVDD TVDD TVDD PVDD R85 14 10 13 10 12 10 11 10 10 10 9 10 16 10 15 10 14 10 13 10 12 10 11 10 10 10 9 10 16 10 15 10 14 10 13 10 9 10 10 10 11 10 12 10 13 10 14 10 RT1 19 35 34 49 11 TFADJ 18 17 19 9 7 8 11 10 12 DAT2DAT2+ DAT2_S MTG1 SCL SDA MTG2 DAT1DAT1+ DAT1_S MTG3 +5V MTG4 DDC/CEC GND HPLG DAT0DAT0+ DAT0_S CLK_S CLK+ CLK- CEC NC MTG1 MTG2 MTG3 MTG4 13 14 CONN_HDMI R89 VIO_1V8 4.7K DKEN R92 4.7K 410_NC MSEN PGND TP DSS_PCLK DSS_ACBIAS DSS_HSY NC DSS_VSY NC Adjusted for .9V PTC_RXEF010 17 65 DSS_D18 DSS_D19 DSS_D20 DSS_D21 DSS_D22 DSS_D23 RP2C 3 RP2D 4 RP2E 5 RP2F 6 RP2G 7 RP2H 8 RP3A 1 RP3B 2 RP3C 3 RP3D 4 RP3E 5 RP3F 6 RP3G 7 RP3H 8 RP4A 1 RP4B 2 RP4C 3 RP4D 4 RP7H RP7G RP7F RP7E RP7D RP7C 10 10 10 10 10 10 TGND TGND TGND DGND DGND DGND DSS_D0 DSS_D1 DSS_D2 DSS_D3 DSS_D4 DSS_D5 DSS_D6 DSS_D7 DSS_D8 DSS_D9 DSS_D10 DSS_D11 DSS_D12 DSS_D13 DSS_D14 DSS_D15 DSS_D16 DSS_D17 DSS_D18 DSS_D19 DSS_D20 DSS_D21 DSS_D22 DSS_D23 AG22 AH22 AG23 AH23 AG24 AH24 E26 F28 F27 G26 AD28 AD27 AB28 AB27 AA28 AA27 G25 H27 H26 H25 E28 J26 AC27 AC28 11 12 13 14 15 16 DC_5V C157 0.1uF,10V 26 32 20 16 48 64 U4A 6 5 4 3 2 1 DVI_VREF Processor RP1F RP1E RP1D RP1C RP1B RP1A C156 0.1uF,10V R84 8.45K_1%_0603 U5B SN74LVC2G07DBVR 4 VIO_1V8 R43 10K C158 0.1uF,10V C159 0.1uF,10V 4 4 I2C3_SCL I2C3_SDA I2C3_SCL I2C3_SDA 3 5 4 6 U12 VCCA VCCB A1 B1 A2 B2 OE GND 7Internal 10K Pullups. 8 1 2 DDC_I2C3_SCL DDC_I2C3_SDA TXS0102DCU DDC I2C Interface Figure 44. DVI-D Interface One of the main changes in the DSS area on the –xM is the change of the DSS pin usage. The processor requires that different pins be used if 720p resolutions are required. These pins are different than those that are currently used on the Rev C4. The basic change requires that the DSS_D0-D5 need to be moved to the pins that normally carry the DSS_D18-D23 leads. In this case, the signals for DSS_D18-D23 need to be moved to other pins. Reflected in Figure 44 are four resistor packs inside either Red or Blue boxes. These are the loading options to enable the new mode used by the –xM or the legacy mode used by the Rev C4. The resistor packs in the RED boxes are installed and the BLUE boxes are not installed on the –xM to support the 720p resolution. For legacy operation, you would need to install the BLUE boxes and leave out the RED boxes. The SW will take care of this automatically, but you may want to do this if your design were to need to work in the legacy mode. Page 87 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 8.17.1 Processor LCD Interface The main driver for the DVI-D interface originates at the processor via the DSS pins. The AM3730 provides 24 bits of data to the DVI-D framer chip, TFP410. There are three other signals used to control the DVI-D that originate at the processor. These are I2C3_SCL, I2C3_SDA, and GPIO_170. All of the signals used are described in Table 14. Table 14. Signal dss_pclk dss_hsync dss_vsync dss_acbias dss_data0 dss_data1 dss_data2 dss_data3 dss_data4 dss_data5 dss_data6 dss_data7 dss_data8 dss_data9 dss_data10 dss_data11 dss_data12 dss_data13 dss_data14 dss_data15 dss_data16 dss_data17 dss_data18 dss_data19 dss_data20 dss_data21 dss_data22 dss_data23 GPIO_170 I2C3_SCL I2C3_SDA Processor LCD Signals Description LCD Pixel Clock LCD Horizontal Synchronization LCD Vertical Synchronization Pixel data enable (TFT) output LCD Pixel Data bit 0 LCD Pixel Data bit 1 LCD Pixel Data bit 2 LCD Pixel Data bit 3 LCD Pixel Data bit 4 LCD Pixel Data bit 5 LCD Pixel Data bit 6 LCD Pixel Data bit 7 LCD Pixel Data bit 8 LCD Pixel Data bit 9 LCD Pixel Data bit 10 LCD Pixel Data bit 11 LCD Pixel Data bit 12 LCD Pixel Data bit 13 LCD Pixel Data bit 14 LCD Pixel Data bit 15 LCD Pixel Data bit 16 LCD Pixel Data bit 17 LCD Pixel Data bit 18 LCD Pixel Data bit 19 LCD Pixel Data bit 20 LCD Pixel Data bit 21 LCD Pixel Data bit 22 LCD Pixel Data bit 23 Powers down the TFP410 when Lo. TFP410 is active when Hi. I2C3 clock line. Used to communicate with the monitor to determine setting information. I2C3 data line. Used to communicate with the monitor to determine setting information. BLUE0 BLUE1 BLUE2 BLUE3 BLUE4 BLUE5 BLUE6 BLUE7 GREEN0 GREEN1 GREEN2 GREEN3 GREEN4 GREEN5 GREEN6 GREEN7 RED0 RED1 RED2 RED3 RED4 RED5 RED6 RED7 Type Ball (Legacy) Ball (720p) O O O O O O O O O O O O O O O O O O O O O O O O O O O O O D28 D26 D27 E27 AG22 AH22 AG23 AH23 AG24 AH24 E26 F28 F27 G26 AD28 AD27 AB28 AB2 AA28 AA27 G25 H27 H26 H25 E28 J26 AC27 AC28 J25 D28 D26 D27 E27 H26 H25 E28 J26 AC27 AC28 E26 F28 F27 G26 AD28 AD27 AB28 AB2 AA28 AA27 G25 H27 AH26 AG26 AF18 AF19 AE21 AF21 I/O AF14 AF14 I/O AG14 AG14 10ohm series resistors are provide in the signal path to minimize reflections in the high frequency signals from the processor to the TFP410. These resistors are in the form of Page 88 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 resistor packs on the BeagleBoard. The maximum clock frequency of these signals is 65MHz. It should be noted that on the Rev A2 version, the ability to shut off the DVI-D display is not supported. This will be fixed on the next letter revision of the board. 8.17.2 LCD Power In order for the DSS outputs to operate correctly out of the processor, two voltage rails must be active, VIO_1V8 and VDD_PLL2. Both of these rails are controlled by the TPS65950 and must be set to 1.8V. By default, VDD_PLL2 is not turned and must be activated by SW. Otherwise some of the bits will not have power supplied to them. 8.17.3 TFP410 Power Power to the TFP410 is supplied from the 3.3V regulator in U1, the TPS2141. In order to insure a noise free signal, there are three inductors, L4, L5, and L6 that are used to filter the 3.3V rail into the TFP410. 8.17.4 TFP410 Framer The TFP410 provides a universal interface to allow a glue-less connection to provide the DVI-D digital interface to drive external LCD panels. The adjustable 1.1-V to 1.8-V digital interface provides a low-EMI, high-speed bus that connects seamlessly with the 1.8V and 24-bit interface output by the processor. The DVI interface on the BeagleBoard supports flat panel display resolutions up to XGA at 65 MHz in 24-bit true color pixel format. Table 15 is a description of all of the interface and control pins on the TFP410 and how they are used on BeagleBoard. Table 15. Signal Name TFP410 Interface Signals Type Ball DATA[23:12] DATA[11:0] The upper 12 bits of the 24-bit pixel bus. The bottom 12 bits of the 24-bit pixel bus. I I IDCK+ IDCK- Single ended clock input. Tied to ground to support the single ended mode. Data enable. During active video (DE = high), the transmitter encodes pixel data, DATA[23:0]. During the blanking interval (DE = low), the transmitter encodes HSYNC and VSYNC. Horizontal sync input Vertical sync input These three inputs are the de-skew inputs DK[3:1], used to adjust the setup and hold times of the pixel data inputs DATA[23:0], relative to the clock input IDCK±. A low level indicates a powered on receiver is detected at the I I 36–47 50–55.5653 57 56 I 2 I I I I I 4 5 6 7 8 DE HSYNC VSYNC DK3 DK2 DK1 Description Page 89 of 164 REF: BB_SRM_xM MSEN BeagleBoard-xM System Reference Manual Revision A2 differential outputs. A high level indicates a powered on receiver is not detected. This pin disables the I2C mode on chip. Configuration is specified by the configuration pins (BSEL, DSEL, EDGE, VREF) and state pins (PD, DKEN). Selects the 24bit and single-edge clock mode. Lo to select the single ended clock mode. A high level selects the primary latch to occur on the rising edge of the input clock IDCK A HI level enables the de-skew controlled by DK[1:3] Sets the level of the input signals from the AM3730. A HI selects normal operation and a LO selects the powerdown mode. This pin controls the amplitude of the DVI output voltage swing, determined by the value of the pullup resistor RTFADJ connected to 3.3V. ISEL BSEL DSEL EDGE DKEN VREF PD TGADJ O 11 I 13 I I I 13 14 9 I I I 35 3 10 I 19 8.17.5 TFP410 Control Pins There are twelve control pins that set up the TFP410 to operate with the processor. Most of these pins are set by HW and do not require any intervention by the processor to set them. 8.17.5.1 ISEL The ISEL pin is pulled LO via R99 to place the TFP410 in the control pin mode with the I2C feature disabled. This allows the other modes for the TFP410 to be set by the other control pins. 8.17.5.2 BSEL The BSEL pin is pulled HI to select the 24 bit mode for the Pixel Data interface from the processor. 8.17.5.3 DSEL The DSEL pin is pulled low to select the single ended clock mode from the AM3730. 8.17.5.4 EDGE The EDGE signal is pulled HI through R82 to select the rising edge on the IDCK+ lead which is the pixel clock from the AM3730. 8.17.5.5 DKEN The DKEN signal is pulled HI to enable the de-skew pins. The de-skew pins, DK1-DK3, are pulled low by the internal pulldown resistors in the TFP410. This is the default mode of operation. If desired, the resistors can be installed to pull the signals high. However, it Page 90 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 is not expected that any of the resistors will need to be installed. The DK1-DK3 pins adjust the timing of the clock as it relates to the data signals. 8.17.5.6 MSEN The MSEN signal, when low, indicates that there is a powered monitor plugged into the DVI-D connector. This signal is not connected to the AM3730 and is provided as a test point only. 8.17.5.7 VREF The VREF signal sets the voltage level of the DATA, VSYNC, HSYNC, DE, and IDCK+ leads from the processor. As the AM3730 is 1.8V, the level is set to .9V by R64 and R65. 8.17.5.8 PD The PD signal originates from the processor on the GPIO_170 pin. Because the PD signal on the TFP410 is 3.3V referenced, this signal must be converted to 3.3V. This is done by U4, SN74LVC2G07, a non-inverting open drain buffer. If the GPIO_170 pin is HI, then the open drain signal is inactive, causing the signal to be pulled HI by R98. When GPIO_170 is taken low, the output of U4 will also go LO, placing the TFP410 in the power down mode. Even though U4 is running at 1.8V to match the processor, the output will support being pulled up to 3.3V. On power up, the TFP410 is disabled by R109, a 10K resistor. When the processor powers on, pin J25 comes in the safe mode, meaning it is not being driven. R109 insures that the signal is pulled LO, putting the TFP410 in the power down mode. 8.17.5.9 TFADJ The TFADJ signal controls the amplitude of the DVI output voltage swing, determined by the value of R95. 8.17.5.10 RSVD2 This unused pin is terminated to ground as directed by the TFP410 data manual. 8.17.5.11 NC This unused pin is pulled HI as directed by the TFP410 data manual. 8.17.6 DVI-D Connector In order to minimize board size, a HDMI connector was selected for the DVI-D connection. The BeagleBoard does not support HDMI but only the DVI-D component of Page 91 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 HDMI. The Cable is not supplied with the BeagleBoard but is available from numerous cable suppliers and is required to connect a display to the BeagleBoard. 8.17.6.1 Shield Wire Each signal has a shield wire that is used in the cable to provide signal protection for each differential pair. This signal is tied directly to ground. 8.17.6.2 DAT0+/DAT0- The differential signal pair DAT0+/DAT0- transmits the 8-bit blue pixel data during active video and HSYNC and VSYNC during the blanking interval. 8.17.6.3 DAT1+/DAT1- The differential signal pair DAT1+/DAT1- transmits the 8-bit green pixel data during active video. 8.17.6.4 DAT2+/DAT2- The differential signal pair DAT2+/DAT2- transmits the 8-bit red pixel data during active. 8.17.6.5 TXC+/TXC- The differential signal pair TXC+/TXC- transmits the differential clock from the TFP410. 8.17.6.6 DDC Channel The Display Data Channel or DDC (sometimes referred to as EDID Enhanced Display ID) is a digital connection between a computer display and the processor that allows the display specifications to be read by the processor. The standard was created by the Video Electronics Standards Association (VESA). The current version of DDC, called DDC2B, is based on the I²C bus. The monitor contains a read-only memory (ROM) chip programmed by the manufacturer with information about the graphics modes that the monitor can display. This interface in the LCD panel is powered by the +5V pin on the connector through RT1, a resetable fuse. As the processor is 1.8V I/O, the I2C bus is level translated by U11, a TXS0102. It provides for a split rail to allow the signals to interface on both sides of the circuit. Inside of TXS0102 is a pullup on each signal, removing the need for an external resistor. 8.17.6.7 HDMI Support Page 92 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 The digital portion of the DVI-D interface is compatible with HDMI and is electrically the same. A standard HDMI cable may be used to connect to the HDMI input of monitors or televisions. Whether or not the Beagle will support those monitors is dependent on the timings that are used on the BeagleBoard and those that are accepted by the monitor. This may require a change in the software running on the Beagle. The audio and encryption features of HDMI are not supported by the BeagleBoard. 8.17.6.8 DVI to VGA The analog portion of DVI, which provides RGB analog signals, is not supported by the BeagleBoard. Buying a DVI to VGA adapter connector will not work on a VGA display. You will need an active DVI-D to VGA adapter. Another option for these signals is to buy a board that connects to the J4 and J5 expansion connectors and generates the RGB signals for the VGA display. 8.18 LCD Expansion Headers Access is provided on the -XM Rev A to allow access to the LCD signals. Table 16 shows the signals that are on the P11 connector. You will notice that the signals are not in a logical order or grouping. This is due to the routing on the PCB where we allowed the routing to take precedence to get it to route with no addition of layers to the design. Table 16. P11 LCD Signals Pin# Signal I/O Description 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 DC_5V DC_5V DVI_DATA1 DVI_DATA0 DVI_DATA3 DVI_DATA2 DVI_DATA5 DVI_DATA4 DVI_DATA12 DVI_DATA10 DVI_DATA23 DVI_DATA14 DVI_DATA19 DVI_DATA22 I2C3_SDA DVI_DATA11 DVI_VSYNC PWR PWR O O O O O O O O O O O O I/O O O 18 DVI_PUP DC rail from the Main DC supply DC rail from the Main DC supply LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit I2C3 Data Line LCD Pixel Data bit LCD Vertical Sync Signal Control signal for the DVI controller. When Hi, DVI is enabled. Can be used to activate O Page 93 of 164 REF: BB_SRM_xM 19 20 GND GND BeagleBoard-xM System Reference Manual PWR PWR Revision A2 circuitry on adapter board if desired. Ground bus Ground bus The current available on the DC_5V rail is limited to the available current that remains from the DC supply that is connected to the DC power jack on the board. Keep in mind that some of that power is needed by the USB Host power rail and if more power is needed for the expansion board, the main DC power supply current capability may need to be increased. All signals are 1.8V except the DVI_PUP which is a 3.3V signal. Table 17 shows the signals that are on connector P13. Table 17. Pin# 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 Signal 3.3V VIO_1V8 DVI_DATA20 DVI_DATA21 DVI_DATA17 DVI_DATA18 DVI_DATA15 DVI_DATA16 DVI_DATA7 DVI_DATA13 DVI_DATA8 NC DVI_DATA9 I2C3_SCL DVI_DATA6 DVI_CLK+ DVI_DEN DVI_HSYNC GND GND P13 LCD Signals I/O Description PWR PWR O O O O O O O O O 3.3V reference rail 1.8V buffer reference rail. LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit No connect LCD Pixel Data bit I2C3 Clock Line LCD Pixel Data bit DVI Clock Data Enable Horizontal Sync Ground bus Ground bus I/O O O O O PWR PWR The 1.8V rail is for level translation only and should not be used to power circuitry on the board. The 3.3V rail also has limited capacity on the power as well. If the TFP410 is disabled on the Beagle, then 80mA is freed up for use on an adapter card connected to the LCD signals connectors. It is not required that the TFP410 be disabled when running an adapter card, but the power should be taken into consideration when making this decision. It is suggested that the 5V rail be used to generate the required voltages for an adapter card. Page 94 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.19 Revision A2 S-Video A single S-Video port is provided on the BeagleBoard. Figure 45 is the design of the SVideo interface. L2 C10 C11 47pF 47pF 1 1 2 3.3uH L3 2 3.3uH P4 P1 P2 P3 P4 5 6 7 1 2 3 4 R32 R33 R34 MH1 MH2 MH3 W28 Y 28 Y 27 W27 W26 1.65K,1% 1.65K,1% 0,DNI Processor U4B TV_OUT2 TV_OUT1 TV_VFB1 TV_VFB2 TV_VREF C9 0.1uF,10V CONN_SVideo Figure 45. S-Video Interface Table 18 is the list of the signals on the S-Video interface and their definitions. Table 18. Signal tv_out1 tv_out2 tv_vref tv_vfb1 tv_vfb2 I/O O O I O O S-Video Interface Signals Description TV analog output composite TV analog output S-VIDEO Reference output voltage from internal bandgap Amplifier feedback node Amplifier feedback node Power to the internal DAC is supplied by the TPS65950 via the VDAC_1V8 rail. Figure 37 reflects the filtering that is used on these rails, including the input VBAT rail. A 47pf CAP and 3.3uh inductor are across the feedback resistors to improve the quality of the S-Video signal. Page 95 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.20 Revision A2 Camera Port A new addition to the –xM is the camera port. This camera port is the native camera interface of the processor. The connector configuration is designed to be compatible with the camera modules from Leopard Imaging. USB cameras may also be used if desired, but this interface has many HW assisted features and can support camera modules from VGA to 5MP resolutions. Figure 46 is the Camera interface design. OMAP3730_ES1.0 U4B AE15 AF15 I2C2_SDA I2C2_SCL CAM_CLKA C25 B23 C23 CAM_XCLKA CAM_WEN CAM_FLD C26 B25 L27 K27 L28 K28 A25 D24 C24 B24 AH17 AG17 CAM_D11 CAM_D10 CAM_D9 CAM_D8 CAM_D7 CAM_D6 CAM_D5 CAM_D4 CAM_D3 CAM_D2 CAM_D1 CAM_D0 CAM_D11 CAM_D10 CAM_D9 CAM_D8 CAM_D7 CAM_D6 CAM_D5 CAM_D4 CAM_D3 CAM_D2 CAM_D1 CAM_D0 1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 C27 A24 A23 CAM_PCLK CAM_HS CAM_VS J21 K21 I2C1_SDA I2C1_SCL R19 R20 4.7K P10 VIO_1V8 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 I2C2_SDA I2C2_SCL CMOS_OE R155 10K R83 0,0603 CAM_IO CAM_ANA CAM_DIGITAL R154 DNI,0 R151 0 DC_5V F618-MG -D051-XX-CF358 VIO_1V8 4.7K CAM_WEN CAM_FLD U7B D4 D5 DC_5V_USB TPS65950 I2C.CNTL.SDA VAUX4.OUT VAUX3.OUT I2C.CNTL.SCL LEDA B3 G16 F15 C128 1uF,10V U16 2 1 3 IN OUT SHDN GND GND ADJ TL1963A C213 1uF,10V HUB_3V3 4 6 5 U16_FB R111 56.2K,1% R113 32.4K,1% C177 4.7uF,6.3V,0603 Figure 46. Camera Port Interface The design of the camera interface is described in more detail in the remainder of this section. Page 96 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 8.20.1 Camera Power There are three main power sources required by the camera module. Each of these are described in the following sections. 8.20.1.1 CAM_ANA Power The DC input can be either 5V or 3.3V. It is selected by installing either R151 or R154. The default is set at 3.3V and is controlled by turning on and off the USB HUB power rail at U16. The power is controlled by setting the LEDA signal on the TPS65950. Access to this register is via the I2C2 interface on the processor. The 5V is on whenever a power source is applied o the board. 8.20.1.2 CAM_DIGITAL Power The digital power is a 1.8V rail that is supplied by the TPS65950. The power is controlled via the I2C1 interface from the processor by setting the VAUX4 regulator to 1.8V. This is used for the internal logic in the camera module. 8.20.1.3 CAM_IO Power The I/O power is a 1.8V rail that is supplied by the TPS65950. The power is controlled via the I2C1 interface from the processor by setting the VAUX3 regulator to 1.8V. This will set the level of all of the interface signals to the processor. 8.20.2 Camera I2C Port The processor uses the I2C2 port to communicate to the camera module to set the registers in the device. There are no pullups on the board for the I2C to prevent conflict with add on boards that do have the pullups. If an add-on board is not used, the SW will need to enable the internal pullups on the I2C2 signals in order for the interface to work. 8.20.3 Processor Camera Port Interface Table 19 shows the signals that are the interface between the processor and the camera modules. The I/O status of each pin is defined from the perspective of the processor. The cam_wen signal is labeled as CMOS_OE on the schematic. All of the current camera modules do not use this signal and this signal has no affect on the operation of the camera modules. It is provided for future use. Page 97 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Table 19. Revision A2 Camera Interface Signals Signal Function Description I/O Processor cam_hs cam_vs cam_xclka cam_d0 cam_d1 cam_d2 cam_d3 cam_d4 cam_d5 cam_d6 cam_d7 cam_d8 cam_d9 cam_d10 cam_d11 cam_fld cam_pclk cam_wen HS VS Clock Camera Data Camera Data Camera Data Camera Data Camera Data Camera Data Camera Data Camera Data Camera Data Camera Data Camera Data Camera Data RESET Pixel Clock Camera Horizontal Synchronization Camera Vertical Synchronization Camera Clock Output Camera image data bit 0 Camera image data bit 1 Camera image data bit 2 Camera image data bit 3 Camera image data bit 4 Camera image data bit 5 Camera image data bit 6 Camera image data bit 7 Camera image data bit 8 Camera image data bit 9 Camera image data bit 10 Camera image data bit 11 Camera field identification Camera pixel clock Camera Write Enable I/O I/O O I I I I I I I I I I I I I/O I I A24 C25 AG17 AH17 B24 C24 D24 A25 K28 L28 K27 L27 B25 C26 C23 C27 B23 The cam_fld signal is used as a RESET signal to the camera board. When used as a reset, the pin should be set up as a GPIO pin. Table 20 shows the mapping of the pins on the camera sensors to the pins on the processor. In order to work with the different modules, you must take into account the order of the bits. The table covers the currently available camera modules that are compatible with the Beagle –xM. You will notice some of the lettering in red. These are signals that are not used by the camera module. In order for the data to be correct, these signals need to be tied low by enabling the internal pulldown resistors. Page 98 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Table 20. Resolution Camera Module Part Number Data Width---> PIN NAME I/O/V 1 D11 I 2 MCLK O 3 D10 I 4 GND PWR 5 D9 I 6 SDATA I/O 7 D8 I 8 SCLK I/O 9 D7 I 10 RESET O 11 D6 I 12 OE O 13 D5 I 14 GND PWR 15 D4 I 16 CAM_IO PWR 17 D3 I 18 CAM_IO PWR 19 D2 I 20 GND PWR 21 D1 I 22 GND PWR 23 D0 I 24 CAM_ANA PWR 25 CAM_ANA PWR 26 CAM_ANA PWR 27 PCLK I 28 GND PWR 29 HS I 30 CAM_DIG PWR 31 VS I 32 CAM_DIG PWR 33 GND PWR 34 GND PWR Revision A2 Camera Pin Signal Mapping VGA LI-LBCMVGA 10 1.3MP LI-LBCM1M1 10 2MP LI-LBCM2M1 10 3MP LI-BCM3M1 8 5MP LI-LBCM5M1 12 D9 MCLK D8 GND D7 SDATA D6 SCLK D5 RESET D4 OE D3 GND D2 CAM_IO D1 CAM_IO D0 GND PULL-DOWN GND PULL-DOWN CAM_ANA CAM_ANA CAM_ANA PCLK GND HS CAM_DIG VS CAM_DIG GND GND D9 MCLK D8 GND D7 SDATA D6 SCLK D5 RESET D4 OE D3 GND D2 CAM_IO D1 CAM_IO D0 GND PULL-DOWN GND PULL-DOWN CAM_ANA CAM_ANA CAM_ANA PCLK GND HS CAM_DIG VS CAM_DIG GND GND D9 MCLK D8 GND D7 SDATA D6 SCLK D5 RESET D4 OE D3 GND D2 CAM_IO D1 CAM_IO D0 GND PULL-DOWN GND PULL-DOWN CAM_ANA CAM_ANA CAM_ANA PCLK GND HS CAM_DIG VS CAM_DIG GND GND D7 MCLK D6 GND D5 SDATA D4 SCLK D3 RESET D2 OE D1 GND D0 CAM_IO PULL-DOWN CAM_IO PULL-DOWN GND PULL-DOWN GND PULL-DOWN CAM_ANA CAM_ANA CAM_ANA PCLK GND HS CAM_DIG VS CAM_DIG GND GND D11 MCLK D10 GND D9 SDATA D8 SCLK D7 RESET D6 OE D5 GND D4 CAM_IO D3 CAM_IO D2 GND D1 GND D0 CAM_ANA CAM_ANA CAM_ANA PCLK GND HS CAM_DIG VS CAM_DIG GND GND Page 99 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 8.20.4 Camera Modules The camera module can be purchased from Leopard Imaging or one of their distributors. It uses the same modules as the LeopardBoard DM355 version. The figure below shows the different modules that can be used. The part numbers can be found in Table 20. Figure 47. Camera Modules At this time, only the VGA camera board has been confirmed to work on the –xM board. Other boards will be added as the SW drivers are completed. The 3MP module is next on the list. It is expected that all of the listed modules will work and no complications are expected as they are all compatible at the hardware level. Page 100 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.21 Revision A2 RS232 Port A single RS232 port is provided on the BeagleBoard and provides access to the TX and RX lines of UART3 on the processor. Figure 48 shows the design of the RS232 port. AUX_3V3 VIO_1V8 C147 C146 0.1uF,10V 0.1uF,10V U10 3 3 UART3_TX UART3_RX 3 5 4 6 232OE R81 10K VCCA VCCB A1 B1 A2 B2 OE GND 7 8 1 2 UART3_TX_3V UART3_RX_3V TXS0102DCU AUX_3V3 C143 0.1uF,10V 0.1uF,10V232_C1- 4 232_C2+5 C150 0.1uF,10V232_C2- 6 11 9 1 12 VCC C1+ C1- VV+ 7 3 C2+ 232_V232_V+ C149 0.1uF,10V C151 0.1uF,10V C2DIN ROUT DOUT RIN EN INVALID FORCEON SN65C3221EPW GND 232_C1+2 FORCEOFF 13 8 RS232_TX1 RS232_RX1 R78 R79 R80 R82 0 0,DNI 0,DNI 0 10 16 14 C148 15 U9 P8 232_PIN2 232_PIN3 1 2 3 4 5 6 7 8 9 1 2 3 4 5 6 7 8 9 SHL1 SHL2 10 11 DSUB_FEMALE_SHORT Figure 48. RS232 Interface Design 8.21.1 Processor Interface Two lines, UART3_Tx and UART3_Rx, are provided by the processor. The UART3 function contains a programmable baud generator and a set of fixed dividers that divide the 48-MHz clock input down to the expected baud rate and also supports auto bauding. 8.21.2 Level Translator All of the I/O levels from the processor are 1.8V while the transceiver used runs at 3.3V. This requires that the voltage levels be translated. This is accomplished by the TXS0102 which is a two-bit noninverting translator that uses two separate configurable powersupply rails. The A port tracks VCCA, 1.8V and the B port tracks VCCB, 3.3V. This allows for low-voltage bidirectional translation between the two voltage nodes. When the output-enable (OE) input is low, all outputs are placed in the high-impedance state. In this design, the OE is tied high via a 10K ohm resistor to insure that it is always on. Page 101 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 8.21.3 RS232 Transceiver The RS232 transceiver used is the SN65C322 which consists of one line driver, one line receiver, and a dual charge-pump circuit with ±15-kV IEC ESD protection pin to pin (serial-port connection pins, including GND). These devices provide the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from a single 3-V to 5.5-V supply. The SN65C3221 operates at data signaling rates up to 1 Mbit/s and a driver output slew rate of 24 V/ms to 150 V/ms. While the processor can easily drive a 1Mbit/S rate, your results may vary based on cabling, distance, and the loads and drive capability on the other end of the RS232 port. The transceiver is powered from the 3.3V rail and is active at power up. This allows the port to be used for UART based peripheral booting over the port. 8.21.4 Connector Access to the RS232 port is through a 9 pin DB9 connector, P9. This is new on the –xM version and replaces the 10 pin header. A standard male to female straight DB9 cable can be used or a USB to DB9 adapter can be plugged direct into the board. 8.22 Indicators There are five green indicators on the BeagleBoard: o o o o o Power PMU_STAT USER0 USER1 HUB Power All of the green LEDs are programmable under software control. Figure 49 shows the connection of all of these indicators. There is also a single RED LED on the board. Turning on this LED is not something that a person should try to do as it indicates that the user is not paying attention and has plugged in a potentially damaging power supply into the power jack. Page 102 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM DC_5V_USB HUB_3V3 U16 2 IN 1 OUT SHDN GND 3 GND ADJ 4 C177 6 U16_FB R111 56.2K,1% R113 32.4K,1% 5 TL1963A 4.7uF,6.3V,0603 D14 GRN VBAT U7A GRN LTST-C190GKT R64 D12 330 Revision A2 G15 F15 F16 N12 USB ACTIVE TPS65950 LTST-C190GKT R136 LEDB/VIBRA.M LEDA/VIBRA.P VBAT 330 LEDGND GPIO.1 R8 4 Q1A 5 6 U18A RN1907 LDO_OUT 6 LDO_EN ADJ SN74LVC2G06DCKR LDO_PG GRN R40 VBAT 2 2 1 USER0 LDO_PLDN 10K VBAT D6 330 D7 LTST-C190GKT 3 2 USER1 SW_IN SW_IN SW_OUT SW_OUT 3 1 AA9 W8 47k GPIO_149 GPIO_150 10k U4B Processor 330 LDO_IN R121 R130 10K SENSE RSET GND NC VOLTDET 13 12 POWER R12 330 14 1 2 VOLT_ERR Q2A RN1907 47k 2 VDD 3 TPS2141PWP SW_PG 8 D5 LTST-C190GKT 1 1 5 10k 4 D13 LTST-C150CKT SW_EN 9 510 6 U19 GRN 4 47k DC_IN 5 AUX_3V3 11 7 15 DC_IN RN1907 GND PPAD SW_PLDN Q1B VOLTERR_R 10k 5 10 GRN 6 GRN R39 U2 VIO_1V8 LTST-C190GKT TPS3803G15 Figure 49. Indicator Design 8.22.1 Power Indicator This indicator, D5, connects from the 3.3V rail supply and ground. It indicates that the entire power path is supplying the power to the board. Indicator D5 does not indicate which power source is being used to supply the main power to the board but only that it is active. Software does have the ability to turn off this regulator and thereby turning off the LED. By default this is always disabled on power up. 8.22.2 PMU Status Indicator This output is driven from the TPS65950 using the LED.B output. The TPS65950 provides LED driver circuitry to power two LED circuits that can provide user indicators. The first circuit can provide up to 160 mA and the second, 50 mA. Each LED circuit is independently controllable for basic power (on/off) control and illumination level (using PWM). The second driver, LED.B, is used to drive an LED that is connected to the VBAT rail through a resistor. The PWM inside the TPS65950 can be used to alter the brightness of the LED if desired or it can be turned on or off by the processor using the I2C bus. The PWM is programmable, register-controlled, duty cycle based on a nominal 4-Hz cycle which is Page 103 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 derived from an internal 32-kHz clock. It is possible to set the LED to flash automatically without software control if desired. 8.22.3 User Indicators There are two user LEDs, D6 and D7, that can be driven directly from a GPIO pin on the processor. These can be used for any purpose by the software. The output level of the processor is 1.8V and the current sink capability is not enough to drive an LED with any level of brightness. A transistor pair, RN1907 is used to drive the LEDs from the VBAT rail. A logic level of 1 will turn the LED on. 8.22.4 HUB Power Indicator The HUB power LED, D14, is turned on whenever the USB HUB power is active. This output is driven from the TPS65950 using the LED.A output. The processor can control the LED by communicating via the I2C to the TPS65950. 8.22.5 Overvoltage Indicators The Over Voltage LED, D13, turns on whenever the DC voltage exceeds 5.3V. The detection circuit, TPS3803, turns on the LED. Page 104 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.23 Revision A2 JTAG A JTAG header is provided to allow for advanced debugging on the BeagleBoard by using a JTAG based debugger. Figure 50 shows the interconnection to the processor. R24 R25 R26 R27 R28 R29 R30 VIO_1V8 VIO_1V8 P3 2 4 2 4 8 10 12 14 8 10 12 14 1 3 5 7 9 11 13 1 3 5 7 9 11 13 JTAG_TMS JTAG_TDI 10K 10K 100K 100K 100K 100K 100K C8 0.1uF,10V JTAG_TDO JTAG_RTCK JTAG_TCK JTAG_EMU0 HDR 2x7 JTAG_EMU1 Processor AA19 AA17 AA18 AA20 AA13 AA12 AA11 AA10 JTAG_nTRST R31 10K U4B JTAG_TDO JTAG_nTRST JTAG_TMS JTAG_TDI JTAG_TCK JTAG_RTCK JTAG_EMU0 JTAG_EMU1 Figure 50. JTAG Interface 8.23.1 Processor Interface The JTAG interface connects directly to the OMAP processor. All signals are a 1.8V level. Table 21 describes the signals on the JTAG connector. Table 21. Signal JTAG_TMS JTAG_TDI JTAG_TDO JTAG_RTCK JTAG_TCK JTAG_nTRST JTAG_EMU0 JTAG_EMU1 JTAG Signals Description Test mode select Test data input Test Data Output ARM Clock Emulation Test Clock Test reset Test emulation 0 Test emulation 1 I/O I/O I O O I I I/O I/O Page 105 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 8.23.2 JTAG Connector The JTAG interface uses a 14 pin connector. All JTAG emulator modules should be able to support this interface. Contact your emulator supplier for further information or if an adapter is needed. 8.24 Main Expansion Header The expansion header is provided to allow a limited number of functions to be added to the BeagleBoard via the addition of a daughtercard. Figure 51 is the design of the expansion connector and the interfaces to the processor. DC_5V Processor J3 VIO_1V8 U3B McBSP3_DX McBSP3_CLKX McBSP3_FSX McBSP3_DR McBSP1_DX McBSP1_CLKX McBSP1_FSX McBSP1_DR McBSP1_CLKR McBSP1_FSR I2C2_SCL I2C2_SDA AB26 AA25 AE5 AE6 V21 W21 K26 U21 Y21 AA21 AF15 AE15 To the Reset circuitry UART2_CTS MCBSP3_CLKX MCBSP3_FSX MCBSP3_DR MCBSP1_DX MCBSP1_CLKX MCBSP1_FSX MCBSP1_DR MCBSP1_CLKR MCBSP1_FSR I2C2_SCL nRESET 2 4 6 8 10 12 14 16 18 20 22 24 26 28 1 3 5 7 9 11 13 15 17 19 21 23 25 27 HEADER 14X2 U3A MMC2_DAT7 MMC2_DAT6 MMC2_DAT5 MMC2_DAT4 MMC2_DAT3 MMC2_DAT2 MMC2_DAT1 MMC2_DAT0 MMC2_CMD MMC2_CLKO I2C2_SDA nUSB_DC_EN AE3 AF3 AH3 AE4 AF4 AG4 AH4 AH5 AG5 AE2 Processor MMC2_DAT7 MMC2_DAT6 MMC2_DAT5 MMC2_DAT4 MMC2_DAT3 MMC2_DAT2 MMC2_DAT1 MMC2_DAT0 MMC2_CMD MMC2_CLK To the power circuitry Figure 51. Main Expansion Header Processor Connections CAUTION: The voltage levels on the expansion header are 1.8V. Exposure of these signals to a higher voltage will result in damage to the board and a voiding of the warranty. 8.24.1 Processor Interface The main purpose of the expansion connector is to route additional signals from the processor. Table 22 shows all of the signals that are on the expansion header. As the processor has a multiplexing feature, multiple signals can be connected to certain pins to add additional options as it pertains to the signal available. Each pin can be set individually for a different mux mode. This allows any of the listed mux modes to be set on a pin by pin basis by writing to the pin mux register in software. Following is the legend for Table 22. Page 106 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 X= there is no signal connected when this mode is selected Z= this is the safe mode meaning neither input to output. This is the default mode on power up. *= this indicates that there is a signal connected when this mode is selected, but it has no useful purpose without other pins being available. Access to these other pins is not provided on the expansion connector. The first column is the pin number of the expansion connector. The second column is the pin number of the processor. The columns labeled 0-7 represent each of the pin mux modes for that pin. By setting this value in the control register, this signal will be routed to the corresponding pin of the expansion connector. These setting are on a pin by pin basis. Any pin can be set with the mux register setting, and the applicable signal will be routed to the pin on the expansion connector. Table 22. Expansion Connector Signals EXP 1 2 3 4 5 6 7 8 9 10 11 12 13 14 Processor 0 1 3 4 5 6 7 * McBSP3_DX * McBSP3_CLKX * UART2_RX * McBSP3_DR McSPI3_CS0 McSPI4_SIMO McSPI3_CS1 X 2 VIO_1V8 DC_5V * GPT9_PWMEVT * GPT11_PWMEVT * X X GPT10_PWMEVT X McBSP3_DX X McBSP3_CLKX AE3 AB26 AF3 AA25 AH3 AE5 AE4 AB25 AF4 V21 AG4 W21 15 16 17 18 19 20 AH4 K26 AH5 U21 AG5 Y21 21 22 23 24 25 26 27 28 AE2 AA21 AE15 AF15 25 26 27 28 MMC2_DAT7 UART2_CTS MMC2_DAT6 UART2_TX MMC2_DAT5 McBSP3_FSX MMC2_DAT4 UART2_RTS MMC2_DAT3 McBSP1_DX MMC2_DAT2 McBSP1_CLK X MMC2_DAT1 McBSP1_FSX MMC2_DAT0 McBSP1_DR MMC2_CMD McBSP1_CLK R MMC2_CLKO McBSP1_FSR I2C2_SDA I2C2_SCL * X * X * X * X X X X X GPIO_139 GPIO_144 GPIO_138 GPIO_146 GPIO_137 GPIO_143 GPIO_136 GPIO_145 GPIO_135 GPIO_158 GPIO_134 GPIO_162 * X * X * * X X X X X X * X X X X X X X X X X X Z Z Z Z Z Z Z Z Z Z Z Z X McSPI4_CS0 McSPI3_SOMI McSPI4_SOMI McSPI3_SIMO McSPI4_CLK X McBSP3_FSX X McBSP3_DR X X X x X X X X GPIO_133 GPIO_161 GPIO_132 GPIO_159 GPIO_131 GPIO_156 X X X X X X X X X X X X Z Z Z Z Z Z McSPI3_CLK X X X X * X X REGEN Nreset GND GND X Z X X GPIO_130 GPIO_157 GPIO_183 GPIO_168 X X X X X X X X Z Z Z Z Page 107 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 8.24.2 Expansion Signals This section provides more detail on each of the signals available on the expansion connector. They are grouped by functions in Table 23 along with a description of each signal and the MUX setting to activate the pin. If you use these signals in their respective groups and that is the only function you use, all of the signals are available. Whether or not the signals you need are all available, depends on the muxing function on a per-pin basis. Only one signal per pin is available at any one time. Table 23. Signal MMC2_DAT7 MMC2_DAT6 MMC2_DAT5 MMC2_DAT4 MMC2_DAT3 MMC2_DAT2 MMC2_DAT1 MMC2_DAT0 MMC2_CMD MMC_CLKO McBSP1_DR McBSP1_CLKS McBSP1_FSR McBSP1_DX McBSP1_CLKX McBSP1_FSX McBSP1_CLKR I2C2_SDA I2C2_SCL McBSP3_DR McBSP3_DX McBSP3_CLKX McBSP3_FSX GPIO_130 GPIO_131 GPIO_132 GPIO_133 GPIO_134 GPIO_135 GPIO_136 GPIO_137 GPIO_138 GPIO_139 GPIO_143 GPIO_144 GPIO_145 GPIO_146 GPIO_156 GPIO_158 GPIO_159 GPIO_161 GPIO_162 Expansion Connector Signal Groups Description SD/MMC Port 2 SD/MMC data pin 7. SD/MMC data pin 6. SD/MMC data pin 5. SD/MMC data pin 4. SD/MMC data pin 3. SD/MMC data pin 2. SD/MMC data pin 1. SD/MMC data pin 0. SD/MMC command signal. SD/MMC clock signal. McBSP Port 1 Multi channel buffered serial port receive -------------------------------------------------------------------------Multi channel buffered serial port transmit frame sync RCV Multi channel buffered serial port transmit Multi channel buffered serial port transmit clock Multi channel buffered serial port transmit frame sync XMT Multi channel buffered serial port receive clock I2C Port 2 I2C data line. I2C clock line McBSP Port 3 Multi channel buffered serial port receive Multi channel buffered serial port transmit Multi channel buffered serial port receive clock Multi channel buffered serial port frame sync transmit General Purpose I/O Pins GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. I/O EXP OMAP Mux I/O I/O I/O I/O I/O I/O I/O I/O I/O O 3 5 7 9 11 13 15 17 19 21 AE3 AF3 AH3 AE4 AF4 AG4 AH4 AH5 AG5 AE2 1 1 1 1 1 1 1 1 1 1 I N/A I/O I/O I/O I/O I/O 18 N/A 22 12 14 16 20 IOD IOD 23 24 I I/O I/O I/O 10,18 4,12 6,14 8,16 I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O 21 19 17 15 13 11 9 7 5 3 8 4 10 6 20 12 18 16 14 Page 108 of 164 REF: BB_SRM_xM GPIO_168 GPIO_183 McSPI3_CS0 McSPI3_CS1 McSPI3_SIMO McSPI3_SOMI McSPI3_CLK McSPI4_SIMO McSPI4_SOMI McSPI4_CS0 McSPI4_CLK UART2_CTS UART2_RTS UART2_RX UART2_TX GPT9_PWMEVT GPT11_PWMEVT GPT10_PWMEVT BeagleBoard-xM System Reference Manual GP Input/Output pin. Can be used as an interrupt pin. GP Input/Output pin. Can be used as an interrupt pin. McSPI Port 3 Multi channel SPI chip select 0 Multi channel SPI chip select 1 Multi channel SPI slave in master out Multi channel SPI slave out master in Multi channel SPI clock McSPI Port 4 Multi channel SPI slave in master out Multi channel SPI slave out master in Multi channel SPI chip select 0 Multi channel SPI clock UART Port 2 UART clear to send. UART request to send UART receive UART transmit GPT PWM PWM or event for GP timer 9 PWM or event for GP timer 11 PWM or event for GP timer 10 I/O I/O 24 23 O O I/O I/O I/O 11 13 19 17 21 I/O I/) O I/O 12 18 16 20 I/O O I O 4 10 8 6 O O O 4 10 8 Revision A2 8.24.3 Power The expansion connector provides two power rails. The first is the VIO_1.8V rail which is supplied by the TPS65950. This rail is limited in the current it can supply from the TPS65950 and what remains from the current consumed by the BeagleBoard and is intended to be used to provide a rail for voltage level conversion only. It is not intended to power a lot of circuitry on the expansion board. All signals from the BeagleBoard are at 1.8V. The other rail is the DC_5V. The same restriction exits on this rail as mentioned in the USB section. The amount of available power to an expansion board depends on the available power from the DC supply or the USB supply from the PC. 8.24.4 Reset The nRESET signal is the main board reset signal. When the board powers up, this signal will act as an input to reset circuitry on the expansion board. After power up, a system reset can be generated by the expansion board by taking this signal low. This signal is a 1.8V level signal. 8.24.5 Power Control There is an additional open-drain signal on the connector called REGEN. The purpose of this signal is to provide a means to control power circuitry on the expansion card to turn on and off the voltages. This insures that the power on the expansion board is turned on at the appropriate time. Depending on what circuitry is provided on the expansion board, an Page 109 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 additional delay may be needed to be added before the circuitry is activated. Refer to the processor and TPS65950 documentation for more information. 8.25 LCD Expansion Header If you choose not to use the LCD headers for access to the LCD signals or for the DVI-D interface, they can also be used for other functions on the board based on the pin mux setting of each pin. Table 24 shows the options for P11 and Table 25 shows the options for P135. The MUX: column indicates which MUX mode must be set for each pin to make the respective signals accessible on the pins of the processor. Table 24. P11 GPIO Signals Pin# Signal MUX:0 MUX:2 MUX:4 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 DVI_DATA1 DVI_DATA0 DVI_DATA3 DVI_DATA2 DVI_DATA5 DVI_DATA4 DVI_DATA12 DVI_DATA10 DVI_DATA23 DVI_DATA14 DVI_DATA19 DVI_DATA22 I2C3_SDA DVI_DATA11 DVI_VSYNC DVI_PUP DATA1 DATA0 DATA3 DATA2 DATA5 DATA4 DATA12 DATA10 DATA23 DATA14 DATA19 DATA22 I2C3_SDA DATA11 VSYNC DVI_PUP UART1_RTS UART1_CTS UART3_TX UART3_RX GPIO71 GPIO70 GPIO73 GPIO72 GPIO75 GPIO74 GPIO82 GPIO79 GPIO93 GPIO84 GPIO89 GPIO92 GPIO81 GPIO68 - Table 25. McSPI3_SIMO McSPI3_CS1 - P13 GPIO Signals Pin# Signal MUX:0 MUX:2 MUX:4 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 DVI_DATA20 DVI_DATA21 DVI_DATA17 DVI_DATA18 DVI_DATA15 DVI_DATA16 DVI_DATA7 DVI_DATA13 DVI_DATA8 NC DVI_DATA9 I2C3_SCL DVI_DATA6 DVI_CLK+ DVI_DEN DVI_HSYNC DATA20 DATA21 DATA17 DATA18 DATA15 DATA16 DATA7 DATA13 DATA8 DATA9 I2C3_SCL DATA6 PCLK DEN HSYNC McSPI3_SOMI McSPI3_CS0 McSPI3_CLK UART1_RX - GPIO90 GPIO91 GPIO87 GPIO88 GPIO85 GPIO86 GPIO77 GPIO83 GPIO78 GPIO79 GPIO_76 GPIO66 GPIO69 GPIO67 UART1_TX - Page 110 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 8.26 Revision A2 Auxiliary Expansion Header New to the –xM version is the addition of expansion header called the Auxiliary Expansion Header. As is the case with many of the signals on the various connectors, these pins have multiple functions mapped per pin. Table 26 below is the pin out of the MMC Connector. In order to access other signals on these pins, the pin muxing register will need to be set as needed on a per pin basis. Table 26. PIN 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 P13 Auxiliary Expansion Signals SIGNAL PROC 0 1 MMC3_DAT2 MMC3_DAT7 MMC3_DAT3 GPIO_16 GPIO_15 MMC3_DAT1 MMC3_DAT5 MMC3_DAT4 MMC3_DAT0 MMC3_CMD MMC3_DAT6 MMC3_CLK HDQ DMAREQ3 AUX_DC PWR_CNTRL AF13 AH14 AE13 AH12 AG12 AH9 AG9 AF11 AE11 AE10 AF9 AF10J25 P8 ETK_D6 ETK_D7 ETK_D3 ETK_D2 ETK_D1 ETK_D5 ETK_D9 ETK_D0 ETK_D4 ETK_CTL ETK_D8 ETK_CLK HDQ MCBSP5_DX MCSPI3_CS1 MCSPI3_CLK MCSPI3_CS0 MCBSPI3_SOMI MCBSP5_FSX SERCURE_IND MCSPI3_SIMO MCBSP5_DR DRM_SECURE MCBSP5_CLKX SYS_ALTCLK DMAREQ3 2 3 VIO_1V8 VMMC2 MMC3_DAT2 HSUSB1_D6 MMC3_DAT7 HSUSB1_D3 MMC3_DAT3 HSUSB_D7 HSUSB1_D2 HSUSB1_D1 MMC3_DAT1 HSUSB1_D5 MMC3_DAT5 HSUSB1_NXT MMC3_DAT4 HSUSB1_D0 MMC3_DAT0 HSUSB1_D4 MMC3_CMD HSUSB1_CLK MMC3_DAT6 HSUSB1_DIT MMC3_CLK HSUSB1_STP GPT11_PWM AUX_ADC PWR_CNTRL GND GND 4 GPIO_20 GPIO_21 GPIO_17 GPIO_16 GPIO_15 GPIO_19 GPIO_23 GPIO_14 GPIO_18 GPIO_13 GPIO_22 GPIO_12 GPIO_170 GPIO_57 5 MM1_TXEN_N MM1_TXDAT MM1_TXSE0 MM1_RX MM1_RXRCV MM1_RXDP The following sections provide a brief description of the functions of the pins available. For a more complete description, please refer to the datasheet or Technical Reference Manuals. Not all of these signals can be used at the same time. Only one signal can be used per pin at one time based on the setting of the pin mux registers in the processor. Make sure that you set the correct mux mode when using these signals for their various configurations. 8.26.1 MCBSP5 Signals Access to McBSP5 is provided as an option on the connector. Table 27 below shows the pins that the McBSP5 interface appears on. In order to se these signals, the mux mode for each pin must be set to 1. Table 27. PIN 3 8 11 14 SIGNAL MCBSP5_DX MCBSP5_FSX MCBSP5_DR MCBSP5_CLKX P13 McBSP5 Expansion Signals I/O O O I O DESCRIPTION Transmitted Data Frame Sync Received Data Serial Clock PROC PINS AF13 AH9 AE11 AF10- Page 111 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 8.26.2 MMC3 Signals These signals can be used to provide an additional SD/MMC interface on an expansion board. All of these signals are 1.8V, so if you plan to use the signals as an SD/MMC interface, then a level shifter will be required. In order to access these signals, they must be in Mux mode 2. Table 28 is a description of these signals. Table 28. PIN 3 4 5 8 9 10 11 12 13 14 SIGNAL MMC3_DAT2 MMC3_DAT7 MMC3_DAT3 MMC3_DAT1 MMC3_DAT5 MMC3_DAT4 MMC3_DAT0 MMC3_CMD MMC3_DAT6 MMC3_CLK P13 MMC3 Expansion Signals I/O I/O I/O I/O I/O I/O I/O I/O O I/O O PROC AF13 AH14 AE13 AH9 AG9 AF11 AE11 AE10 AF9 AF10- DESCRIPTION Bidirectional data pin. Bidirectional data pin. Bidirectional data pin. Bidirectional data pin. Bidirectional data pin. Bidirectional data pin. Bidirectional data pin. Command indicator signal Bidirectional data pin. Clock This interface could also be used to communicate to an FPGA or a WLAN device that uses the SDIO style interface. 8.26.3 ETK Signals The ETK signals can be used to provide additional debugging information. For more information on the use of these signals, please refer to the processor Technical reference Manual. Table 29 has the signals for the ETK interface that are provided. Table 29. PIN 3 4 5 6 7 8 9 10 11 12 13 14 SIGNAL ETK_D6 ETK_D7 ETK_D3 ETK_D2 ETK_D1 ETK_D5 ETK_D9 ETK_D0 ETK_D4 ETK_CTL ETK_D8 ETK_CLK I/O O O O O O O O O O O O O P13 Auxiliary ETK Signals PROC AF13 AH14 AE13 AH12 AG12 AH9 AG9 AF11 AE11 AE10 AF9 AF10- DESCRIPTION Trace data pin. Trace data pin. Trace data pin. Trace data pin. Trace data pin. Trace data pin. Trace data pin. Trace data pin. Trace data pin. Trace control signal. Trace data pin. Trace clock. Page 112 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 8.26.4 HSUSB1 Signals These signals are the other High Speed USB port found on the processor. It is the same interface that is used to communicate to the UBS PHY on the board, but a different port. Table 30 gives the signals that are used for this interface. In order for these pins to be used, the pin mux must be set to Mode 3. Table 30. PIN 3 4 5 6 7 8 9 10 11 12 13 14 P13 High Speed USB Expansion Signals SIGNAL HSUSB1_D6 HSUSB1_D3 HSUSB_D7 HSUSB1_D2 HSUSB1_D1 HSUSB1_D5 HSUSB1_NXT HSUSB1_D0 HSUSB1_D4 HSUSB1_CLK HSUSB1_DIR HSUSB1_STP I/0 I/O I/O I/O I/O I/O I/O I I/O I/O O I O PROC AF13 AH14 AE13 AH12 AG12 AH9 AG9 AF11 AE11 AE10 AF9 AF10- DESCRIPTION Bidirectional Data Bidirectional Data Bidirectional Data Bidirectional Data Bidirectional Data Bidirectional Data Next signal Bidirectional Data Bidirectional Data 60MHZ Clock output Data direction signal Stop signal 8.26.5 Alternate Clock The SYS_ALTCLK signal can be used to provide an alternate system clock into the processor. This can be used for things such as the GPTIMERS, USB, or as a clock for the NTSC/PAL S-Video output. 8.26.6 HDQ 1-Wire The HDQ/1-Wire module implements the hardware protocol of the master functions of the Benchmarq HDQ and the Dallas Semiconductor 1-Wire® protocols. These protocols use a single wire for communication between the master (HDQ/1-Wire controller) and the slaves (HDQ/1-Wire external compliant devices). 8.26.7 ADC There is one A to D converter pin provided on the Auxiliary Expansion Header. This pin is labeled AUX_ADC and connects to the ADCIN6 pin of the TPS65950 and can be controlled and read by the processor using the I2C1 interface. There are voltage level restrictions to this pin, so refer to the TPS65950 documentation before using this pin. Page 113 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 8.26.8 GPIO Signals Most of the signals can also be configured as either inputs or outputs from the processor. Table 31 shows the GPIO pin options that can be used on each pin of the connector. Table 31. PIN 3 4 5 6 7 8 9 10 11 12 13 14 15 16 SIGNAL GPIO_20 GPIO_21 GPIO_17 GPIO_16 GPIO_15 GPIO_19 GPIO_23 GPIO_14 GPIO_18 GPIO_13 GPIO_22 GPIO_12 GPIO_170 GPIO_57 P13 Auxiliary GPIO Signals I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O PROC AF13 AH14 AE13 AH12 AG12 AH9 AG9 AF11 AE11 AE10 AF9 AF10J25 P8 DESCRIPTION General Purpose Input/Output General Purpose Input/Output General Purpose Input/Output General Purpose Input/Output General Purpose Input/Output General Purpose Input/Output General Purpose Input/Output General Purpose Input/Output General Purpose Input/Output General Purpose Input/Output General Purpose Input/Output General Purpose Input/Output General Purpose Input/Output General Purpose Input/Output 8.26.9 DMAREQ Pin 16 of the expansion connector can also be configured for a DMAREQ pin. Refer to the processor Technical Reference Manual for more information on how to use this signal. 8.27 Audio Expansion Header Also new to the –xM is the addition of the Audio Header that provides access to the McBSP2 bus that connects to the TPS65950. This is the primary audio bus for the processor. For further information on these signals, refer to Section 8.16.2 Page 114 of 164 REF: BB_SRM_xM 9.0 BeagleBoard-xM System Reference Manual Revision A2 Connector Pinouts and Cables This section provides a definition of the pinouts and cables to be used with all of the connectors and headers on the BeagleBoard. THERE ARE NO CABLES SUPPLIED WITH THE BEAGLEBOARD. 9.1 Power Connector Figure 52 is a picture of the BeagleBoard power connector with the pins identified. The supply must have a 2.1mm center hot connector with a 5.5mm outside diameter. Figure 52. Power Connector The supply must be at least 1A with a maximum of 3A. If the expansion connector is used, more power will be required depending on the load of the devices connected to the expansion connector. Page 115 of 164 REF: BB_SRM_xM 9.2 BeagleBoard-xM System Reference Manual Revision A2 USB OTG Figure 53 is a picture of the BeagleBoard USB OTG connector with the pins identified. Figure 53. USB OTG Connector The shorting pads, J1, to convert the OTG port to a Host mode are found in Figure 54. Figure 54. OTG Host Shorting Pads Page 116 of 164 REF: BB_SRM_xM 9.3 BeagleBoard-xM System Reference Manual Revision A2 S-Video Figure 55 is the S-Video connector on the BeagleBoard. Figure 55. S-Video Connector Page 117 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 9.4 Revision A2 DVI-D Figure 56 is the pinout of the DVI-D connector on BeagleBoard. Figure 56. DVI-D Connector Table 32 is the pin numbering of the two ends of the cable as it relates to the signals used in the DVI-D interface itself. Table 32. SIGNAL DATA 2DATA 2+ SHIELD DDS CLOCK DDS DATA DATA 1DATA 1+ SHIELD 5V GROUND (5V) DATA 0SIGNAL DATA 0+ SHIELD CLOCK+ CLOCK- DVI-D to HDMI Cable DVI-D PIN# 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 DVI-D PIN# 18 19 20 21 22 23 24 HDMI PIN# 3 1 2 15 16 6 4 5 18 17 9 DVI-D PIN# 7 5 10 12 Page 118 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 DO NOT PLUG IN THE DVI-D CONNECTOR TO A DISPLAY WITH THE BEAGLEBAORD POWERED ON. PLUG IN THE CABLE TO THE DISPLAY AND THEN POWER ON THE BEAGLEBOARD. Figure 57 is one of the cables that can be used to connect to an LCD monitor. Figure 57. DVI-D Cable A standard HDMI cable may be used as well as long as it is used with an adapter if you are connecting to a monitor via the DVI-D port. Figure 58 shows this configuration. Figure 58. DVI-D Cable In some cases, the HDMI to HDMI connector could be used to connect direct to a monitor equipped with a HDMI port. It some cases, the BeagleBoard may not work if the display timing is not accepted by the display. It should also be noted that no audio will be provided over this interface. Page 119 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 9.5 Revision A2 LCD This section covers the pair of headers that provide access to the raw 1.8V DSS signals from the processor. This provides the ability to create adapters for such things as different LCD panels, LVDS interfaces, etc. 9.5.1 Connector Pinout The Table 33 and 34 define the pinout of the LCD connectors. All signal levels are 1.8V with the exception of DVI_PUP signal which is 3.3V. Table 33. P11 LCD Signals Pin# Signal I/O Description 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 DC_5V DC_5V DVI_DATA1 DVI_DATA0 DVI_DATA3 DVI_DATA2 DVI_DATA5 DVI_DATA4 DVI_DATA12 DVI_DATA10 DVI_DATA23 DVI_DATA14 DVI_DATA19 DVI_DATA22 I2C3_SDA DVI_DATA11 DVI_VSYNC PWR PWR O O O O O O O O O O O O I/O O O 18 DVI_PUP 19 20 GND GND DC rail from the Main DC supply DC rail from the Main DC supply LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit I2C3 Data Line LCD Pixel Data bit LCD Vertical Sync Signal Control signal for the DVI controller. When Hi, DVI is enabled. Can be used to activate circuitry on adapter board if desired. Ground bus Ground bus O PWR PWR Page 120 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Table 34. Pin# 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 Signal 3.3V VIO_1V8 DVI_DATA20 DVI_DATA21 DVI_DATA17 DVI_DATA18 DVI_DATA15 DVI_DATA16 DVI_DATA7 DVI_DATA13 DVI_DATA8 NC DVI_DATA9 I2C3_SCL DVI_DATA6 DVI_CLK+ DVI_DEN DVI_HSYNC GND GND Revision A2 P13 LCD Signals I/O Description PWR PWR O O O O O O O O O 3.3V reference rail 1.8V buffer reference rail. LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit LCD Pixel Data bit No connect LCD Pixel Data bit I2C3 Clock Line LCD Pixel Data bit DVI Clock Data Enable Horizontal Sync Ground bus Ground bus I/O O O O O PWR PWR Figure 59 shows where pins 1 and 2 are located on each connector, front and back sides shown. The top side pins make for convenient test points if needed. Figure 59. LCD Expansion Connector Pins Page 121 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 9.5.2 Revision A2 Camera Table 35 is the pinout of the camera connector on the board. Figure 60 shows the pin number and location of the camera connector. Table 35. Pin# 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 Signal CAM_D11 CAM_CLKA CAM_D10 GND CAM_D9 I2C_SCL CAM_D8 I2C_SCL CAM_D7 CAM_FLD CAM_D6 CAM_WEN CAM_D5 GND CAM_D4 CAM_2V8 CAM_D3 CAM_2V8 CAM_D2 GND CAM_D1 GND CAM_D0 DC_5V DC_5V DC_5V CAM_PCLK GND CAM_HS CAM_1V8 CAM_VS CAM_1V8 GND GND P10 Camera Signals I/O Description I O I PWR I Camera Data 11 Camera main clock Camera Data 10 Ground Camera Data 9 Camera control data Camera Data 8 Camera control clock Camera Data 7 Camera Reset Camera Data 6 Camera Output enable Camera Data 5 Ground Camera Data 4 Camera 2.8V core voltage Camera Data 3 Camera 2.8V core voltage Camera Data 2 Ground Camera Data 1 Ground Camera Data 0 5V supply 5V supply 5V supply Camera Pixel Clock Ground Camera Horizontal Sync 1.8V IO rail Camera vertical Sync 1.8V IO rail Ground Ground I I/O I I I I I PWR I PWR I PWR I PWR I PWR I PWR PWR PWR I PWR I PWR I PWR PWR PWR Page 122 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Figure 60. Camera Connector Figure 61 is the front of the camera module. The camera should face to the edge of the board (Left) when installed. The camera module is not supplied with the BeagleBoard. Figure 61. Camera Module Page 123 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 9.5.3 Revision A2 Audio McBSP2 Port New to the –xM version is the addition of a four pin connector that provides access to the McBSP2 audio serial interface. While other McBSP ports can be used for audio, McBSP is the most desirable due its large buffers. Table 36 is the pin out of the connector. Table 36. P10 McBSP2 Signals Pin# Signal I/O 1 2 3 4 McBSP2_DX McBSP2_FSX McBSP2_DR McBSP2_CLKX O O I O Description Transmit Out Frame Sync Receive In Clock Figure 62 is the pin number location of P10. Figure 62. McBSP Audio Connector Page 124 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 9.5.4 Revision A2 Auxiliary Access Header Table 37 gives the signal names of the pins on the Auxiliary Access Connector. Table 37. P17 Auxiliary Access Signals Pin# Signal I/O 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 VIO_1V8 VMMC2 MMC3_DAT2 MMC_DAT7 MMC3_DAT3 GPIO_16 GPIO_15 MMC3_DAT MMC_DAT5 MMC3_DAT4 MMC_DAT0 MMC3_CMD MMC_DAT6 MMC3_CLK HDQ DMAREQ3 AUX_ADC PWR_CNTRL GND GND PWR PWR I/O I/O I/O I/O I/O I/O I/O I/O I/O O I/O O I/O I/O I I PWR PWR Description 1.8V IO Rail 1.85V to 3.15V Rail. Configurable via SW. MMC interface data pin. MMC interface data pin. MMC interface data pin. General purpose I/O pin General purpose I/O pin MMC interface data pin. MMC interface data pin. MMC interface data pin. MMC interface data pin. MMC CMD signal pin MMC interface data pin. MMC clock pin I-wire interface pin DMA request input pin ADC on TPS65950 Control pin for on/off button to the TPS65950 Figure 63 shows the location of P17. Figure 63. Auxiliary Access Connector Page 125 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 9.5.5 Revision A2 LCD and Expansion Measurements Figure 64 provides some of the dimensions that can assist in the location of the LCD headers. It is strongly recommended that the CAD data be used in order to determine their location exact. Table 38 provides the values for each lettered dimension. Figure 64. Top Mount LCD Adapter Table 38. Connector Dimensions Dimension A B C D Inches Millimeters 1.085 27.56 0.118 2.99 0.296 7.52 0.190 4.83 Page 126 of 164 REF: BB_SRM_xM 9.5.6 BeagleBoard-xM System Reference Manual Revision A2 Mounting Scenarios This section provides a few possible mounting scenarios for the LCD connectors. It should be noted that the voltage level of these signals are 1.8V. It will require that they be buffered in order to drive other voltage levels. Figure 65 shows the board being mounted under the BeagleBoard. BeagleBoard Buffer Logic LCD Connector Adapter Figure 65. Bottom Mount LCD Adapter Page 127 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 9.6 Revision A2 Audio Connections Figure 66 is the audio input jack required to connect to the BeagleBoard. Figure 66. Audio In Plug Figure 67 is the actual connector used on the BeagleBoard. Figure 67. Audio In Connector Page 128 of 164 REF: BB_SRM_xM 9.7 BeagleBoard-xM System Reference Manual Revision A2 Audio Out Figure 68 is the audio out jack required to connect to the BeagleBoard. Figure 68. Audio Out Plug Figure 69 is the actual connector used on the BeagleBoard. Figure 69. Audio Out Connector Page 129 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 9.8 Revision A2 JTAG Figure 70 is the JTAG connector pin out showing the pin numbering. Figure 70. JTAG Connector Pinout Table 39 gives a definition of each of the signals on the JTAG header. Table 39. Pin Signal 1 3 7 9 11 2 13 14 5 4,8,10,12,14 JTAG_TMS JTAG_TDI JTAG_TDO JTAG_RTCK JTAG_TCK JTAG_nTRST JTAG_EMU0 JTAG_EMU1 VIO GND JTAG Signals Description Test mode select Test data input Test Data Output ARM Clock Emulation Test Clock Test reset Test emulation 0 Test emulation 1 Voltage pin Ground I/O I/O I O O I I I/O I/O PWR PWR All of the signals are 1.8V only. The JTAG emulator must support 1.8V signals for use on the BeagleBoard. Page 130 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 If a 20 pin connector is provided on the JTAG emulator, then a 20 pin to 14 pin adapter must be used. You may also use emulators that are either equipped with a 14 pin connector or are universal in nature. Figure 71 shows an example of a 14 pin to 20 pin adapter. Figure 71. JTAG 14 to 20 Pin Adapter Figure 72 shows how the JTAG cable is to be routed when connected to the BeagleBoard. C4 Figure 72. JTAG Connector Pinout Page 131 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 9.9 Battery Installation 9.9.1 Battery Revision A2 The board was designed to use the MS412FE-FL26E battery from Seiko Instruments. This is a Lithium Rechargeable Battery with a 1mAH capacity. Figure 73 is a picture of the battery. It is also possible that the user may choose to install a higher capacity Lithium battery. Figure 73. Optional Battery 9.9.2 Battery Installation THE FOLLOWING STRUCTIONS ASSUME THE USER HAS PREVIOUS EXPERIENCE WITH BATTERIES. BATTERY INSTALLATION IS THE SOLE RESPONSABILTY OF THE USER. INSTALLATION OF THE BATTERY BY THE USER IS AT THEIR OWN RISK. FAILURE TO FOLLOW THE INSTRUCTIONS CAN RESULT IN DAMAGE TO THE BOARD. THIS DAMAGE IS NOT COVERED UNDER THE WARRANTY. Page 132 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Figure 74. Optional Battery Location Figure 75. Resistor R65 Following are the steps required to install the battery. 1) 2) 3) 4) Remove all cables from the board. Remove R65 from the board as shown on Figure 73. Using Figure 66, locate the positive (+) lead of the battery. Insert the (+) lead into the hole that is marked (+) on Figure 74. Page 133 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 10.0 BeagleBoard Accessories Throughout this manual various items are mentioned as not being provided with the standard BeagleBoard package or as options to extend the features of the BeagleBoard. The concept behind BeagleBoard is that different features and functions can be added to BeagleBoard by bringing your own peripherals. This has several key advantages: o User can choose which peripherals to add. o User can choose the brand of peripherals based on driver availability and ability to acquire the particular peripheral o User can add these peripherals at a lower cost than if they were integrated into the BeagleBoard. This section covers these accessories and add-ons and provides information on where they may be obtained. Obviously things can change very quickly as it relates to devices that may be available. Please check BeagleBoard.org for an up to date listing of these peripherals. Inclusion of any products in this section does not guarantee that they will operate with all SW releases. It is up to the user to find the appropriate drivers for each of these products. Information provided here is intended to expose the capabilities of what can be done with the BeagleBoard and how it can be expanded. Inclusion of any product in this section is not an endorsement of the product by Beagleboard.org, but is provided as a convenience only to the users of the BeagleBoard-xM board. All pricing information provided is subject to change an din most cases is likely to be lower depending on the products purchased and from where they are purchased. Covered in this section are the following accessories: o o o o o o o o DC Power Supplies Serial Ribbon cable USB Hubs USB Thumb Drives DVI-D Cables DVI-D Monitors SD/MMC Cards USB to Ethernet Page 134 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 o USB to WiFi o USB Bluetooth o Expansion Cards NO CABLES OR POWER SUPPLIES ARE PROVIDED WITH THE BEAGLEBOARD. 10.1 DC Power Supply Tabletop or wall plug supplies can be used to power BeagleBoard. Table 40 provides the specifications for the BeagleBoard DC supply. Supplies that provide additional current than what is specified can be used if additional current is needed for add on accessories. The amount specified is equal to that supplied by a USB port. Table 40. DC Power Supply Specifications Specification Voltage Current Connector Requirement 5.0 1.5 (minimum) 2.1mm x 5.5mm Center hot Unit V A It is recommended that a supply higher than 1.5A be used if higher current peripherals are expected to be used or if expansion boards are added. The onboard USB hub and Ethernet do consume additional power and if you plan to load the USB Host ports, more power will be required.. Table 41 lists some power supplies that will work with the BeagleBoard. Table 41. Part # EPS050100-P6P DPS050200UPS-P5P-SZ DC Power Supplies Manufacturer CUI CUI Supplier Digi-Key Digi-Key Price $7 $16 Figure 76 is a picture of the type of power supply that will be used on the BeagleBoard. Figure 76. DC Power Supply Page 135 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 10.2 Revision A2 DVI Cables In order to connect the DVI-D interface to a LCD monitor, a HDMI to DVI-D cable is required. Figure 77 is a picture of a HDMI to DVI-D cable. Figure 77. HDMI to DVI-D Cable 10.3 DVI-D Monitors There are many monitors that can be used with the BeagleBoard. With the integrated EDID feature, timing data is collected from the monitor to enable the SW to adjust its timings. Table 42 shows a short list of the monitors that have been tested to date on the BeagleBoard at the 1024x768 resolution. Please check on BeagleBoard.org for an up to date listing of the DVI-D monitors as well as information on the availability of drivers. Table 42. Manufacturer Dell Insignia Dell LG DVI-D Monitors Tested Part Number 2407WFPb NS-LCD15 1708FP FLATRON W2243T Status Tested Tested Tested Tested DO NOT PLUG IN THE DVI-D CONNECTOR TO A DISPLAY WITH THE BEAGLEBAORD POWERED ON. PLUG IN THE CABLE TO THE DISPLAY AND THEN POWER ON THE BEAGLEBOARD. The digital portion of the DVI-D interface is compatible with HDMI and is electrically the same. A standard HDMI cable may be used to connect to the HDMI input of monitors. Whether or not the Beagle will support those monitors is dependent on the timings that are used on the Beagle and those that are accepted by the monitor. This may require a change in the software running on the Beagle. The audio and encryption features of HDMI are not supported by the Beagle. Page 136 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 The analog portion of DVI which provides RGB analog type signals is not supported by the Beagle. Buying a DVI to VGA adapter connector will not work on a VGA display. You will need an active DVI-D to VGA adapter. 10.4 microSD Cards Table 43 is a list of SD/MMC cards that have been tested on BeagleBoard. Please check BeagleBoard.org for an up to date listing of the SD/MMC cards that have been tested as well as information on the availability of drivers if required. Table 43. Manufacturer Patriot 10.5 SD/MMC Cards Tested Type 4GB Part Number Status Tested USB to WiFi There are several USB to WiFi adapters on the market and Figure 78 shows a few of these devices. These devices can easily add WiFi connectivity to BeagleBoard by using the USB OTG port in the host mode. This will require a special cable to convert the miniAB connector to a Type A or a hub can also be used. These are provided as examples only. Check BeagleBoard.org for information on devices that have drivers available for them. Figure 78. USB to WiFi Table 44 provides a list of USB to WiFi adapters that could be used with the BeagleBoard. Inclusion of these items in the table does not guarantee that they will work, but is provided as examples only. Please check BeagleBoard.org for an up to date listing of the USB to WiFi devices as well as information on the availability of drivers. Page 137 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Table 44. Product 4410-00-00AF HWUG1 TEW-429Uf Revision A2 USB to WiFi Adapters Manufacturer Zoom Hawkins Trendnet Status Not Tested Not Tested Not Tested It should be noted that the availability of Linux drivers for various WiFi devices is limited. Before purchasing a particular device, please verify the availability of drivers for that device. 10.6 USB to Bluetooth There are several USB to Bluetooth adapters on the market and Figure 79 shows a few of these devices. These devices can easily add Bluetooth connectivity to BeagleBoard by using the USB OTG port in the host mode. This will require a special cable to convert the miniAB connector to a Type A or a hub can also be used. These are provided as examples only. Check BeagleBoard.org for information on devices that have drivers available for them and their test status. Figure 79. USB to Bluetooth Table 45 provides a list of USB to Bluetooth adapters that could be used with the BeagleBoard. Inclusion of these items in the table does not guarantee that they will work, but is provided as examples only. Please check BeagleBoard.org for an up to date listing of the USB to Bluetooth devices as well as information on the availability of drivers. Page 138 of 164 REF: BB_SRM_xM Table 45. Product TBW-105UB ABT-200 F8T012-1 BeagleBoard-xM System Reference Manual Revision A2 USB to Bluetooth Adapters Manufacturer Trendnet Airlink Belkin Status Not Tested Not Tested Not Tested Page 139 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 11.0 Mechanical Information 11.1 BeagleBoard Dimensions This section provides information on the mechanical aspect of the BeagleBoard. Figure 80 is the dimensions of the BeagleBoard. Despite the change in the overall dimensions of the board, the mounting holes and the replacement of the main expansion and LCD headers are the same as is found on the rev C4 board. Figure 80. BeagleBoard Dimension Drawing Page 140 of 164 REF: BB_SRM_xM 11.2 BeagleBoard-xM System Reference Manual Revision A2 BeagleBoard Expansion Card Design Information This section provides information on what is required from a mechanical and electrical aspect to create expansion cards for the BeagleBoard that are designed to connect to the Expansion header on the BeagleBoard. Users are free to create their own cards for private or commercial use, but in order to be supported by the Software they must conform to these standards if such support is desired. 11.2.1 Mounting Method The standard method to provide a daughtercard for the BeagleBoard is for it to be mounted UNDER the Beagle Board as described in Figure 81. Figure 81. BeagleBoard Bottom Stacked Daughter Card All BeagleBoard-xM produced will have the connectors pre mounted onto the bottom of the BeagleBoard as described above. The –xM has additional connectors on the back of the board. Figure 82 shows their location. Page 141 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Figure 82. BeagleBoard-xM Expansion Headers Page 142 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 11.2.2 Expansion EEPROM All expansion cards designed for use with the BeagleBoard are required to have a EEPROM located on the board. This is to allow for the identification of the card by the Software in order to set the pin muxing on the expansion connector to be compatible with the expansion card. The schematic for the EEPROM is in Figure 83 below. 1 2 3 4 A0 VCC A1 WP A2 SCL VSS SDA AT24C01 8 7 6 5 BB_WP BB_I2C_SCL BB_I2C_SDA 4.7K,5%,0402 1 2 R21 U8 A0 A1 A2 4.7K,5%,0402 1 2 R20 VIO_1V8 4.7K,5%,0402 1 2 R19 VIO_1V8 TP7 C28 TP 0.1uf ,CER,0402 Figure 83. BeagleBoard Expansion Board EEPROM Schematic The EEPROM must be write protected. It is suggested that a testpoint be used to allow for the WP to be disabled during test to allow the required data to be written to the EEPROM. The EEPROM is to be connected to I2C2 as found on the main expansion connector. The EEPROM that is designated is the AT24C01 or ATC24C01B. The AT24C01 is designated as “Not Recommended for New Design” but can still be used. The AT24C01B is the replacement part and is available in several different packages, all of which can be used. o o o o o o TSSOP 8 PDIP 8 UDFN 8 SOIC 8 SOT23 5 dBGA2 8 The contents of the EEPROM are not specified in this document. Page 143 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 12.0 Board Verification Test Points There are several test points that may be useful if it becomes necessary to troubleshoot the BeagleBoard-xM board. Figure 84 shows the top side test points. Figure 84. BeagleBoard Voltage Access Points Some of these voltages may not be present depending on the state of the TWL4030 as set by the processor. Others may be at different voltage levels depending on the same factor. Page 144 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM Revision A2 Table 46 provides the ranges of the voltages and the definition of the conditions as applicable. Table 46. Voltage Min VIO_1V8 VDD_SIM VBUS_5V0 VOCORE_1V3 VBAT VDAC_1V8 VDD_PLL1 VDD_PLL2 VDD2 3.3V VMMC1 (3V) VMMC1(1.8V) 1.78 1.78 4.9 1.15 4.1 1.78 1.78 1.78 1.15 3.28 2.9 1.78 Nom Max 1.8 1.8 5.0 1.2 4.2 1.8 1.8 1.8 1.2 3.3 3.0 1.8 1.81 1.81 5.2 1.4 4.3 1.81 1.81 1.81 1.25 3.32 3.1 1.81 Voltages Conditions From the host PC. May be lower or higher. Can be set via SW. Voltage levels may vary. 3.0V at power up. Can be set to via SW. Page 145 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 12.1.1 Signal Access Points Figure 85 shows the access points for various signals on BeagleBoard. Figure 85. BeagleBoard Signal Access Points Page 146 of 164 BeagleBoard-xM System Reference Manual REF: BB_SRM_xM 12.2 Revision A2 Troubleshooting Guide Table 47 provides a list of possible failure modes and conditions and suggestions on how to diagnose them and ultimate determine whether the HW is operational or not. Table 47. Symptoms Troubleshooting Possible Problem Verify that the Power LED is on. JTAG does not connect. JTAG interface needs to be reset Incorrect serial cable configuration. UBoot does not start, and no activity on the RS232 monitor. USB Host Connection Issues via OTG. If a 60 is displayed over the serial cable, processor is booting. Issue could be the SD/MMC card. Cheap USB Cable. OTG cables are typically not designed for higher current. The expect 100mA max. Action If off and running over USB, the PC may have shut down the voltage due to excessive current as related to what it is capable of providing. Remove the USB cable and re insert. If running on a DC supply make sure that voltage is being supplied. Reset the BeagleBoard. Verify straight thru cable configuration Make sure the SD/MMC card is installed all they way into the connector. Make sure the card is formatted correctly and that the MLO file is the first file written to the SD card. Measure the voltage at the card to determine the voltage drop across the cable. If it the level is below 4.35V, the USB power is not guaranteed to work, Page 147 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 13.0 Known Issues This section provides information on any known issues with the BeagleBoard HW and the overall status. Table 48 provides a list of the know issues on the BeagleBoard. Table 48. Affected Revision Issue A DVI Powerdown A USB Hub reset Known Issues Description Workaround Final Fix DVI power down signal is not operational Reset signal to hub is not operational None B Hub can be powered off and on to create a reset scenario No Plan Page 148 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 14.0 PCB Component Locations Figures 86 and Figure 87 contain the bottom and top side component locations of the BeagleBoard. Figure 86. BeagleBoard Top Side Components Page 149 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Figure 87. BeagleBoard Bottom Side Components Page 150 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 15.0 Schematics The following pages contain the PDF schematics for the BeagleBoard. This manual will be periodically updated, but for the latest documentation be sure and check BeagleBoard.org for the latest schematics. OrCAD source files are provided for BeagleBoard on BeagleBoard.org at the following link. http://beagleboard.org/hardware/design These design materials are *NOT SUPPORTED* and DO NOT constitute a reference design. Only “community” support is allowed via resources at BeagleBoard.org/discuss. THERE IS NO WARRANTY FOR THE DESIGN MATERIALS, TO THE EXTENT PERMITTED BY APPLICABLE LAW. EXCEPT WHEN OTHERWISE STATED IN WRITING THE COPYRIGHT HOLDERS AND/OR OTHER PARTIES PROVIDE THE DESIGN MATERIALS “AS IS” WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESSED OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. THE ENTIRE RISK AS TO THE QUALITY AND PERFORMANCE OF THE DESIGN MATERIALS IS WITH YOU. SHOULD THE DESIGN MATERIALS PROVE DEFECTIVE, YOU ASSUME THE COST OF ALL NECESSARY SERVICING, REPAIR OR CORRECTION. We mean it, these design materials may be totally unsuitable for any purposes. Page 151 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Page 152 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Page 153 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Page 154 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Page 155 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Page 156 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Page 157 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Page 158 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Page 159 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Page 160 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Page 161 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 Page 162 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 16.0 Bills of Material The Bill of Material for the Beagle Board is provided at BeagleBoard.org at the following location: http://beagleboard.org/hardware/design These design materials are *NOT SUPPORTED* and DO NOT constitute a reference design. Only “community” support is allowed via resources at BeagleBoard.org/discuss. THERE IS NO WARRANTY FOR THE DESIGN MATERIALS, TO THE EXTENT PERMITTED BY APPLICABLE LAW. EXCEPT WHEN OTHERWISE STATED IN WRITING THE COPYRIGHT HOLDERS AND/OR OTHER PARTIES PROVIDE THE DESIGN MATERIALS “AS IS” WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESSED OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. THE ENTIRE RISK AS TO THE QUALITY AND PERFORMANCE OF THE DESIGN MATERIALS IS WITH YOU. SHOULD THE DESIGN MATERIALS PROVE DEFECTIVE, YOU ASSUME THE COST OF ALL NECESSARY SERVICING, REPAIR OR CORRECTION. We mean it; these design materials may be totally unsuitable for any purposes. Page 163 of 164 REF: BB_SRM_xM BeagleBoard-xM System Reference Manual Revision A2 17.0 PCB Information The following pages contain the PDF PCB layers for the BeagleBoard. Gerber files and Allegro source files are available on BeagleBoard.org at the following address. http://beagleboard.org/hardware/design These design materials are *NOT SUPPORTED* and DO NOT constitute a reference design. Only “community” support is allowed via resources at BeagleBoard.org/discuss. THERE IS NO WARRANTY FOR THE DESIGN MATERIALS, TO THE EXTENT PERMITTED BY APPLICABLE LAW. EXCEPT WHEN OTHERWISE STATED IN WRITING THE COPYRIGHT HOLDERS AND/OR OTHER PARTIES PROVIDE THE DESIGN MATERIALS “AS IS” WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESSED OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. THE ENTIRE RISK AS TO THE QUALITY AND PERFORMANCE OF THE DESIGN MATERIALS IS WITH YOU. SHOULD THE DESIGN MATERIALS PROVE DEFECTIVE, YOU ASSUME THE COST OF ALL NECESSARY SERVICING, REPAIR OR CORRECTION. We mean it; these design materials may be totally unsuitable for any purposes. Page 164 of 164