PH4330L N-channel TrenchMOS logic level FET Rev. 01 — 22 October 2008 Product data sheet 1. Product profile 1.1 General description Logic level N-channel enhancement mode Field-Effect Transistor (FET) in a plastic package using TrenchMOS technology. 1.2 Features and benefits 100 % gate resistance tested 100 % ruggedness tested Optimized for use in DC-DC converters Very low switching and conduction losses Lead-free package Logic level threshold 1.3 Applications DC-to-DC convertors Switched-mode power supplies PC motherboards Voltage regulators 1.4 Quick reference data Table 1. Quick reference Symbol Parameter Conditions Min Typ Max Unit VDS drain-source voltage Tj ≥ 25 °C; Tj ≤ 150 °C - - 30 V ID drain current Tmb = 25 °C; VGS = 10 V; see Figure 1; see Figure 3 - - 95.9 A VGS = 4.5 V; ID = 25 A; VDS = 12 V; see Figure 11; see Figure 12 - 5.4 - nC VGS = 10 V; ID = 25 A; Tj = 25 °C; see Figure 9; see Figure 10 - 3.6 4.3 mΩ Dynamic characteristics QGD gate-drain charge Static characteristics RDSon drain-source on-state resistance PH4330L NXP Semiconductors N-channel TrenchMOS logic level FET 2. Pinning information Table 2. Pinning information Pin Symbol Description Simplified outline 1, 2, 3 S source 4 G gate mb D mounting base; connected to drain Graphic symbol D mb G S mbb076 1 2 3 4 SOT669 (LFPAK) 3. Ordering information Table 3. Ordering information Type number Package Name Description PH4330L LFPAK plastic single-ended surface-mounted package (LFPAK); 4 leads Version SOT669 4. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol Parameter Conditions Min Max Unit VDS drain-source voltage Tj ≥ 25 °C; Tj ≤ 150 °C - 30 V VDGR drain-gate voltage 25 °C ≤ Tj ≤ 150 °C; RGS = 20 kΩ - 30 V VGS gate-source voltage -20 20 V ID drain current VGS = 10 V; Tmb = 25 °C; see Figure 1; see Figure 3 - 95.9 A VGS = 10 V; Tmb = 100 °C; see Figure 1 - 60.1 A - 240 A IDM peak drain current tp ≤ 10 µs; pulsed; Tmb = 25 °C; see Figure 3 Ptot total power dissipation Tmb = 25 °C; see Figure 2 - 62.5 W Tstg storage temperature -55 150 °C Tj junction temperature -55 150 °C Source-drain diode IS source current Tmb = 25 °C - 52 A ISM peak source current tp = 10 µs; pulsed; Tmb = 25 °C - 208 A - 121 mJ Avalanche ruggedness EDS(AL)S non-repetitive VGS = 10 V; Tj(init) = 25 °C; ID = 49 A; Vsup ≤ 25 V; drain-source avalanche tp = 0.12 ms; RGS = 50 Ω; unclamped inductive energy load PH4330L_1 Product data sheet © NXP B.V. 2008. All rights reserved. Rev. 01 — 22 October 2008 2 of 12 PH4330L NXP Semiconductors N-channel TrenchMOS logic level FET 003aab555 120 Ider (%) 003aab937 120 Pder (%) 80 80 40 40 0 0 0 50 100 150 0 200 50 100 150 Tj (°C) Fig 1. 200 Tmb (°C) Normalized continuous drain current as a function of solder point temperature Fig 2. Normalized total power dissipation as a function of solder point temperature 003aab773 103 ID (A) Limit RDSon = VDS / ID tp = 100 μs 102 100 μs 1 ms 10 ms 10 DC 100 ms 1 10−1 10−1 1 102 10 VDS (V) Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage PH4330L_1 Product data sheet © NXP B.V. 2008. All rights reserved. Rev. 01 — 22 October 2008 3 of 12 PH4330L NXP Semiconductors N-channel TrenchMOS logic level FET 5. Thermal characteristics Table 5. Thermal characteristics Symbol Parameter Conditions Rth(j-mb) thermal resistance from see Figure 4 junction to mounting base Min Typ Max Unit - - 2 K/W 003aab772 10 Zth(j-mb) (K/W) 1 δ = 0.5 0.2 0.1 10−1 0.05 δ= P 0.02 tp T single pulse t tp 10−2 10−5 T 10−4 10−3 10−2 10−1 1 10 tp (s) Fig 4. Transient thermal impedance from junction to solder point as a function of pulse duration PH4330L_1 Product data sheet © NXP B.V. 2008. All rights reserved. Rev. 01 — 22 October 2008 4 of 12 PH4330L NXP Semiconductors N-channel TrenchMOS logic level FET 6. Characteristics Table 6. Symbol Characteristics Parameter Conditions Min Typ Max Unit drain-source breakdown voltage ID = 250 µA; VGS = 0 V; Tj = -55 °C 27 - - V ID = 250 µA; VGS = 0 V; Tj = 25 °C 30 - - V gate-source threshold voltage ID = 1 mA; VDS = VGS; Tj = 25 °C; see Figure 7; see Figure 8 1.3 1.7 2.5 V ID = 1 mA; VDS = VGS; Tj = -55 °C; see Figure 7; see Figure 8 - - 2.6 V ID = 1 mA; VDS = VGS; Tj = 150 °C; see Figure 7; see Figure 8 0.8 - - V VDS = 30 V; VGS = 0 V; Tj = 25 °C - - 1 µA VDS = 30 V; VGS = 0 V; Tj = 150 °C - - 100 µA Static characteristics V(BR)DSS VGS(th) IDSS drain leakage current IGSS gate leakage current VGS = 20 V; VDS = 0 V; Tj = 25 °C - - 100 nA RDSon drain-source on-state resistance VGS = 10 V; ID = 25 A; Tj = 25 °C; see Figure 9; see Figure 10 - 3.6 4.3 mΩ VGS = 10 V; ID = 25 A; Tj = 150 °C; see Figure 9; see Figure 10 - 6 6.8 mΩ VGS = 4.5 V; ID = 25 A; see Figure 9; see Figure 10 - 5.6 7 mΩ f = 1 MHz - 0.51 - Ω ID = 25 A; VDS = 12 V; VGS = 4.5 V; see Figure 11; see Figure 12 - 22.9 - nC RG gate resistance Dynamic characteristics QG(tot) total gate charge QGS gate-source charge - 9 - nC QGS1 pre-threshold gate-source charge - 5.5 - nC QGS2 post-threshold gate-source charge - 3.5 - nC QGD gate-drain charge - 5.4 - nC VGS(pl) gate-source plateau voltage ID = 25 A; VDS = 12 V; see Figure 11; see Figure 12 - 2.8 - V Ciss input capacitance VDS = 12 V; VGS = 0 V; f = 1 MHz; Tj = 25 °C; see Figure 13 - 2786 - pF VDS = 0 V; VGS = 0 V; f = 1 MHz; Tj = 25 °C; see Figure 13 - 3300 - pF Coss output capacitance Crss reverse transfer capacitance VDS = 12 V; VGS = 0 V; f = 1 MHz; Tj = 25 °C; see Figure 13 td(on) turn-on delay time tr rise time - 43 - ns td(off) turn-off delay time - 35 - ns tf fall time - 19 - ns VDS = 12 V; RL = 0.5 Ω; VGS = 4.5 V; RG(ext) = 5.6 Ω PH4330L_1 Product data sheet - 579 - pF - 297 - pF - 28 - ns © NXP B.V. 2008. All rights reserved. Rev. 01 — 22 October 2008 5 of 12 PH4330L NXP Semiconductors N-channel TrenchMOS logic level FET Table 6. Characteristics …continued Symbol Parameter Conditions Min Typ Max Unit Source-drain diode VSD source-drain voltage IS = 25 A; VGS = 0 V; Tj = 25 °C; see Figure 14 - 0.85 - V trr reverse recovery time - 47 - ns Qr recovered charge IS = 20 A; dIS/dt = -100 A/µs; VGS = 0 V; VDS = 30 V - 17 - nC 003aab714 100 VGS (V) = 10 5 ID (A) 003aab716 80 4.5 3.8 80 ID (A) 60 3.4 60 40 3.2 40 Tj = 150 °C 3 25 °C 20 20 0 0 0 Fig 5. 0.2 0.4 0.6 0.8 1 VDS (V) Output characteristics: drain current as a function of drain-source voltage; typical values 003aab272 3 0 1 2 3 4 VGS (V) Fig 6. Transfer characteristics: drain current as a function of gate-source voltage; typical values 003aab938 10−1 ID (A) VGS(th) (V) 10−2 max 2 10−3 typ min 1.5 typ max min 10−4 1 10−5 0.5 0 -60 10−6 0 60 120 180 0 Tj (°C) Fig 7. 2 3 VGS (V) Gate-source threshold voltage as a function of junction temperature Fig 8. Sub-threshold drain current as a function of gate-source voltage PH4330L_1 Product data sheet 1 © NXP B.V. 2008. All rights reserved. Rev. 01 — 22 October 2008 6 of 12 PH4330L NXP Semiconductors N-channel TrenchMOS logic level FET 003aab467 2 a 003aab715 20 VGS (V) = 2.8 RDSon (mΩ) 3 3.2 3.4 1.6 15 1.2 10 3.8 0.8 4.5 5 10 0.4 0 −60 Fig 9. 0 0 60 120 0 180 25 50 75 100 ID (A) Tj (°C) Normalized drain-source on-state resistance factor as a function of junction temperature Fig 10. Drain-source on-state resistance as a function of drain current; typical values 003aac425 10 VDS ID = 25 A Tj = 25° C VGS (V) ID VDS = 12 V 8 VGS(pl) 6 VGS(th) VGS 4 QGS1 QGS2 QGS QGD QG(tot) 2 003aaa508 Fig 11. Gate charge waveform definitions 0 0 12.5 25 37.5 50 QG (nC) Fig 12. Gate-source voltage as a function of gate charge; typical values PH4330L_1 Product data sheet © NXP B.V. 2008. All rights reserved. Rev. 01 — 22 October 2008 7 of 12 PH4330L NXP Semiconductors N-channel TrenchMOS logic level FET 003aab719 104 003aab718 80 IS (A) C (pF) 60 Ciss 103 40 Tj = 150 °C Coss 25 °C 20 Crss 102 10−1 1 102 10 0 0 VDS (V) 0.6 0.9 1.2 VSD (V) Fig 13. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values Fig 14. Source current as a function of source-drain voltage; typical values PH4330L_1 Product data sheet 0.3 © NXP B.V. 2008. All rights reserved. Rev. 01 — 22 October 2008 8 of 12 PH4330L NXP Semiconductors N-channel TrenchMOS logic level FET 7. Package outline Plastic single-ended surface-mounted package (LFPAK); 4 leads A2 A E SOT669 C c2 b2 E1 b3 L1 mounting base b4 D1 D H L2 1 2 3 e 4 w M A b 1/2 X c e A (A 3) A1 C θ L detail X y C 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT mm A A1 A2 A3 b b2 1.20 0.15 1.10 0.50 4.41 0.25 1.01 0.00 0.95 0.35 3.62 b3 b4 2.2 2.0 0.9 0.7 c D (1) c2 D1(1) E(1) E1(1) max 0.25 0.30 4.10 4.20 0.19 0.24 3.80 5.0 4.8 3.3 3.1 e H L L1 L2 w y θ 1.27 6.2 5.8 0.85 0.40 1.3 0.8 1.3 0.8 0.25 0.1 8° 0° Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. OUTLINE VERSION SOT669 REFERENCES IEC JEDEC JEITA EUROPEAN PROJECTION ISSUE DATE 04-10-13 06-03-16 MO-235 Fig 15. Package outline SOT669 (LFPAK) PH4330L_1 Product data sheet © NXP B.V. 2008. All rights reserved. Rev. 01 — 22 October 2008 9 of 12 PH4330L NXP Semiconductors N-channel TrenchMOS logic level FET 8. Revision history Table 7. Revision history Document ID Release date Data sheet status Change notice Supersedes PH4330L_1 20081022 Product data sheet - - PH4330L_1 Product data sheet © NXP B.V. 2008. All rights reserved. Rev. 01 — 22 October 2008 10 of 12 PH4330L NXP Semiconductors N-channel TrenchMOS logic level FET 9. Legal information 9.1 Data sheet status Document status [1][2] Product status[3] Definition Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. [1] Please consult the most recently issued document before initiating or completing a design. [2] The term 'short data sheet' is explained in section "Definitions". [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. 9.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. 9.3 Disclaimers General — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. 9.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. TrenchMOS — is a trademark of NXP B.V. 10. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: [email protected] PH4330L_1 Product data sheet © NXP B.V. 2008. All rights reserved. Rev. 01 — 22 October 2008 11 of 12 PH4330L NXP Semiconductors N-channel TrenchMOS logic level FET 11. Contents 1 1.1 1.2 1.3 1.4 2 3 4 5 6 7 8 9 9.1 9.2 9.3 9.4 10 Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . .1 General description . . . . . . . . . . . . . . . . . . . . . .1 Features and benefits . . . . . . . . . . . . . . . . . . . . .1 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . .1 Quick reference data . . . . . . . . . . . . . . . . . . . . .1 Pinning information . . . . . . . . . . . . . . . . . . . . . . .2 Ordering information . . . . . . . . . . . . . . . . . . . . . .2 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . .2 Thermal characteristics . . . . . . . . . . . . . . . . . . .4 Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . .5 Package outline . . . . . . . . . . . . . . . . . . . . . . . . . .9 Revision history . . . . . . . . . . . . . . . . . . . . . . . . .10 Legal information. . . . . . . . . . . . . . . . . . . . . . . . 11 Data sheet status . . . . . . . . . . . . . . . . . . . . . . . 11 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Contact information. . . . . . . . . . . . . . . . . . . . . . 11 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2008. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: [email protected] Date of release: 22 October 2008 Document identifier: PH4330L_1