FAIRCHILD 74ACTQ18825MTDX

Revised January 2000
74ACTQ18825
18-Bit Buffer/Line Driver with 3-STATE Outputs
General Description
Features
The ACTQ18825 contains eighteen non-inverting buffers
with 3-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus oriented transmitter/receiver. The device is byte controlled. Each byte
has separate 3-STATE control inputs which can be shorted
together for full 18-bit operation.
■ Utilizes Fairchild FACT Quiet Series technology
The ACTQ18825 utilizes Fairchild FACT Quiet Series
technology to guarantee quiet output switching and
improved dynamic threshold performance. FACT Quiet
Series features GTO output control and undershoot corrector for superior performance.
■ Separate control logic for each byte
■ Broadside pinout allows for easy board layout
■ Guaranteed simultaneous switching noise level and
dynamic threshold performance
■ Guaranteed pin-to-pin output skew
■ Extra data width for wider address/data paths or buses
carrying parity
■ Outputs source/sink 24 mA
■ Additional specs for Multiple Output Switching
■ Output loading specs for both 50 pF and 250 pF loads
Ordering Code:
Order Number
Package Number
74ACTQ18825SSC
MS56A
56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300” Wide
Package Description
74ACTQ18825MTD
MTD56
56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Logic Symbol
Pin Descriptions
Pin Names
Description
OEn
Output Enable Input (Active LOW)
I0–I17
Inputs
O0–O17
Outputs
FACT, FACT Quiet Series and GTO are trademarks of Fairchild Semiconductor Corporation.
© 2000 Fairchild Semiconductor Corporation
DS010955
www.fairchildsemi.com
74ACTQ18825 18-Bit Buffer/Line Driver with 3-STATE Outputs
September 1991
74ACTQ18825
Connection Diagram
Functional Description
The ACTQ18825 contains eighteen non-inverting buffers
with 3-STATE standard outputs. The device is byte controlled with each byte functioning identically, but independently of the other. The control pins may be shorted
together to obtain full 18-bit operation. The 3-STATE outputs are controlled by an Output Enable (OEn) input for
each byte. When OEn is LOW, the outputs are in 2-state
mode. When OEn is HIGH, the outputs are in the high
impedance mode, but this does not interfere with entering
new data into the inputs.
Truth Table
Inputs
Outputs
Byte 1 (0:8) Byte 2 (8:17) I0–I8 I9–I17 O0–O8 O9–O17
OE1
OE2
OE3
OE4
L
L
L
L
H
H
H
H
X
L
L
X
L
Z
L
X
H
L
L
X
H
Z
H
L
L
H
X
L
X
L
Z
L
L
X
H
H
X
H
Z
H
H
H
H
X
X
Z
Z
L
L
L
L
L
L
L
L
H = HIGH Voltage Level
L = LOW Voltage Level
X = Immaterial
Z = HIGH Impedance
Logic Diagram
www.fairchildsemi.com
2
H
Recommended Operating
Conditions
−0.5V to +7.0V
Supply Voltage (VCC)
DC Input Diode Current (IIK)
VI = −0.5V
−20 mA
VI = VCC +0.5V
+20 mA
Supply Voltage (VCC)
DC Output Diode Current (IOK)
VO = −0.5V
−20 mA
VO = VCC +0.5V
+20 mA
DC Output Voltage (VO)
0V to VCC
VCC @ 4.5V, 5.5V
Note 1: Absolute maximum ratings are those values beyond which damage
to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power
supply, temperature, and output/input loading variables. Fairchild does not
recommend operation of FACT circuits outside databook specifications.
±50 mA
−65°C to +150°C
ESD Last Passing Voltage (Min)
125 mV/ns
VIN from 0.8V to 2.0V
±50 mA
Per Output Pin
−40°C to +85°C
Operating Temperature (TA)
Minimum Input Edge Rate (∆V∆t)
DC VCC or Ground Current
Storage Temperature
0V to VCC
Output Voltage (VO)
−0.5V to VCC + 0.5V
DC Output Source/Sink Current (IO)
4.5V to 5.5V
Input Voltage (VI)
4000V
DC Electrical Characteristics
Symbol
Parameter
VCC
(V)
VIH
VIL
VOH
TA = +25°C
Typ
TA = −40°C to +85°C
Units
Conditions
Guaranteed Limits
Minimum HIGH
4.5
1.5
2.0
2.0
Input Voltage
5.5
1.5
2.0
2.0
Maximum LOW
4.5
1.5
0.8
0.8
Input Voltage
5.5
1.5
0.8
0.8
Minimum HIGH
4.5
4.49
4.4
4.4
Output Voltage
5.5
5.49
5.4
5.4
3.86
3.76
VOUT = 0.1V
V
or VCC −0.1V
VOUT = 0.1V
V
or VCC −0.1V
V
IOUT = −50 µA
V
IOH = −24 mA
VIN = VIL or VIH
4.5
5.5
VOL
IOH = −24 mA (Note 2)
4.86
4.76
Maximum LOW
4.5
0.001
0.1
0.1
Output Voltage
5.5
0.001
0.1
0.1
4.5
0.36
0.44
5.5
0.36
0.44
5.5
±0.5
±5.0
µA
± 0.1
± 1.0
µA
VI = VCC, GND
1.5
mA
VI = VCC −2.1V
V
IOUT = 50 µA
V
IOL = 24 mA
VIN = VIL or VIH
IOZ
Maximum 3-STATE
Leakage Current
IIN
Maximum Input Leakage Current
5.5
ICCT
Maximum ICC/Input
5.5
ICC
Maximum Quiescent Supply Current
5.5
IOLD
Minimum Dynamic
5.5
IOHD
Output Current (Note 2)
VOLP
Quiet Output
Maximum Dynamic VOL
VOLV
Quiet Output
Minimum Dynamic VOL
VOHP
Maximum Overshoot
VOHV
Minimum VCC
0.6
8.0
IOL = 24 mA (Note 2)
VI = VIL, VIH
VO = VCC, GND
80.0
µA
VIN = VCC or GND
75
mA
VOLD = 1.65V Max
−75
mA
5.0
0.5
0.8
V
5.0
−0.5
−0.8
V
5.0
VOH + 1.0 VOH + 1.5
V
5.0
VOH − 1.0 VOH − 1.8
V
VOHD = 3.85V Min
Figure 1, Figure 2
(Note 5)(Note 6)
Figure 1, Figure 2
(Note 5)(Note 6)
Figure 1, Figure 2
(Note 4)(Note 6)
VCC Droop
Figure 1, Figure 2
(Note 4)(Note 6)
VIHD
Minimum HIGH Dynamic Input Voltage Level
5.0
1.7
2.0
V
(Note 4)(Note 7)
VILD
Maximum LOW Dynamic Input Voltage Level
5.0
1.2
0.8
V
(Note 4)(Note 7)
Note 2: All outputs loaded; thresholds associated with output under test.
Note 3: Maximum test duration 2.0 ms, one output loaded at a time.
Note 4: Worst case package.
Note 5: Maximum number of outputs that can switch simultaneously is n. (n-1) outputs are switched LOW and one output held LOW.
Note 6: Maximum number of outputs that can switch simultaneously is n. (n-1) outputs are switched HIGH and one output held HIGH.
Note 7: Maximum number of data inputs (n) switching (n-1) input switching 0V to 3V. Input under test switching 3V to threshold (VILD).
3
www.fairchildsemi.com
74ACTQ18825
Absolute Maximum Ratings(Note 1)
74ACTQ18825
AC Electrical Characteristics
Symbol
Parameter
tPHL
Propagation Delay
tPLH
Data to Output
tPZL
Output Enable
tPZH
Time
tPLZ
Output Disable
tPHZ
Time
VCC
TA = +25°C
(V)
CL = 50 pF
TA = −40°C to +85°C
CL = 50 pF
(Note 8)
Min
Typ
Max
Min
Max
5.0
2.0
5.3
8.4
2.0
9.0
2.0
5.6
8.7
2.0
9.2
2.0
6.3
9.6
2.0
10.3
2.0
6.5
9.7
2.0
10.4
1.5
4.5
7.3
1.5
7.6
1.5
5.1
8.5
1.5
8.8
5.0
5.0
Units
ns
ns
ns
Note 8: Voltage Range 5.0 is 5.0V ± 0.5V.
Extended AC Electrical Characteristics
TA = −40°C to +85°C
Symbol
TA = −40°C to +85°C
VCC = Com
VCC = Com
CL = 50 pF
CL = 250 pF
Parameter
Units
16 Outputs Switching
(Note 9)
(Note 10)
Min
Typ
Max
6.5
8.0
9.8
tPLH
Propagation Delay
tPHL
Data to Output
5.5
6.5
8.9
tPZH
Output Enable Time
6.1
7.6
9.2
6.5
7.8
9.4
Output Disable Time
3.1
5.0
6.1
3.5
5.2
6.5
tPZL
tPHZ
tPLZ
tOSHL
Pin to Pin Skew
(Note 13)
HL Data to Output
tOSLH
Pin to Pin Skew
(Note 13)
LH Data to Output
tOST
Pin to Pin Skew
(Note 13)
LH/HL Data to Output
Min
Max
ns
(Note 11)
ns
(Note 12)
ns
1.5
ns
2.0
ns
2.0
ns
Note 9: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase
(i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 10: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load
capacitors in the standard AC load. This specification pertains to single output switching only.
Note 11: 3-STATE delays are load dominated and have been excluded from the datasheet.
Note 12: The Output Disable Time is dominated by the RC network (500Ω, 250 pF) on the output and has been excluded from the datasheet.
Note 13: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device.
The specification applies to any outputs switching HIGH-to-LOW (tOSHL), LOW-to-HIGH (tOSLH), or any combination switching LOW-to-HIGH and/or HIGHto-LOW (tOST).
Capacitance
Typ
Units
CIN
Symbol
Input Pin Capacitance
Parameter
4.5
pF
VCC = 5.0V
CPD
Power Dissipation Capacitance
95
pF
VCC = 5.0V
www.fairchildsemi.com
4
Conditions
VOLP/VOLV and VOHP/VOHV:
The setup of a noise characteristics measurement is critical
to the accuracy and repeatability of the tests. The following
is a brief description of the setup used to measure the
noise characteristics of FACT.
• Determine the quiet output pin that demonstrates the
greatest noise levels. The worst case pin will usually be
the furthest from the ground pin. Monitor the output voltages using a 50Ω coaxial cable plugged into a standard
SMB type connector on the test fixture. Do not use an
active FET probe.
Equipment:
Hewlett Packard Model 8180A Word Generator
PC-163A Test Fixture
• Measure VOLP and VOLV on the quiet output during the
worst case transition for active and enable. Measure
VOHP and VOHV on the quiet output during the worst
case transition for active and enable
Tektronics Model 7854 Oscilloscope
Procedure:
1. Verify Test Fixture Loading: Standard Load 50 pF,
500Ω.
• Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.
VILD and VIHD:
2. Deskew the HFS generator so that no two channels
have greater than 150 ps skew between them. This
requires that the oscilloscope be deskewed first. It is
important to deskew the HFS generator channels
before testing. This will ensure that the outputs switch
simultaneously.
• Monitor one of the switching outputs using a 50Ω coaxial
cable plugged into a standard SMB type connector on
the test fixture. Do not use an active FET probe.
3. Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the
correct voltage.
• First increase the input LOW voltage level, VIL, until the
output begins to oscillate or steps out a min of 2 ns.
Oscillation is defined as noise on the output LOW level
that exceeds VIL limits, or on output HIGH levels that
exceed VIH limits. The input LOW voltage level at which
oscillation occurs is defined as VILD.
4. Set the HFS generator to toggle all but one output at a
frequency of 1 MHz. Greater frequencies will increase
DUT heating and effect the results of the measurement.
• Next decrease the input HIGH voltage level, VIH, until
the output begins to oscillate or steps out a min of 2 ns.
Oscillation is defined as noise on the output LOW level
that exceeds VIL limits, or on output HIGH levels that
exceed VIH limits. The input HIGH voltage level at which
oscillation occurs is defined as VIHD.
• Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.
Note 14: VOHV and VOLP are measured with respect to ground reference.
Note 15: Input pulses have the following characteristics: f = 1 MHz,
tr = 3 ns, tf = 3 ns, skew < 150 ps.
FIGURE 1. Quiet Output Noise Voltage Waveforms
5. Set the HFS generator input levels at 0V LOW and 3V
HIGH for ACT devices and 0V LOW and 5V HIGH for
AC devices. Verify levels with an oscilloscope.
FIGURE 2. Simultaneous Switching Test Circuit
5
www.fairchildsemi.com
74ACTQ18825
FACT Noise Characteristics
74ACTQ18825
Physical Dimensions inches (millimeters) unless otherwise noted
56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300” Wide
Package Number MS56A
www.fairchildsemi.com
6
56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Package Number MTD56
Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and
Fairchild reserves the right at any time without notice to change said circuitry and specifications.
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD
SEMICONDUCTOR CORPORATION. As used herein:
2. A critical component in any component of a life support
device or system whose failure to perform can be reasonably expected to cause the failure of the life support
device or system, or to affect its safety or effectiveness.
1. Life support devices or systems are devices or systems
which, (a) are intended for surgical implant into the
body, or (b) support or sustain life, and (c) whose failure
to perform when properly used in accordance with
instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the
user.
www.fairchildsemi.com
7
www.fairchildsemi.com
74ACTQ18825 18-Bit Buffer/Line Driver with 3-STATE Outputs
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)