MITSUBISHI ICS (TV) M64892AFP/GP SERIAL INPUT PLL FREQUENCY SYNTHESIZER FOR TV/VCR DESCRIPTION PIN CONFIGURATION (TOP VIEW) The M64892 is a semiconductor integrated circuit consisting of PLL frequency synthesizer for TV/VCR using Bip process. It contains the prescaler with operating up to 1.0GHz, 4 band drivers PRESCALER INPUT and Op. Amp for direct tuning. • 4 integrated PNP band drivers (Io=40mA,Vsat=0.2V typ@Vcc1 to 13.2V) • • • • Built-in Op. Amp for direct tuning voltage output (33V) Low power dissipation (Icc=20mA, Vcc1=5V) Built-in prescaler with input amplifier (Fmax=1.0GHz) PLL lock/unlock status display out put (Built-in pull up resistor ) X’tal 4MHz is used to realize 3 type of tuning steps (Division ratio 1/512, 1/640, 1/1024) Serial data input. (3 wire bus) Software and pin compatible with M64092/M64892 Automatic switching of tuning step according to the number of data bits (62.5kHz at 18bits, 31.25kHz at 19bits) Built-in Power on reset system 16-pin small SOP/SSOP package • • • • • • 13 CLK CLOCK INPUT 16 Xin GND GND 2 15 ENA SUPPLY VOLTAGE 1 SUPPLY VOLTAGE 2 VCC1 3 VCC2 4 BS4 5 BS3 6 BS2 7 BS1 8 BAND SWITCHING OUTPUTS 12 LD/ftest LD/ftest OUTPUT SUPPLY 11 VCC3 VOLTAGE 3 TUNING 10 Vtu OUTPUT 9 Vin FILTER INPUT Outline 16P2S-A (AFP) 16P2Z-A (AGP) FUNCTION APPLICATION TV, VCR tuners RECOMMENDED OPERATING CONDITION Supply voltage range..............................................V CC1=4.5 to 5.5V VCC2=VCC1 to 13.2V VCC3=28 to 35V Rated supply voltage...........................................................V CC1=5V VCC2=12V VCC3=33V 1 14 DATA 1 M64892AFP/GP FEATURES CRYSTAL OSCILLATOR ENABLE INPUT DATA INPUT fin • • • • • • • 2-modulus prescaler (1/32 and 1/33) Built-in 4MHz crystal oscillator and reference divider Programmable divider (10-bit M counter, 5-bit S counter) Tri-state phase comparator Lock detector Band switch driver Op. Amp for direct tuning MITSUBISHI ICS (TV) M64892AFP/GP SERIAL INPUT PLL FREQUENCY SYNTHESIZER FOR TV/VCR BLOCK DIAGRAM CRYSTAL OSCILLATOR ENABLE INPUT DATA INPUT CLOCK INPUT LD/ftest OUTPUT X in ENA DATA CLK LD/ftest 16 15 14 13 12 18/19-BIT SHIFT REGISTER OSC DIVIDER SUPPLY VOLTAGE 3 TUNING OUTPUT FILTER INPUT VCC3 Vtu Vin 11 10 9 VCC1 9/10 10-BIT M COUNTER LOCK DETECTOR AMP PHASE DETECTOR CHARGE PUMP 1/32,1/33 5 5-BIT S COUNTER 4 P.O RESET 1/8 BAND DRIVER BIAS AMP 1 2 3 4 5 6 7 8 f in GND VCC1 VCC2 BS4 BS3 BS2 BS1 SUPPLY VOLTAGE 1 SUPPLY VOLTAGE 2 PRESCALER INPUT BAND SWITCHING OUTPUTS 2 MITSUBISHI ICS (TV) M64892AFP/GP SERIAL INPUT PLL FREQUENCY SYNTHESIZER FOR TV/VCR DESCRIPTION OF PIN Pin No. 1 2 3 4 5 6 7 8 Symbol fin GND VCC1 VCC2 BS4 BS3 BS2 BS1 Pin name Prescaler input GND Input for the VCO frequency. Ground to 0V. Power supply voltage 1 Power supply voltage 2 Power supply voltage terminal. 5.0V ±0.5V Power supply for band switching, Vcc 1 to 13.2V Band switching outputs PNP open collector method is used. When the band switching data is "H", the output is ON. When it is "L", the output is OFF. 9 Vin Filter input (Charge pump output) 10 11 Vtu VCC3 Tuning output Power supply voltage 3 12 LD/ftest Lock detect/Test port 13 14 CLK DATA Clock input Data input 15 ENA Enable input 16 Xin This is connected to the crystal oscillator Function This is the output terminal for the LPF input and charge pump output. When the phase of the programmable divider output (f1/N) is ahead compared to the reference frequency (fref), the "source" current state becomes active. If it is behind, the "sink" current becomes active. If the phases are the same, the high impedance state becomes active. This supplies the tuning voltage. Power supply voltage for tuning voltage 28 to 35V When 18/19 bit data is input, lock detector is output. When 27 bit data is input, lock detector is output, the programmable freq. Divider output and reference freq. Output is selected by the test mode. Data is read into the shift register when the clock signal falls. Input for band SW and programmable freq. divider set up. This is normally at a "L". When this is at "H", data and clock signals are received. Data is read into the latch when the enable signal after the 18th signal of the clock signal falls or when the 19th pulse of the clock signal falls. 4.0MHz crystal oscillator is connected. ABSOLUTE MAXIMUM RATINGS (Ta=-20°C to +75°C, unless otherwise noted) Symbol VCC1 VCC2 VCC3 VI Parameter Supply voltage 1 Supply voltage 2 Supply voltage 3 IBSON Input voltage Output voltage Voltage applied when the band output is OFF Band output current tBSON ON the time when the band output is ON Pd Topr Tstg Power dissipation Operating temperature Storage temperature VO VBSOFF Conditions Pin3 Pin4 Pin11 Not to exceed VCC1 LD output Per 1 band output circuit 50mA per 1 band output circuit 3circuits are pn at same time Ta=+75°C (SOP/SSOP) Ratings 6.0 14.4 36.0 Unit V V V 6.0 6.0 V V 14.4 V 50.0 mA 10 sec FP: 450 (GP: 470) -20 to +75 -40 to +125 mW °C °C Ratings 4.5 to 5.5 VCC1 to 13.2 28 to 35 4.0 80 to 1,000 Unit V V V MHz MHz 0 to 40 mA RECOMMENDED OPERATING CONDITIONS (Ta=-20°C to +75°C, unless otherwise noted) 3 Symbol VCC1 VCC2 VCC3 fopr1 fopr2 Parameter Supply voltage 1 Supply voltage 2 Supply voltage 3 Operating frequency (1) Operating frequency (2) IBDL Band output current 5 to 8 Conditions Crystal oscillation circuit Normally 1 circuit is ON. 2 circuits on at the same time is max. It is prohibited to have 3 or more circuits turned on at the same time. MITSUBISHI ICS (TV) M64892AFP/GP SERIAL INPUT PLL FREQUENCY SYNTHESIZER FOR TV/VCR ELECTRICAL CHARACTERISTICS (Ta=-20°C to +75°C, Vcc1=5.0V, Vcc2=12V, Vcc3=33V, unless otherwise noted) Symbol VIH VIL IIH Input pin IIL VOH VOL VBS IOLK1 VTOH VTOL IOH IOL ICPLK ICC1 ICC2A ICC2B ICC2C ICC3 Lock output Band SW Tuning output Charge pump Limits Typ. 3.0 − − − − 5.0 − 11.6 − 32.5 − − − − VCC1+0.3 − − 1.5 − 10 -6 -20 -18 -30 − − 0.3 0.5 11.8 − − -10 − − 0.2 0.4 ±270 ±370 ±70 ±110 − ±50 Test pin “H” input voltage “L” input voltage “H” input current “L” input current “L” input current “H” output voltage 13 to 15 13 to 15 13 to 15 13, 15 14 12 “L” output voltage Output voltage Leak current 12 5 to 8 5 to 8 Output voltage “H” Output voltage “L” “H” output current 10 10 9 “L” output current Leak current 9 9 VCC1=5.5V, Vi=4.0V VCC1=5.5V, Vi=0.4V VCC1=5.5V, Vi=0.4V VCC1=5.5V VCC1=5.5V VCC2=12V, Io=-40mA VCC2=12V band SW is OFF VCC3=33V VCC3=33V VCC1=5.0V, Vo=2.5V VCC1=5.0V, Vo=2.5V VCC1=5.0V, Vo=2.5V 3 4 VCC1=5.5V VCC2=12V − − 20 − 30 0.3 mA mA 4 VCC2=12V − 6.0 8.0 mA 4 VCC2=12V Io=-40mA − 46.0 48.0 mA 11 VCC3=33V Output ON − 3.0 4.0 mA Supply current 1 4 circuits: OFF 1 circuits: ON, Output: OPEN 1 circuits: ON, Output current 40mA Supply current 3 Supply current 2 Test conditions Min. Parameter Max. Unit V V µA µA µA V V V µA V V µA µA nA Note. Typical values are measured at VCC1=5.0V, VCC2=12V, VCC3=33V and Ta=+25°C. SWITCHING CHARACTERISTICS (Ta=-20°C to +75°C, VCC1=5.0V, VCC2=12V, VCC3=33V, unless otherwise noted) Symbol fopr Parameter Prescaler operating frequency Vin Operating input voltage tPWC Clock pulse width Data setup time Data hold time Enable setup time Enable hold time Enable data interval time Rise time Fall time Next enable prohibit time Next clock prohibit time tSU (D) tH (D) tSU (E) tH (E) tINT tr tf tbt tbcl Test pin 1 1 13 14 14 15 15 15, 14 Test conditions VCC1=4.5 to 5.5V Vin=Vinmin to Vinmax 80 to 100MHz 100 to 200MHz VCC1=4.5 to 5.5V 200 to 800MHz 800 to 1000MHz VCC1=4.5 to 5.5V VCC1=4.5 to 5.5V VCC1=4.5 to 5.5V VCC1=4.5 to 5.5V VCC1=4.5 to 5.5V VCC1=4.5 to 5.5V 13, 14, 15 VCC1=4.5 to 5.5V 13, 14, 15 VCC1=4.5 to 5.5V 15 VCC1=4.5 to 5.5V 13, 15 VCC1=4.5 to 5.5V Min. Limits Typ. Max. 80 − 1000 MHz -24 -27 -30 -27 − − − − 4 4 4 4 dBm 1 2 1 3 3 1 − − 5 5 − − − − − − − − − − − − − − − − 1 1 − − Unit µs µs µs µs µs µs µs µs µs µs 4 MITSUBISHI ICS (TV) M64892AFP/GP SERIAL INPUT PLL FREQUENCY SYNTHESIZER FOR TV/VCR METHOD OF SETTING DATA the 19th pulse of the clock signal. When the enable signal goes to The frequency demultiplying ratio uses 15bits. Setting up the band "L" before the 18th pulse of the enable signal, only the band SW switching output uses 4bits. data is updated and other data is ignored. The test mode data uses 8bits. The total bits used is 27bits. Data is The shift register is equipped with the 18/19 bit automatic decision read in when the enable signal is "H" and the clock signal falls. function. When the 18th bit data is used, the M9 bit of the program The band switching data is read in at the 4th pulse of the clock counter is reset and the 1/512 division of the reference frequency is signal. The program counter data is read into the latch by the fall of set. In case of the 19th bit, 1/1024 division of the reference the enable signal after the 18th pulse of the clock signal or the fall of frequency is set. (1) Transfer of the 18th bit data Data is latched by the fall of the enable signal after the 18th clock signal. At this time, the division of the 1/512 of the reference frequency is used. ENA BS4 BS3 BS2 BS1 DATA 28 27 26 25 24 23 22 21 20 24 23 22 21 20 M8 M7 M6 M5 M4 M3 M2 M1 M0 S4 S3 S2 S1 S0 CLK BAND SW DATA M COUNTER DIVISION RATIO SETTING S COUNTER DIVISION RATIO SETTING READ INTO LATCH READ INTO LATCH (2) Transfer of the 19th bit data Notice) To change reference frequency, set up as ENA in "L" after The data is latched at the 19th pulse of the clock signal. At this time, 19th pulse of clock signal by all means 1/1024 frequency division ratio is used. Clock signals after the above are invalid. ENA BS4 BS3 BS2 DATA BS1 29 28 27 26 25 24 23 22 21 20 24 23 22 21 20 M9 M8 M7 M6 M5 M4 M3 M2 M1 M0 S4 S3 S2 S1 S0 CLK BAND SW DATA M COUNTER DIVISION RATIO SETTING READ INTO LATCH 5 S COUNTER DIVISION RATIO SETTING READ INTO LATCH MITSUBISHI ICS (TV) M64892AFP/GP SERIAL INPUT PLL FREQUENCY SYNTHESIZER FOR TV/VCR METHOD OF SET THE DIVIDING RATIO OF THE PROGRAMMABLE DIVIDER (1) Transfer of the 18th bit data (2) Transfer of the 19th bit data Total division N is given by the following formulas in addition to the Total division N is given by the following formulas in addition to the prescaler used in the previous stage. prescaler used in the previous stage. N=8 (32M+S) M:9 bit main counter division N=8 (32M+S) M:10 bit main counter division S:5 bit swallow counter division S:5 bit swallow counter division The M and S counters are binary the possible ranges of division are The M and S counters are binary the possible ranges of division are as follows. as follows. 32≤M≤511 32≤M≤1023 0≤S≤31 0≤S≤31 Therefore, the range of division N is 8,192 to 131,064. Therefore, the range of division N is 8,192 to 262,136. The tuning frequency fVCO is given in the following equations. The tuning frequency fVCO is given in the following equations. fVCO =fREF×N fVCO =fREF×N =7.8125×8×(32M+S) =62.5×(32M+S) = 3.90625×8×(32M+S) [kHz] = 31.25×(32M+S) Therefore, the tuning frequency range is 64MHz to 1023.9375MHz. [kHz] Therefore, the tuning frequency range is 32MHz to 1023,9687MHz. TEST MODE DATA SET UP METHOD The data for the test mode uses 20 to 27bits. Data is latched when the 27th clock signal falls. (1) When transferring 3-wire 27bit data ENA 1 19 20 27 CLK BAND SW DATA M COUNTER DIVISION RATIO SETTING S COUNTER DIVISION RATIO SETTING S1 CP T2 T1 T0 RSa RSb OS TEST DATA SETTING READ INTO LATCH 6 MITSUBISHI ICS (TV) M64892AFP/GP SERIAL INPUT PLL FREQUENCY SYNTHESIZER FOR TV/VCR (2)Test mode bit set up Set up for the reference frequency division ratio X :Random, 0 or 1. normal “0” CP :Set up the charge pump current value RSa 1 0 X T0, T1, and T2 :Set up test modes RSa, RSb :Set up for the reference frequency division ratio OS :Set up the tuning amplifier SI :1 only (It is prohibit to “0”) Charge pump current 70µA 270µA OS 0 1 Mode Test Normal 0 1 1 1 1 Tuning voltage output ON OFF Mode Normal Test POWER ON RESET OPERATION Setting up for the test mode T2 T1 T0 Charge pump 0 0 X Normal operation Frequency ratio 1/512 1/1024 1/640 Set up the tuning amplifier Setting up the charge pump current of the phase comparator CP 0 1 RSb 1 1 0 (Initial state the power is turned ON) 12 pin output LD 1 X High impedance 1 0 Sink 1 1 Source 0 0 High impedance 0 1 High impedance LD LD LD fREF f1/N Mode Normal operation Test mode Test mode Test mode Test mode Test mode BS4 to BS1 : OFF Charge pump : High impedance Tuning amplifier : OFF Charge pump current : 270µA Frequency division ratio : 1/1024 Lock detect : “H” ∗ Built-in pull up resistor, and the resistor is unnecessary. TIMING DIAGRAM tr tf 90% 1.5V ENABLE 10% 10% tINT tINT 90% DATA VIH 90% 1.5V 10% VIL tBT VIH 90% 10% VIL tr 1.5V VIH 90% 90% CLOCK tf 10% 10% VIL tPWC tSU(D) tr tH(D) tSU(E) CRYSTAL OSCILLATOR CONNECTION DIAGRAM 16 18pF 4MHz 7 Crystal oscillator characteristics Actual resistance: less then 300Ω Load capacitance : 20pF tf tH(E) tBCL MITSUBISHI ICS (TV) M64892AFP/GP SERIAL INPUT PLL FREQUENCY SYNTHESIZER FOR TV/VCR APPLICATION EXAMPLE BUILT-IN PLL TUNER +5V 1000p - 10µ Vcc1 to 12V 3 5 18 SW Vcc2 M64892AFP/GP UHF VHF - +B 4 47k BS4 11 BS4 5 47k BS3 12 IF BS3 IF 6 1 TEST 47k BS2 13 BS2 M5493X series 3 DATA 7 4-BAND TUNER 47k BS1 14 14 BS1 8 1000p fIN 17 MCU 4 CLK GND 16 13 Lo AGC 15 2 EN 0.1µ 10 15 VT 9 56k 56k AFT PD 20 LD/f1/N XIN XOUT GND 6 7 8 +5V 16 2.2n 10 9 12 - ∗ 100p Note) Filter constant is for reference. ∗ Add a capacitor to stabilize the circuit. 11 18p 4MHz AGC 1.5n 1000pF +33V BT Units Resistance : Ω Capacitance : F 8