Order this document by MTP3N50E/D SEMICONDUCTOR TECHNICAL DATA Motorola Preferred Device N–Channel Enhancement–Mode Silicon Gate This advanced high voltage TMOS E–FET is designed to withstand high energy in the avalanche mode and switch efficiently. This new high energy device also offers a drain–to–source diode with fast recovery time. Designed for high voltage, high speed switching applications such as power supplies, PWM motor controls and other inductive loads, the avalanche energy capability is specified to eliminate the guesswork in designs where inductive loads are switched and offer additional safety margin against unexpected voltage transients. • Avalanche Energy Capability Specified at Elevated Temperature • Low Stored Gate Charge for Efficient Switching • Internal Source–to–Drain Diode Designed to Replace External Zener Transient Suppressor — Absorbs High Energy in the Avalanche Mode • Source–to–Drain Diode Recovery Time Comparable to Discrete Fast Recovery Diode TMOS POWER FET 3.0 AMPERES 500 VOLTS RDS(on) = 3.0 OHMS D G S CASE 221A–06, Style 5 TO–220AB MAXIMUM RATINGS (TC = 25°C unless otherwise noted) Symbol Value Unit Drain–Source Voltage VDSS 500 Vdc Drain–Gate Voltage (RGS = 1.0 MΩ) VDGR 500 Vdc Gate–Source Voltage — Continuous Gate–Source Voltage — Non–repetitive (tp ≤ 50 µs) VGS VGSM ± 20 ± 40 Vdc Vpk Drain Current — Continuous Drain Current — Pulsed ID IDM 3.0 10 Adc Total Power Dissipation @ TC = 25°C Derate above 25°C PD 50 0.4 Watts W/°C TJ, Tstg – 65 to 150 °C WDSR (1) mJ WDSR (2) 210 33 5.0 RθJC RθJA 2.5 62.5 °C/W TL 260 °C Rating Operating and Storage Temperature Range UNCLAMPED DRAIN–TO–SOURCE AVALANCHE CHARACTERISTICS (TJ < 150°C) Single Pulse Drain–to–Source Avalanche Energy — TJ = 25°C Single Pulse Drain–to–Source Avalanche Energy — TJ = 100°C Repetitive Pulse Drain–to–Source Avalanche Energy THERMAL CHARACTERISTICS Thermal Resistance — Junction to Case° — Junction to Ambient° Maximum Lead Temperature for Soldering Purposes, 1/8″ from case for 10 seconds (1) VDD = 50 V, ID = 3.0 A (2) Pulse Width and frequency is limited by TJ(max) and thermal response Designer’s Data for “Worst Case” Conditions — The Designer’s Data Sheet permits the design of most circuits entirely from the information presented. SOA Limit curves — representing boundaries on device characteristics — are given to facilitate “worst case” design. E–FET and Designer’s are trademarks of Motorola, Inc. TMOS is a registered trademark of Motorola, Inc. Preferred devices are Motorola recommended choices for future use and best overall value. REV 1 TMOS Motorola Motorola, Inc. 1996 Power MOSFET Transistor Device Data 1 MTP3N50E ELECTRICAL CHARACTERISTICS (TJ = 25°C unless otherwise noted) Characteristic Symbol Min Typ Max Unit V(BR)DSS 500 — — Vdc — — — — 0.25 1.0 OFF CHARACTERISTICS Drain–to–Source Breakdown Voltage (VGS = 0, ID = 0.25 mA) Zero Gate Voltage Drain Current (VDS = 500 V, VGS = 0) (VDS = 400 V, VGS = 0, TJ = 125°C) IDSS mAdc Gate–Body Leakage Current, Forward (VGSF = 20 Vdc, VDS = 0) IGSSF — — 100 nAdc Gate–Body Leakage Current, Reverse (VGSR = 20 Vdc, VDS = 0) IGSSR — — 100 nAdc 2.0 1.5 — — 4.0 3.5 — 2.4 3.0 — — — — 10 8.0 gFS 1.0 — — mhos Ciss — 435 — pF Coss — 56 — Crss — 9.2 — td(on) — 14 — ON CHARACTERISTICS* Gate Threshold Voltage (VDS = VGS, ID = 0.25 mAdc) (TJ = 125°C) VGS(th) Static Drain–Source On–Resistance (VGS = 10 Vdc, ID = 1.5 Adc) RDS(on) Drain–Source On–Voltage (VGS = 10 Vdc) (ID = 3.0 A) (ID = 1.5 A, TJ = 100°C) VDS(on) Forward Transconductance (VDS = 15 Vdc, ID = 1.5 Adc) Vdc Ohm Vdc DYNAMIC CHARACTERISTICS Input Capacitance Output Capacitance (VDS = 25 V, VGS = 0, f = 1.0 MHz) Transfer Capacitance SWITCHING CHARACTERISTICS* Turn–On Delay Time Rise Time Turn–Off Delay Time (VDD = 250 V, ID ≈ 3.0 A, RG = 18 Ω, RL = 83 Ω, VGS(on) = 10 V) Fall Time Total Gate Charge Gate–Source Charge (VDS = 400 V, ID = 3.0 A, VGS = 10 V) Gate–Drain Charge ns tr — 14 — td(off) — 30 — tf — 20 — Qg — 15 21 Qgs — 2.5 — Qgd — 10 — VSD — — 1.5 Vdc ton — ** — ns trr — 200 — — — 3.5 4.5 — — — 7.5 — nC SOURCE–DRAIN DIODE CHARACTERISTICS* Forward On–Voltage (IS = 3.0 A) Forward Turn–On Time Reverse Recovery Time (IS = 3.0 A, di/dt = 100 A/µs) INTERNAL PACKAGE INDUCTANCE Internal Drain Inductance (Measured from the contact screw on tab to center of die) (Measured from the drain lead 0.25″ from package to center of die) Ld Internal Source Inductance (Measured from the source lead 0.25″ from package to source bond pad) Ls nH * Indicates Pulse Test: Pulse Width = 300 µs Max, Duty Cycle ≤ 2.0%. ** Limited by circuit inductance. 2 Motorola TMOS Power MOSFET Transistor Device Data MTP3N50E 6 TJ = 25°C I D, DRAIN CURRENT (AMPS) 5 VGS = 10 V 7V 4 6V 3 2 1 5V 4V 0 0 2 4 8 12 16 6 10 14 18 VDS, DRAIN–TO–SOURCE VOLTAGE (VOLTS) 20 VGS(th), GATE THRESHOLD VOLTAGE (NORMALIZED) TYPICAL ELECTRICAL CHARACTERISTICS 1.2 1 0.9 0.8 –50 5 I D, DRAIN CURRENT (AMPS) VDS ≥ 10 V 4 3 2 100°C 25°C TJ = –55°C 0 0 2 4 6 VGS, GATE–TO–SOURCE VOLTAGE (VOLTS) 8 RDS(on) , DRAIN–TO–SOURCE RESISTANCE (NORMALIZED) RDS(on) , DRAIN–TO–SOURCE RESISTANCE (OHMS) 6 TJ = 100°C 4 25°C 2 –55°C 0 3 4 150 VGS = 0 ID = 250 µA 1.1 1 0.9 0.8 –50 0 50 100 150 Figure 4. Breakdown Voltage Variation With Temperature VGS = 10 V 2 125 TJ, JUNCTION TEMPERATURE (°C) 8 1 0 25 50 75 100 TJ, JUNCTION TEMPERATURE (°C) 1.2 Figure 3. Transfer Characteristics 0 –25 Figure 2. Gate–Threshold Voltage Variation With Temperature VBR(DSS), DRAIN–TO–SOURCE BREAKDOWN VOLTAGE (NORMALIZED) Figure 1. On–Region Characteristics 1 VDS = VGS ID = 0.25 mA 1.1 5 2.5 VGS = 10 V ID = 1.5 A 2 1.5 1 0.5 –50 –25 0 25 50 75 100 125 150 ID, DRAIN CURRENT (AMPS) TJ, JUNCTION TEMPERATURE (°C) Figure 5. On–Resistance versus Drain Current Figure 6. On–Resistance versus Temperature Motorola TMOS Power MOSFET Transistor Device Data 3 MTP3N50E SAFE OPERATING AREA INFORMATION 16 1 µs VGS = 20 V SINGLE PULSE TC = 25°C 10 µs I D, DRAIN CURRENT (AMPS) I D, DRAIN CURRENT (AMPS) 10 100 µs 1 1 ms 0.1 0.01 10 ms dc RDS(on) LIMIT THERMAL LIMIT PACKAGE LIMIT 12 8 TJ ≤ 150°C 4 0 1 100 10 VDS, DRAIN–TO–SOURCE VOLTAGE (VOLTS) 600 500 100 200 300 400 VDS, DRAIN–TO–SOURCE VOLTAGE (VOLTS) 0 1000 Figure 7. Maximum Rated Forward Biased Safe Operating Area Figure 8. Maximum Rated Switching Safe Operating Area FORWARD BIASED SAFE OPERATING AREA 1000 The FBSOA curves define the maximum drain–to–source voltage and drain current that a device can safely handle when it is forward biased, or when it is on, or being turned on. Because these curves include the limitations of simultaneous high voltage and high current, up to the rating of the device, they are especially useful to designers of linear systems. The curves are based on a case temperature of 25°C and a maximum junction temperature of 150°C. Limitations for repetitive pulses at various case temperatures can be determined by using the thermal response curves. Motorola Application Note, AN569, “Transient Thermal Resistance–General Data and Its Use” provides detailed instructions. t, TIME (ns) 100 td(on) tr 1 1 The switching safe operating area (SOA) of Figure 8 is the boundary that the load line may traverse without incurring damage to the MOSFET. The fundamental limits are the peak current, IDM and the breakdown voltage, V(BR)DSS. The switching SOA shown in Figure 8 is applicable for both turn– on and turn–off of the devices for switching times less than one microsecond. r(t), EFFECTIVE TRANSIENT THERMAL RESISTANCE (NORMALIZED) td(off) tf 10 SWITCHING SAFE OPERATING AREA 1 0.7 0.5 VDD = 250 V ID = 3 A VGS = 10 V TJ = 25°C 1000 10 100 RG, GATE RESISTANCE (OHMS) Figure 9. Resistive Switching Time Variation versus Gate Resistance D = 0.5 0.3 0.2 0.2 0.1 0.1 0.07 0.05 0.03 0.02 P(pk) 0.05 0.02 t1 0.01 SINGLE PULSE 0.01 0.01 0.02 0.03 0.05 t2 DUTY CYCLE, D = t1/t2 0.1 0.2 0.3 0.5 1 2 3 5 10 20 30 RθJC(t) = r(t) RθJC RθJC = 2.5°C/W MAX D CURVES APPLY FOR POWER PULSE TRAIN SHOWN READ TIME AT t1 TJ(pk) – TC = P(pk) RθJC(t) 50 100 200 300 500 1000 t, TIME (ms) Figure 10. Thermal Response 4 Motorola TMOS Power MOSFET Transistor Device Data MTP3N50E COMMUTATING SAFE OPERATING AREA (CSOA) The Commutating Safe Operating Area (CSOA) of Figure 12 defines the limits of safe operation for commutated source-drain current versus re-applied drain voltage when the source-drain diode has undergone forward bias. The curve shows the limitations of IFM and peak VR for a given commutation speed. It is applicable when waveforms similar to those of Figure 11 are present. Full or half-bridge PWM DC motor controllers are common applications requiring CSOA data. The time interval tfrr is the speed of the commutation cycle. Device stresses increase with commutation speed, so tfrr is specified with a minimum value. Faster commutation speeds require an appropriate derating of IFM, peak VR or both. Ultimately, tfrr is limited primarily by device, package, and circuit impedances. Maximum device stress occurs during trr as the diode goes from conduction to reverse blocking. VDS(pk) is the peak drain–to–source voltage that the device must sustain during commutation; IFM is the maximum forward source-drain diode current just prior to the onset of commutation. VR is specified at 80% of V(BR)DSS to ensure that the CSOA stress is maximized as IS decays from IRM to zero. RGS should be minimized during commutation. TJ has only a second order effect on CSOA. Stray inductances, Li in Motorola’s test circuit are assumed to be practical minimums. 15 V VGS 0 IFM dls/dt 90% IS 10% trr ton IRM 0.25 IRM VDS(pk) VR VDS dVDS/dt VdsL Vf MAX. CSOA STRESS AREA Figure 11. Commutating Waveforms RGS DUT – VR 4 I D, DRAIN CURRENT (AMPS) + IFM IS Li VDS + 3 20 V – VGS 2 VR = 80% OF RATED VDS VdsL = Vf + Li ⋅ dls/dt di/dt ≤ 50 A/µs 1 0 Figure 13. Commutating Safe Operating Area Test Circuit 500 100 200 300 400 VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS) 0 600 V(BR)DSS Vds(t) Figure 12. Commutating Safe Operating Area (CSOA) IO L VDS ID ID(t) C 4700 µF 250 V VDD t RGS 50 Ω Figure 14. Unclamped Inductive Switching Test Circuit Motorola TMOS Power MOSFET Transistor Device Data VDD WDSR ǒ Ǔǒ Ǔ t, (TIME) tP + 1 LI 2 O 2 V(BR)DSS V(BR)DSS – VDD Figure 15. Unclamped Inductive Switching Waveforms 5 1000 TJ = 25°C VGS = 0 C, CAPACITANCE (pF) 800 600 Ciss 400 Crss 200 Coss VDS = 0 0 10 0 10 20 25 5 5 15 VGS VDS GATE–TO–SOURCE OR DRAIN–TO–SOURCE VOLTAGE (VOLTS) VGS, GATE–TO–SOURCE VOLTAGE (VOLTS) MTP3N50E 16 VDS = 100 V 250 V TJ = 25°C ID = 3 A 12 400 V 8 4 0 0 5 Figure 16. Capacitance Variation 10 15 QG, TOTAL GATE CHARGE (nC) 25 Figure 17. Gate Charge versus Gate–To–Source Voltage +18 V VDD 1 mA 47 k Vin 20 10 V 15 V SAME DEVICE TYPE AS DUT 100 k 2N3904 0.1 µF 2N3904 100 k 47 k 100 FERRITE BEAD DUT Vin = 15 Vpk; PULSE WIDTH ≤ 100 µs, DUTY CYCLE ≤ 10% Figure 18. Gate Charge Test Circuit 6 Motorola TMOS Power MOSFET Transistor Device Data MTP3N50E PACKAGE DIMENSIONS –T– B NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED. SEATING PLANE C F T S 4 A Q 1 2 3 STYLE 5: PIN 1. 2. 3. 4. U H K Z L R V J G D N GATE DRAIN SOURCE DRAIN DIM A B C D F G H J K L N Q R S T U V Z INCHES MIN MAX 0.570 0.620 0.380 0.405 0.160 0.190 0.025 0.035 0.142 0.147 0.095 0.105 0.110 0.155 0.018 0.025 0.500 0.562 0.045 0.060 0.190 0.210 0.100 0.120 0.080 0.110 0.045 0.055 0.235 0.255 0.000 0.050 0.045 ––– ––– 0.080 MILLIMETERS MIN MAX 14.48 15.75 9.66 10.28 4.07 4.82 0.64 0.88 3.61 3.73 2.42 2.66 2.80 3.93 0.46 0.64 12.70 14.27 1.15 1.52 4.83 5.33 2.54 3.04 2.04 2.79 1.15 1.39 5.97 6.47 0.00 1.27 1.15 ––– ––– 2.04 CASE 221A–06 ISSUE Y Motorola TMOS Power MOSFET Transistor Device Data 7 MTP3N50E Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. “Typical” parameters can and do vary in different applications. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. How to reach us: USA / EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, Toshikatsu Otsuki, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–3521–8315 MFAX: [email protected] – TOUCHTONE (602) 244–6609 INTERNET: http://Design–NET.com HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298 8 ◊ *MTP3N50E/D* Motorola TMOS Power MOSFET Transistor Device Data MTP3N50E/D