TI ONET4201PARGTT

ONET4201PA
www.ti.com
SLLS652 – NOVEMBER 2005
155 Mbps to 4.25 Gbps Limiting Amplifier With LOS and RSSI
FEATURES
•
•
•
•
•
•
•
•
•
•
•
•
Multi-Rate Operation from 155 Mbps up to
4.25 Gbps
89 mW Power Consumption
Input Offset Cancellation
High Input Dynamic Range
Output Disable
CML Data Outputs
Receive Signal Strength Indicator (RSSI)
Loss of Signal Detection
Polarity Select
Single 3.3-V Supply
Surface Mount Small Footprint 3-mm × 3-mm
16-Pin QFN Package
Pin-Compatible with the ONET2501PA and
ONET3301PA
APPLICATIONS
•
•
•
DESCRIPTION
The ONET4201PA is a versatile high-speed, 3.3-V
limiting amplifier for multiple fiber optic applications
with data rates up to 4.25 Gbps.
This device provides a gain of about 50 dB, which
ensures a fully differential output swing for input
signals as low as 3 mVp-p.
The high input signal dynamic range ensures low
jitter output signals even when overdriven with input
signal swings as high as 1200 mVp-p.
The ONET4201PA provides a loss of signal detection
as well as a received signal strength indicator.
The part is available in a small footprint 3-mm ×
3-mm 16-pin QFN package and is pin-compatible with
the ONET2501PA and ONET3301PA.
This power efficient limiting amplifier typically
dissipates less than 89 mW and it is characterized for
operation from –40°C to 85°C.
Multi-Rate OC3 to OC-48 FEC SONET/SDH
Transmission Systems
1.0625 Gbps, 2.125 Gbps, and 4.25 Gbps Fibre
Channel Receivers
Gigabit Ethernet Receivers
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2005, Texas Instruments Incorporated
ONET4201PA
www.ti.com
SLLS652 – NOVEMBER 2005
BLOCK DIAGRAM
A simplified block diagram of the ONET4201PA is shown in Figure 1.
This compact, low power 4.25 Gbps limiting amplifier consists of a high-speed data path with offset cancellation
block, a loss of signal and RSSI detection block, and a bandgap voltage reference and bias current generation
block.
COC2
COC1
VCC
Offset
Cancellation
GND
OUTPOL
DIN+
+
+
+
+
+
DIN−
−
−
−
−
−
Gain Stage
Gain Stage
Input Buffer
Gain Stage
DOUT+
DOUT−
CML
Output
Buffer
DISABLE
Bandgap Voltage
Reference and
Bias Current
Generation
Loss of Signal
and
RSSI Detection
TH
LOS
RSSI
B0052-01
Figure 1. Simplified Block Diagram of the ONET4201PA
HIGH SPEED DATA PATH
The high-speed data signal is applied to the data path by means of the input signal pins DIN+/DIN–. The data
path consists of the input stage with 2 × 50-Ω on-chip line termination to VCC, three gain stages, which provide
the required typical gain of about 50 dB, and a CML output stage. The amplified data output signal is available at
the output pins DOUT+/DOUT–, which provide 2 × 50-Ω back-termination to VCC. The output stage also includes
a data polarity switching function, which is controlled by the OUTPOL input, and a disable function, controlled by
the signal applied to the DISABLE input pin.
Offset cancellation compensates for internal offset voltages and thus ensures proper operation even for very
small input data signals.
The low frequency cutoff is typically as low as 25 kHz with the built-in filter capacitor.
For applications which require even lower cutoff frequencies, an additional external filter capacitor may be
connected to the COC1/COC2 pins.
LOSS OF SIGNAL AND RSSI DETECTION
The output signal of the input buffer is monitored by the loss of signal and RSSI detection circuitry. In this block a
signal is generated that is linearly proportional to the input amplitude over a wide input voltage range. This signal
is available at the RSSI output pin.
Furthermore, this circuit block compares the input signal to a threshold which can be programmed by means of
an external resistor connected to the TH pin. If the input signal falls below the specified threshold, a loss of signal
is indicated at the LOS pin.
The relation between the LOS assert voltage VAST (in mVp-p) and the external resistor RTH (in kΩ) connected to
the TH pin can be approximated as given below:
2
ONET4201PA
www.ti.com
SLLS652 – NOVEMBER 2005
R
TH
V
AST
20.8 k
VASTmVpp 1
20.8 mV pp
R
k 0.3
TH
300 (1)
1 mV pp
(2)
BANDGAP VOLTAGE AND BIAS GENERATION
The ONET4201PA limiting amplifier is supplied by a single 3.3-V±10% supply voltage connected to the VCC
pins. This voltage is referred to ground (GND).
An on-chip bandgap voltage circuit generates a supply voltage independent reference from which all other
internally required voltages and bias currents are derived.
PACKAGE
For the ONET4201PA a small footprint 3-mm × 3-mm 16-pin QFN package, with a lead pitch of 0,5 mm, is used.
The pin out is shown in Figure 2.
DIN−
3
VCC
4
COC2
COC1
RSSI
13
EP
12
VCC
11
DOUT+
10
DOUT−
9
5
6
7
8
GND
2
14
LOS
DIN+
15
DISABLE
1
16
TH
VCC
GND
RGT PACKAGE
(TOP VIEW)
OUTPOL
P0019-01
Figure 2. Pinout of ONET4201PA in a 3mm x 3mm 16 Pin QFN Package (Top View)
TERMINAL FUNCTIONS
TERMINAL
NO.
NAME
TYPE
DESCRIPTION
3.3-V ± 10% supply voltage
1, 4, 12
VCC
supply
2
DIN+
analog-in
Non-inverted data input. On-chip 50-Ω terminated to VCC.
3
DIN–
analog-in
Inverted data input. On-chip 50-Ω terminated to VCC.
5
TH
analog-in
LOS threshold adjustment with resistor to GND.
6
DISABLE
CMOS-in
Disables CML output stage when set to high level.
7
LOS
CMOS-out
8, 16, EP
GND
supply
9
OUTPOL
CMOS-in
Output data signal polarity select (internally pulled high). Setting to a high level or leaving the pin
open selects normal polarity. Low level selects inverted polarity.
10
DOUT–
CML-out
Inverted data output. On-chip 50-Ω back-terminated toVCC.
11
DOUT+
CML-out
Non-inverted data output. On-chip 50-Ω back-terminated to VCC.
High level indicates that the input signal amplitude is below the programmed threshold level.
Circuit ground. Exposed die pad (EP) must be grounded.
3
ONET4201PA
www.ti.com
SLLS652 – NOVEMBER 2005
TERMINAL FUNCTIONS (continued)
TERMINAL
TYPE
DESCRIPTION
NO.
NAME
13
RSSI
analog-out
14
COC1
analog
Offset cancellation filter capacitor terminal 1. Connect an additional filter capacitor between this pin
and COC2 (pin 15).
To disable the offset cancellation loop connect COC1 and COC2 (pins 14 and 15).
15
COC2
analog
Offset cancellation filter capacitor terminal 2. Connect an additional filter capacitor between this pin
and COC1 (pin 14).
To disable the offset cancellation loop connect COC1 and COC2 (pins 14 and 15).
Analog output voltage proportional to the input data amplitude. Indicates the strength of the
received signal (RSSI).
ABSOLUTE MAXIMUM RATINGS
over operating free-air temperature range (unless otherwise noted) (1)
VALUE/UNIT
(2)
VCC
Supply voltage
VDIN+, VDIN-
Voltage at DIN+, DIN– (2)
0.5 V to 4.0 V
VTH, VDISABLE, VLOS, VOUTPOL, VDOUT+,
VDOUT–, VRSSI, VCOC1, VCOC2
Voltage at TH, DISABLE, LOS, OUTPOL, DOUT+, DOUT-, RSSI,
COC1, COC2 (2)
–0.3 V to 4.0 V
VCOC,DIFF
Differential voltage between COC1 and COC2
VDIN,DIFF
Differential voltage between DIN+ and DIN–
ILOS
Current into LOS
IDIN+, IDIN–, IDOUT+, IDOUT–
Continuous current at inputs and outputs
ESD
ESD rating at all pins
TJ(max)
Maximum junction temperature
TSTG
Storage temperature range
–65 to 85°C
TA
Characterized free-air operating temperature range
–40 to 85°C
TLEAD
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds
(1)
(2)
–0.3 V to 4.0 V
±1 V
±2.5 V
-1 to 9 mA
–25 mA to 25 mA
2 kV (HBM)
125°C
260°C
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating
conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
All voltage values are with respect to network ground terminal.
RECOMMENDED OPERATING CONDITIONS
MIN
TYP
MAX
3
3.3
3.6
V
85
°C
VCC
Supply voltage
TA
Operating free-air temperature
–40
VIH
CMOS input high voltage
2.1
VIL
CMOS input low voltage
4
UNIT
V
0.6
V
ONET4201PA
www.ti.com
SLLS652 – NOVEMBER 2005
DC ELECTRICAL CHARACTERISTICS
over recommended operating conditions (unless otherwise noted)
PARAMETER
VCC
TEST CONDITIONS
MIN
TYP
MAX
3
3.3
3.6
DISABLE = low (includes CML output current)
35
45
DISABLE = low (excludes CML output current)
27
35
Supply voltage
IVCC
Supply current
VOD
Differential data output voltage swing
RIN, ROUT
Data input/output resistance
RSSI output voltage
DISABLE = high
DISABLE = low, 5 mVp-p≤ VIN≤ 1200 mVp-p
520
Single-ended
0.25
10
760
1200
UNIT
V
mA
mVp-p
Ω
50
Input = 8 mVp-p, RRSSI ≥ 10 kΩ
200
Input = 80 mVp-p, RRSSI ≥ 10 kΩ
1900
±3%
RSSI linearity
8 mVp-p ≤ VIN ≤ 80 mVp-p
VIN(MIN)
Data input sensitivity
BER < 10–10
VIN(MAX)
Data input overload
3
mV
5
1200
LOS high voltage
ISOURCE = 30 µA
LOS low voltage
ISINK = 1 mA
mVp-p
mVp-p
2.4
V
0.4
V
AC ELECTRICAL CHARACTERISTICS
over recommended operating conditions, typical operating condition is at VCC = 3.3 V and TA = 25°C (unless otherwise noted)
PARAMETER
Low frequency –3 dB bandwidth
TEST CONDITIONS
Input referred noise
DJ
Deterministic jitter
TYP
25
COC = 0.54 µF
0.8
Data rate
vNI
MIN
COC = open
MAX
kHz
4.25
Gb/s
230
µVRMS
K28.5 pattern at 4.25 Gbps
3
19
K28.5 pattern at 2.125 Gbps
4
35
K28.5 pattern at 1.0625 Gbps
4
72
Input = 5 mVpp
9
Input = 10 mVpp
4
RJ
Random jitter
tR
Output rise time
20% to 80%
45
85
tF
Output fall time
20% to 80%
45
85
LOS hysteresis
K28.5 pattern at 4.25 Gbps, 20log (VDEA/VAST)
RTH
LOS threshold adjustment resistor
range
See
VAST
LOS assert voltage
VDEA
LOS de-assert voltage
TLOS
LOS assert/deassert time
TDIS
Disable response time
(1)
UNIT
(1)
2.5
RTH = 6.8 kΩ, K28.5 pattern at 4.25 Gbps (1)
psRMS
ps
dB
6.8
10
2
ps
4.5
1.2
RTH = 2.5 kΩ, K28.5 pattern at 4.25 Gbps (1)
psp-p
mVp-p
5
RTH = 2.5 kΩ, K28.5 pattern at 4.25 Gbps (1)
17
RTH = 6.8 kΩ, K28.5 pattern at 4.25 Gbps (1)
8
2
kΩ
20
mVp-p
100
20
µs
ns
For a given external resistor connected to the TH pin the LOS assert voltage value may vary due to part-to-part variations. If high
precision is required, adjustment of this resistor for each device is mandatory.
5
ONET4201PA
www.ti.com
SLLS652 – NOVEMBER 2005
TYPICAL CHARACTERISTICS
Typical operating condition is at VCC = 3.3 V and TA = 25°C (unless otherwise noted).
RANDOM JITTER
vs INPUT AMPLITUDE
800
14
700
12
600
Random Jitter − psRMS
VOD − Differential Output Voltage − mVP-P
TRANSFER FUNCTION
500
400
300
200
10
8
6
4
2
100
0
0
0
1
2
3
4
5
6
VID − Differential Input Voltage − mVP-P
0
5
10
15
20
25
30
35
VID − Differential Input Voltage − mVP-P
G001
Figure 3.
Figure 4.
BIT-ERROR RATIO
INPUT AMPLITUDE
FREQUENCY RESPONSE
40
G002
60
100
55
10-2
50
10-4
Small Signal Gain − dB
45
Bit Error Ratio
10-6
10-8
10-10
10-12
40
35
30
25
20
15
10-14
10
10-16
5
0
0.01
10-18
1
2
3
4
5
6
VID − Differential Input Voltage − mVP-P
Figure 5.
6
7
0.1
1
10
f − Frequency − GHz
G004
G003
Figure 6.
ONET4201PA
www.ti.com
SLLS652 – NOVEMBER 2005
TYPICAL CHARACTERISTICS (continued)
Typical operating condition is at VCC = 3.3 V and TA = 25°C (unless otherwise noted).
VOD − Differential Output Voltage − 160 mV/Div
OUTPUT EYE-DIAGRAM AT 4.25 GBPS
AND MAXIMUM INPUT VOLTAGE (1200 mVp-p)
VOD − Differential Output Voltage − 160 mV/Div
OUTPUT EYE-DIAGRAM AT 4.25 GBPS
AND MINIMUM INPUT VOLTAGE (5 mVp-p)
t − Time − 50 ps/Div
t − Time − 50 ps/Div
G005
G006
Figure 7.
Figure 8.
VOD − Differential Output Voltage − 160 mV/Div
OUTPUT EYE-DIAGRAM AT 4.25 GBPS AND 85°C
AND MINIMUM INPUT VOLTAGE (5 mVp-p)
t − Time − 50 ps/Div
G007
Figure 9.
7
ONET4201PA
www.ti.com
SLLS652 – NOVEMBER 2005
TYPICAL CHARACTERISTICS (continued)
Typical operating condition is at VCC = 3.3 V and TA = 25°C (unless otherwise noted).
VOD − Differential Output Voltage − 160 mV/Div
OUTPUT EYE-DIAGRAM AT 2.125 GBPS
AND MAXIMUM INPUT VOLTAGE (1200 mVp-p)
VOD − Differential Output Voltage − 160 mV/Div
OUTPUT EYE-DIAGRAM AT 2.125 GBPS
AND MINIMUM INPUT VOLTAGE (5 mVp-p)
t − Time − 100 ps/Div
t − Time − 100 ps/Div
G008
G009
OUTPUT EYE-DIAGRAM AT 1.0625 GBPS
AND MINIMUM INPUT VOLTAGE (5 mVp-p)
OUTPUT EYE-DIAGRAM AT 1.0625 GBPS
AND MAXIMUM INPUT VOLTAGE (1200 mVp-p)
VOD − Differential Output Voltage − 160 mV/Div
Figure 11.
VOD − Differential Output Voltage − 160 mV/Div
Figure 10.
t − Time − 200 ps/Div
t − Time − 200 ps/Div
G010
Figure 12.
8
G011
Figure 13.
ONET4201PA
www.ti.com
SLLS652 – NOVEMBER 2005
TYPICAL CHARACTERISTICS (continued)
Typical operating condition is at VCC = 3.3 V and TA = 25°C (unless otherwise noted).
ASSERT/DEASSERT VOLTAGE
vs THRESHOLD RESISTANCE
DIFFERENTIAL INPUT RETURN GAIN
vs FREQUENCY
0
SDD11 − Differential Input Return Gain − dB
LOS Assert/Deassert Voltage − mVP-P
40
35
30
25
20
LOS Deassert Voltage
15
10
LOS Assert Voltage
5
0
1
2
3
4
5
6
Rth − Threshold Resistance − kΩ
SDD22 − Differential Output Return Gain − dB
−20
−25
−30
−35
−40
−45
−50
−55
100
1k
f − Frequency − MHz
G013
Figure 14.
Figure 15.
DIFFERENTIAL OUTPUT RETURN GAIN
vs FREQUENCY
RSSI VOLTAGE
vs INPUT AMPLITUDE
−5
−10
−15
−20
−25
−30
−35
−40
−45
−50
−55
100
1k
10k
f − Frequency − MHz
G014
Figure 16.
10k
G012
0
−60
10
−15
−60
10
7
RSSI − Receive Signals Strength Indicator Voltage − mV
0
−5
−10
2400
2200
2000
1800
1600
1400
1200
1000
800
600
400
200
0
0
10
20
30
40
50
60
70
80
90 100
VID − Differential Input Voltage − mVP-P
G015
Figure 17.
9
ONET4201PA
www.ti.com
SLLS652 – NOVEMBER 2005
APPLICATION INFORMATION
Figure 18 shows the ONET4201PA connected with an ac-coupled interface to the data signal source as well as
to the output load.
Besides the ac-coupling capacitors C1 through C4 in the input and output data signal lines, the only required
external component is the LOS threshold setting resistor Rth. In addition, an optional external filter capacitor
(COC) may be used if a lower cutoff frequency is desired.
RSSI
RSSI
COC1
COC2
GND
COC
Optional
VCC
DIN−
TH
VCC
DISABLE
DOUT+
ONET4201PA
16-Pin QFN
DOUT−
VCC
C3
DOUT+
C4
DOUT−
OUTPOL
OUTPOL
GND
DIN+
LOS
DIN−
C2
VCC
DISABLE
DIN+
C1
LOS
RTH
S0072-01
Figure 18. Basic Application Circuit With AC-Coupled I/Os
10
PACKAGE OPTION ADDENDUM
www.ti.com
21-Feb-2006
PACKAGING INFORMATION
Orderable Device
Status (1)
Package
Type
Package
Drawing
Pins Package Eco Plan (2)
Qty
ONET4201PARGTR
ACTIVE
QFN
RGT
16
3000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
ONET4201PARGTRG4
ACTIVE
QFN
RGT
16
3000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
ONET4201PARGTT
ACTIVE
QFN
RGT
16
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
ONET4201PARGTTG4
ACTIVE
QFN
RGT
16
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
Lead/Ball Finish
MSL Peak Temp (3)
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in
a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check
http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and
package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS
compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder
temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited
information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.
Addendum-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
4-Oct-2007
TAPE AND REEL BOX INFORMATION
Device
Package Pins
Site
Reel
Diameter
(mm)
Reel
Width
(mm)
A0 (mm)
B0 (mm)
K0 (mm)
P1
(mm)
W
Pin1
(mm) Quadrant
ONET4201PARGTR
RGT
16
SITE 60
330
12
3.3
3.3
1.1
8
12
Q2
ONET4201PARGTT
RGT
16
SITE 60
330
12
3.3
3.3
1.1
8
12
Q2
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
4-Oct-2007
Device
Package
Pins
Site
Length (mm)
Width (mm)
Height (mm)
ONET4201PARGTR
RGT
16
SITE 60
342.9
336.6
20.64
ONET4201PARGTT
RGT
16
SITE 60
342.9
336.6
20.64
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements,
improvements, and other changes to its products and services at any time and to discontinue any product or service without notice.
Customers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s
standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this
warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily
performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should
provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask
work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services
are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such
products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under
the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an
unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties
may be subject to additional restrictions.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service
voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business
practice. TI is not responsible or liable for any such statements.
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would
reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement
specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications
of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related
requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any
applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its
representatives against any damages arising out of the use of TI products in such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is
solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in
connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products
are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any
non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
Products
Applications
Amplifiers
amplifier.ti.com
Audio
www.ti.com/audio
Data Converters
dataconverter.ti.com
Automotive
www.ti.com/automotive
DSP
dsp.ti.com
Broadband
www.ti.com/broadband
Interface
interface.ti.com
Digital Control
www.ti.com/digitalcontrol
Logic
logic.ti.com
Military
www.ti.com/military
Power Mgmt
power.ti.com
Optical Networking
www.ti.com/opticalnetwork
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
RFID
www.ti-rfid.com
Telephony
www.ti.com/telephony
Low Power
Wireless
www.ti.com/lpw
Video & Imaging
www.ti.com/video
Wireless
www.ti.com/wireless
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2007, Texas Instruments Incorporated