Technical Data Sheet Photo-link Light Receiver Unit PLR132 Features 1. High PD sensitivity optimized for red light 2. Data Rate up to 16Mbps at least (NRZ signal) 3. Low power consumption for extended battery life 4. Built-in threshold control for improved noise Margin 5. Good ESD protection: up to 8KV 6. Receiver sensitivity: up to –27dBm (Min.) 7. Pb Free Descriptions The optical receiver is packaged with custom optic data link interface, integrated on a proprietary CMOS PDIC process. The unit functions by converting optical signals into electric ones with data rate up to 16Mbps at least. The unit is operated at 5V and the signal output interface is TTL compatible with high performance at low power consumption. Applications 1. Digital Optical Data-Link 2. Dolby AC-3 Digital Audio Interface Everlight Electronics Co., Ltd. http://www.everlight.com Device NO.: DPL-832-011 Prepared date: 06-24-2004 Rev 1.1 Page: 1 of 7 Prepared By: Chin-Chia Hsu PLR132 Package Dimensions Pin Function 1 : Vout 2 : GND 3 : Vcc 3 2 1 Notes: 1.All dimensions are in mm. 2.General Tolerance: Pin length tolerance is ±0.25 mm others are ±0.10 mm Everlight Electronics Co., Ltd. http://www.everlight.com Device NO.: DPL-832-011 Prepared date: 06-24-2004 Rev 1.1 Page: 2 of 7 Prepared By: Chin-Chia Hsu PLR132 Absolute Maximum Ratings( Ta = 25ºC) Parameter Symbol Rating Unit Supply Voltage Output Voltage Vcc Vout 6 Vcc+0.3 V V Storage Temperature Operating Temperature Soldering Temperature Tstg Topr Tsol -40 to 85 -20 to 70 260* ºC ºC ºC * Soldering time ≤ 10 s. Electro-Optical Characteristics(Ta= -20~70℃,Vcc=5±0.25V) Parameter Symbol Conditions Vcc - 4.75 5.00 5.25 V Peak sensitivity wavelength Maximum receiver power λp Pc,max - - 650 - Refer to Fig.1 - - -14 nm dBm Minimum receiver power Pc,min Refer to Fig.1 -27 - - dBm Icc Refer to Fig.2 - 4 12 mA VOH VOL Refer to Fig.3 Refer to Fig.3 2.4 4.8 - V - 0.2 0.4 V Rise time tr Refer to Fig.3 10 20 ns Fall time tf Refer to Fig.3 15 20 ns Propagation delay Low to High tPLH Refer to Fig.3 - - 120 ns Propagation delay High to Low tPHL Refer to Fig.3 - - 120 ns Pulse Width Distortion ∆tw Refer to Fig.3 -30 - +30 ns Jitter ∆tj Refer to Fig.3, Pc=-14dBm - 1 20 ns Refer to Fig.3, Pc=-27dBm - 5 20 Transfer rate T NRZ signal 0.1 - 16 ns Mb/s Power supply voltage Dissipation current High level output voltage Low level output voltage Everlight Electronics Co., Ltd. http://www.everlight.com Device NO.: DPL-832-011 Prepared date: 06-24-2004 MIN. TYP. MAX. Unit Rev 1.1 Page: 3 of 7 Prepared By: Chin-Chia Hsu PLR132 Measuring Method *Fig.1 Measuring Method of Maximum and Minimum Input Power that Receiver Unit Need Control Circuit Standard plastic optic fiber cable Transmitter PLR132 Receiver Unit Optical Power Meter *Fig.2 Measuring Method of Dissipation Current Standard plastic optic fiber cable PLR132 Receiver Unit Standard Transmitter unit Vin Vcc GND Vcc GND 0.47uF Vout 47uH A Signal Input 5V 16Mbps NRZ "0101" successive signal input Everlight Electronics Co., Ltd. http://www.everlight.com Device NO.: DPL-832-011 Prepared date: 06-24-2004 Rev 1.1 Page: 4 of 7 Prepared By: Chin-Chia Hsu PLR132 *Fig.3 Measuring Method of Output Voltage, Pulse and Jitter Standard plastic optic fiber cable Standard Transmitter Unit Vin Vcc PLR132 Receiver Unit GND Vcc Vout 0.47uF 47uH Signal Input GND A 5V 16 Mbps NRZ "0101" successive signal input TPHL TPLH Input CH1 50% CH2 Output 50% tj1 tw = TPHL-TPLH tj2 Application Circuit Receiver Unit C1 Vcc GND L2 Vout C1:0.47uF 5V L2:47uH Note: For having good coupling, the C1 capacitor must be placed within 2mm Everlight Electronics Co., Ltd. http://www.everlight.com Device NO.: DPL-832-011 Prepared date: 06-24-2004 Rev 1.1 Page: 5 of 7 Prepared By: Chin-Chia Hsu PLR132 RELIABILITY TEST ITEMS Test Sample Size Number (n) Hour/Cycle (Piece) Failure (c) 10 seconds 22 n=22, c=0 2 High Temp. Storage Ta=100ºC 1000hrs 22 n=22, c=0 Ta=-55ºC 1000hrs 22 n=22, c=0 Ta=85ºC, RH=85% 1000hrs 22 n=22, c=0 300cycle 22 n=22, c=0 300cycle 22 n=22, c=0 1000hrs 22 n=22, c=0 No. Item 1 Soldering Heat 3 Low Temp. Storage 4 High Temp. & Humid. Test Test Condition 260ºC±5ºC -40ºC ~~~~ 85ºC 5 Temperature Cycle (30min) (5min) (30min) 6 Thermal Shock -10ºC ~~~~ 100ºC (5min) (10sec) (5min) 7 DC Operating Life Vcc=5V, Ta=25℃ Everlight Electronics Co., Ltd. http://www.everlight.com Device NO.: DPL-832-011 Prepared date: 06-24-2004 Rev 1.1 Page: 6 of 7 Prepared By: Chin-Chia Hsu PLR132 Application Notes: PLR132 Series PCB layout for motherboard integration To achieve better jitter and low input optical power performances, several PCB layout guidelines must be followed. These guidelines ensure the most reliable PLR132 POF performance for the motherboard integration. Failed to implement these PCB guidelines may affect the PLR132 jitter and low input power performances. 1. Careful decoupling of the power supplies is very important. Place a 0.47uf surface mount (size 805 or smaller) capacitor as close as (less than 2cm) to the POF Vdd and Gnd leads. The 0.47uf act as a low impedance path to ground for any stray high frequency transient noises. 2. To reduce the digital noises form the digital IC on the motherboard, the planar capacitance formed by an isolated Vcc and Gnd planes is critical. The POF device must be mounted directly on these two planes to reduce the lead parasitic inductance. 3. The isolated Vdd and Gnd planes must be connected to the main Vcc and Gnd (digital) planes at a single point using ferrite beads. The beads are used to block the high frequency noises from the digital planes while still allowing the DC connections between the planes. EVERLIGHT ELECTRONICS CO., LTD. Office: No 25, Lane 76, Sec 3, Chung Yang Rd, Tucheng, Taipei 236, Taiwan, R.O.C Tel: 886-2-2267-2000, 2267-9936 Fax: 886-2267-6244, 2267-6189, 2267-6306 http://www.everlight.com Everlight Electronics Co., Ltd. http://www.everlight.com Device NO.: DPL-832-011 Prepared date: 06-24-2004 Rev 1.1 Page: 7 of 7 Prepared By: Chin-Chia Hsu