MOSEL VITELIC V54C333322V 200/183/166 MHz 3.3 VOLT ULTRA HIGH PERFORMANCE 1M X 32 SDRAM 2 BANKS X 512Kbit X 32 V54C333322V PRELIMINARY -5 -55 -6 Unit 200 183 166 MHz CAS Latency 3 3 3 clocks Cycle Time (tCK) 5 5.5 6 ns Access Time (tAC) 5 5.5 6 ns Clock Frequency (tCK) Features Description ■ JEDEC Standard 3.3V Power Supply ■ The V54C333322V is ideally suited for high performance graphics peripheral applications ■ Single Pulsed RAS Interface ■ Programmable CAS Latency: 2, 3 ■ All Inputs are sampled at the positive going edge of clock ■ Programmable Wrap Sequence: Sequential or Interleave ■ Programmable Burst Length: 1, 2, 4, 8 and Full Page for Sequential and 1, 2, 4, 8 for Interleave ■ DQM 0-3 for Byte Masking ■ Auto & Self Refresh ■ 2K Refresh Cycles/32 ms ■ Burst Read with Single Write Operation The V54C333322V is a 33,554,432 bits synchronous high data rate DRAM organized as 2 x 524,288 words by 32 bits. The device is designed to comply with JEDEC standards set for synchronous DRAM products, both electrically and mechanically. Synchronous design allows precise cycle control with the system clock. The CAS latency, burst length and burst sequence must be programmed into device prior to access operation. V54C333322V Rev. 2.0 May 2000 1 V54C333322V MOSEL VITELIC 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 DQ28 VDDQ DQ27 DQ26 VSSQ DQ25 DQ24 VDDQ DQ15 DQ14 VSSQ DQ13 DQ12 VDDQ VSS VDD DQ11 DQ10 VSSQ DQ9 DQ8 VDDQ NC DQM3 DQM1 CLK CKE NC NC A8/AP 100 Pin TQFP PIN CONFIGURATION Top View 100 pin TQFP 20 x 14 mm2 0.65 mm pitch (Marking side) 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 DQ3 VDDQ DQ4 DQ5 VSSQ DQ6 DQ7 VDDQ DQ16 DQ17 VSSQ DQ18 DQ19 VDDQ VDD VSS DQ20 DQ21 VSSQ DQ22 DQ23 VDDQ DQM0 DQM2 WE CAS RAS CS BA A9 DQ29 VSSQ DQ30 DQ31 VSS NC NC NC NC NC NC NC NC NC NC VDD DQ0 DQ1 VSSQ DQ2 V54C333322V-01 V54C333322V Rev. 2.0 May 2000 2 A7 A6 A5 A4 VSS A10 NC NC NC NC NC NC NC NC NC VDD A3 A2 A1 A0 V54C333322V MOSEL VITELIC Block Diagram MUX Input Buffer Write Control Logic Row Decoder DQMi DQ0-DQ31 Memory Array Bank 1 512k x 32 Output Buffer Memory Array Bank 0 512k x 32 Sense Amplifier Column Decoder RAS CAS WE Timing Register CLK CKE CS Sense Amplifier Column Decoder DQMi Row Decoder DQMi Row Address Buffer Refresh Counter Address Latency & Burst Length CLK Programming Register Column Address Counter A0-A10, BA Row Addresses Column Address Buffer A0-A7 Column Addresses V54C333322V-02 V54C333322V Rev. 2.0 May 2000 3 V54C333322V MOSEL VITELIC Signal Pin Description Pin Name Input Function CLK Clock Input System clock input. Active on the positive rising edge to sample all inputs CKE Clock Enable Activates the CLK signal when high and deactivates the CLK when low. CKE low initiates the power down mode, suspend mode, or the self refresh mode CS Chip Select Disables or enables device operation by masking or enabling all inputs except CLK, CKE and DQMi RAS Row Address Strobe Latches row addresses on the positive edge of CLK with RAS low. Enables row access & precharge CAS Column Address Strobe Latches column addresses on the positive edge of CLK with CAS low. Enables column access WE Write Enable Enables write operation A0-A10 Address During a bank activate command, A0-A10 defines the row address. During a read or write command, A0-A7 defines the column address. In addition to the column address A8 is used to invoke auto precharge BA define the bank to be precharged. A8 is low, auto precharge is disabled during a precharge cycle, If A8 is high, both bank will be precharged, if A8 is low, the BA is used to decide which bank to precharge BA Bank Select Selects which bank to activate. BA low select bank A and high selects bank B DQ0-DQ31 Data Input/Output Data inputs/output are multiplexed on the same pins DQMi Data Input/Output Mask Makes data output Hi-Z. Blocks data input when DQM is active VDD/VSS Power Supply/Ground Power Supply. +3.3V ± 0.3V/ground VDDQ/VSSQ Data Output Power/Ground Provides isolated power/ground to DQs for improved noise immunity NC No Connection V54C333322V Rev. 2.0 May 2000 4 V54C333322V MOSEL VITELIC Address Input for Mode Set (Mode Register Operation) A10 A9 Write Burst Length Write Burst Length A9 Length 0 Burst 1 Single Bit A8 A7 Test Mode A6 A5 A4 A3 A2 A1 CAS Latency BT Burst Length Address Bus (Ax) A0 Mode Register Burst Type Test Mode A8 A7 Mode A3 Type 0 0 Mode Reg Set 0 Sequential 1 Interleave Burst Length CAS Latency A2 A1 A0 0 0 0 2 1 0 1 1 A6 A5 A4 Latency 0 0 0 Reserve 0 0 1 Reserve 0 1 0 0 1 1 1 1 Length Sequential Interleave 0 1 1 0 1 2 2 0 1 0 4 4 3 0 1 1 8 8 1 Reserve 1 0 0 Reserve Reserve 0 Reserve 1 0 1 Reserve Reserve 1 Reserve 1 1 0 Reserve Reserve 1 1 1 Full Page Reserve Power On and Initialization Programming the Mode Register The default power on state of the mode register is supplier specific and may be undefined. The following power on and initialization sequence guarantees the device is preconditioned to each users specific needs. Like a conventional DRAM, the Synchronous DRAM must be powered up and initialized in a predefined manner. During power on, all VCC and VCCQ pins must be built up simultaneously to the specified voltage when the input signals are held in the “NOP” state. The power on voltage must not exceed VCC+0.3V on any of the input pins or VCC supplies. The CLK signal must be started at the same time. After power on, an initial pause of 200 µs is required followed by a precharge of both banks using the precharge command. To prevent data contention on the DQ bus during power on, it is required that the DQM and CKE pins be held high during the initial pause period. Once all banks have been precharged, the Mode Register Set Command must be issued to initialize the Mode Register. A minimum of eight Auto Refresh cycles (CBR) are also required.These may be done before or after programming the Mode Register. Failure to follow these steps may lead to unpredictable start-up modes. The Mode register designates the operation mode at the read or write cycle. This register is divided into 4 fields. A Burst Length Field to set the length of the burst, an Addressing Selection bit to program the column access sequence in a burst cycle (interleaved or sequential), a CAS Latency Field to set the access time at clock cycle and a Operation mode field to differentiate between normal operation (Burst read and burst Write) and a special Burst Read and Single Write mode. The mode set operation must be done before any activate command after the initial power up. Any content of the mode register can be altered by re-executing the mode set command. All banks must be in precharged state and CKE must be high at least one clock before the mode set operation. After the mode register is set, a Standby or NOP command is required. Low signals of RAS, CAS, and WE at the positive edge of the clock activate the mode set operation. Address input data at this timing defines parameters to be set as shown in the previous table. V54C333322V Rev. 2.0 May 2000 5 V54C333322V MOSEL VITELIC Read and Write Operation Similar to the page mode of conventional DRAM’s, burst read or write accesses on any column address are possible once the RAS cycle latches the sense amplifiers. The maximum tRAS or the refresh interval time limits the number of random column accesses. A new burst access can be done even before the previous burst ends. The interrupt operation at every clock cycles is supported. When the previous burst is interrupted, the remaining addresses are overridden by the new address with the full burst length. An interrupt which accompanies with an operation change from a read to a write is possible by exploiting DQM to avoid bus contention. When two or more banks are activated sequentially, interleaved bank read or write operations are possible. With the programmed burst length, alternate access and precharge operations on two or more banks can realize fast serial data access modes among many different pages. Once two or more banks are activated, column to column interleave operation can be done between different pages. When RAS is low and both CAS and WE are high at the positive edge of the clock, a RAS cycle starts. According to address data, a word line of the selected bank is activated and all of sense amplifiers associated to the wordline are set. A CAS cycle is triggered by setting RAS high and CAS low at a clock timing after a necessary delay, tRCD, from the RAS timing. WE is used to define either a read (WE = H) or a write (WE = L) at this stage. SDRAM provides a wide variety of fast access modes. In a single CAS cycle, serial data read or write operations are allowed at up to a 166 MHz data rate. The numbers of serial data bits are the burst length programmed at the mode set operation, i.e., one of 1, 2, 4, 8 and full page. Column addresses are segmented by the burst length and serial data accesses are done within this boundary. The first column address to be accessed is supplied at the CAS timing and the subsequent addresses are generated automatically by the programmed burst length and its sequence. For example, in a burst length of 8 with interleave sequence, if the first address is ‘2’, then the rest of the burst sequence is 3, 0, 1, 6, 7, 4, and 5. Full page burst operation is only possible using the sequential burst type and page length is a function of the I/O organisation and column addressing. Full page burst operation do not self terminate once the burst length has been reached. In other words, unlike burst length of 2, 3 or 8, full page burst continues until it is terminated using another command. Refresh Mode SDRAM has two refresh modes, Auto Refresh and Self Refresh. Auto Refresh is similar to the CAS -before-RAS refresh of conventional DRAMs. All of banks must be precharged before applying any refresh mode. An on-chip address counter increments the word and the bank addresses and no bank information is required for both refresh modes. Burst Length and Sequence: Burst Starting Address Length (A2 A1 A0) 2 xx0 xx1 4 x00 x01 x10 x11 8 000 001 010 011 100 101 110 111 Full Page nnn V54C333322V Rev. 2.0 May 2000 Sequential Burst Addressing (decimal) Interleave Burst Addressing (decimal) 0, 1 1, 0 0, 1, 2, 3, 0 1 2 3 4 5 6 7 1 2 3 4 5 6 7 0 2 3 4 5 6 7 0 1 1, 2, 3, 0, 3 4 5 6 7 0 1 2 0, 1 1, 0 2, 3, 0, 1, 0, 1, 2, 3, 3 0 1 2 4 5 6 7 0 1 2 3 5 6 7 0 1 2 3 4 6 7 0 1 2 3 4 5 7 0 1 2 3 4 5 6 Cn, Cn+1, Cn+2,..... 0 1 2 3 4 5 6 7 1 0 3 2 5 4 7 6 2 3 0 1 6 7 4 5 1, 0, 3, 2, 3 2 1 0 7 6 5 4 2, 3, 0, 1, 4 5 6 7 0 1 2 3 3 2 1 0 5 4 7 6 1 0 3 2 not supported 6 6 7 4 5 2 3 0 1 7 6 5 4 3 2 1 0 V54C333322V MOSEL VITELIC Auto Precharge The chip enters the Auto Refresh mode, when RAS and CAS are held low and CKE and WE are held high at a clock timing. The mode restores word line after the refresh and no external precharge command is necessary. A minimum tRC time is required between two automatic refreshes in a burst refresh mode. The same rule applies to any access command after the automatic refresh operation. The chip has an on-chip timer and the Self Refresh mode is available. It enters the mode when RAS, CAS, and CKE are low and WE is high at a clock timing. All of external control signals including the clock are disabled. Returning CKE to high enables the clock and initiates the refresh exit operation. After the exit command, at least one tRC delay is required prior to any access command. Two methods are available to precharge SDRAMs. In an automatic precharge mode, the CAS timing accepts one extra address, A8, to determine whether the chip restores or not after the operation. If A8 is high when a Read Command is issued, the Read with Auto-Precharge function is initiated. The SDRAM automatically enters the precharge operation one clock before the last data out for CAS latencies 2, two clocks for CAS latencies 3. If A8 is high when a Write Command is issued, the Write with Auto-Precharge function is initiated. The SDRAM automatically enters the precharge operation a time delay equal to tWR (Write recovery time) after the last data in. Precharge Command DQM Function There is also a separate precharge command available. When RAS and WE are low and CAS is high at a clock timing, it triggers the precharge operation. With A8 being low, the BA is used select bank to precharge. The precharge command can be imposed one clock before the last data out for CAS latency = 2, two clocks before the last data out for CAS latency = 3. Writes require a time delay twr from the last data out to apply the precharge command. DQM has two functions for data I/O read and write operations. During reads, when it turns to “high” at a clock timing, data outputs are disabled and become high impedance after two clock delay (DQM Data Disable Latency tDQZ ). It also provides a data mask function for writes. When DQM is activated, the write operation at the next clock is prohibited (DQM Write Mask Latency tDQW = zero clocks). DQM is used for device selection, byte selection and bus control in a memory system. DQM0 controls DQ0 to DQ7, DQM1 controls DQ8 to DQ15, DQM2 controls DQ16 to DQ23, DQM3 controls DQ24 to DQ31. Burst Termination Once a burst read or write operation has been initiated, there are several methods in which to terminate the burst operation prematurely. These methods include using another Read or Write Command to interrupt an existing burst operation, use a Precharge Command to interrupt a burst cycle and close the active bank, or using the Burst Stop Command to terminate the existing burst operation but leave the bank open for future Read or Write Commands to the same page of the active bank. When interrupting a burst with another Read or Write Command care must be taken to avoid I/O contention. The Burst Stop Command, however, has the fewest restrictions making it the easiest method to use when terminating a burst operation before it has been completed. If a Burst Stop command is issued during a burst write operation, then any residual data from the burst write cycle will be ignored. Data that is presented on the I/O pins before the Burst Stop Command is registered will be written to the memory. Suspend Mode During normal access mode, CKE is held high enabling the clock. When CKE is low, it freezes the internal clock and extends data read and write operations. One clock delay is required for mode entry and exit (Clock Suspend Latency tCSL). Power Down In order to reduce standby power consumption, a power down mode is available. All banks must be precharged and the necessary Precharge delay (trp) must occur before the SDRAM can enter the Power Down mode. Once the Power Down mode is initiated by holding CKE low, all of the receiver circuits except CLK and CKE are gated off. The Power Down mode does not perform any refresh operations, therefore the device can’t remain in Power Down mode longer than the Refresh period (tref) of the device. Exit from this mode is performed by taking CKE “high”. One clock delay is required for mode entry and exit. V54C333322V Rev. 2.0 May 2000 7 V54C333322V MOSEL VITELIC Absolute Maximum Ratings* Operating temperature range ..................0 to 70 °C Storage temperature range ................-55 to 150 °C Input/output voltage.................. -0.3 to (VCC+0.3) V Power supply voltage .......................... -0.3 to 4.6 V Power dissipation ............................................. 1 W Data out current (short circuit)...................... 50 mA *Note: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage of the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Recommended Operation and Characteristics TA = 0 to 70 °C; VSS = 0 V; VCC,VCCQ = 3.3 V ± 0.3 V Limit Values Parameter Symbol min. max. Unit Notes Input high voltage VIH 2.0 Vcc+0.3 V 1, 2 Input low voltage VIL – 0.3 0.8 V 1, 2 Output high voltage (IOUT = – 2.0 mA) VOH 2.4 – V 3 Output low voltage (IOUT = 2.0 mA) VOL – 0.4 V 3 Input leakage current, any input (0 V < VIN < 3.6 V, all other inputs = 0 V) II(L) –5 5 µA Output leakage current (DQ is disabled, 0 V < VOUT < VCC) IO(L) –5 5 µA Capacitance VDD = 3.3V, TA = 23°C, f = 1MHz, VREF = 1.4V ± 200mV Pin Symbol Min. Max. Unit Clock CCLK 2 4 pF RAS, CAS, WE, CS, CKE, L(U)DQM CIN 2 4 pF A0–A10 CADD 2 4 pF DQ0–DQ15 COUT 3 5 pF Note: 1. All voltages are referenced to VSS. 2. VIH may overshoot to VCC + 2.0 V for pulse width of < 4ns with 3.3V. VIL may undershoot to -2.0 V for pulse width < 4.0 ns with 3.3V. Pulse width measured at 50% points with amplitude measured peak to DC reference. V54C333322V Rev. 2.0 May 2000 8 V54C333322V MOSEL VITELIC Operating Currents (TA = 0 to 70°C, VCC = 3.3V ± 0.3V) (Recommended Operating Conditions unless otherwise noted) Max. Symbol Parameter & Test Condition ICC1 Operating Current tRC = tRCMIN., tRC = tCKMIN. Active-precharge command cycling, without Burst Operation 1 bank operation Precharge Standby Current in Power Down Mode ICC2P ICC2PS ICC2N ICC2NS ICC3P ICC3PS ICC3N ICC3NS ICC4 -5 -55 -6 Unit Note 250 240 230 mA 3 tCK = min. 2 2 2 mA 3 tCK = Infinity 2 2 2 mA 3 tCK = min. 35 35 35 mA tCK = Infinity 15 15 15 mA CKE ≤ VIL(max), tck = min 3 3 3 mA CKE ≤ VIL(max), tck = infinity 3 3 3 mA Active Standby Current in non Power-down mode CKE ≥ VIL(max), tck = min 60 60 60 mA CKE ≥ VIL(max), tck = infinity 50 50 50 mA Burst Operating Current tCK = min Read/Write command cycling CL = 3 340 320 310 mA 3, 4 CL = 2 200 200 180 3 CS =VIH, CKE≤ VIL(max) Precharge Standby Current in Non-Power Down Mode CS =VIH, CKE≥ VIL(max) Active Standby Current in Power-down mode ICC5 Auto Refresh Current tCK = min Auto Refresh command cycling 200 190 180 mA ICC6 Self Refresh Current Self Refresh Mode, CKE=0.2V 2 2 2 mA 400 400 400 µA L-Power Notes: 3. These parameters depend on the cycle rate and these values are measured by the cycle rate under the minimum value of tCK and tRC. Input signals are changed one time during tCK. 4. These parameters are measured with continuous data stream during read access and all DQ toggling. V54C333322V Rev. 2.0 May 2000 9 V54C333322V MOSEL VITELIC AC Characteristics (1,2,3) TA = 0 to 70°C; VSS = 0 V; VCC = 3.3 V ± 0.3 V, tT = 1 ns Limit Values -5 # Symbol Parameter -55 -6 Min. Max. Min. Max. Min. Max. Unit Clock Cycle Time CAS Latency = 3 CAS Latency = 2 5 10 – – 5.5 10 – – 6 10 – – ns ns Clock Frequency CAS Latency = 3 CAS Latency = 2 – – 200 100 – – 200 100 – – 166 100 MHz MHz Access Time from Clock CAS Latency = 3 CAS Latency = 2 – – 5 7 – – 5.5 7 6 7 ns ns Clock and Clock Enable 1 2 3 tCK tCK tAC ‘ 4 tCH Clock High Pulse Width 2.5 – 2.5 – 2.5 – ns 5 tCL Clock Low Pulse Width 2.5 – 2.5 – 2.5 – ns 6 tT Transition time 1 10 1 10 1 10 ns 2 3 Setup and Hold Times 7 tCS Command Setup Time 1.5 – 1.5 – 1.5 – ns 4 8 tAS Address Setup Time 1.5 – 1.5 – 1.5 – ns 4 9 tDS Data In Setup Time 1.5 – 1.5 – 1.5 – ns 4 10 tCKS CKE Setup Time 1.5 – 1.5 – 1.5 – ns 4 11 tCH Command Hold Time 1.5 – 1.5 – 1.5 – ns 4 12 tAH Address Hold Time 1.5 – 1.5 – 1.5 – ns 4 13 tDH Data In Hold Time 1.5 – 1.5 – 1.5 – ns 4 14 tCKH CKE Hold Time 1.5 – 1.5 – 1.5 – ns 4 Common Parameters 15 tRCD Row to Column Delay Time 15 – 16 – 16 – ns 5 16 tRAS Row Active Time 40 100K 45 100K 48 100K ns 5 17 tRC Row Cycle Time 60 – 63 – 66 – ns 5 18 tRP Row Precharge Time 15 – 17 – 18 – ns 5 19 tRRD Activate(a) to Activate(b) Command period 10 – 11 – 12 – ns 5 20 tCCD CAS(a) to CAS(b) Command period 1 – 1 – 1 – CLK 21 tRCS Mode Register Set-up time 10 – 11 – 12 – ns 22 tSB Power Down Mode Entry Time 0 5 0 5.5 0 6 ns – 32 – 32 – 32 ms Refresh Cycle 23 tREF Refresh Period (2048 cycles) 24 tSREX Self Refresh Exit Time V54C333322V Rev. 2.0 May 2000 2 CLK + tRC 10 6 V54C333322V MOSEL VITELIC AC Characteristics (1,2,3) (Continued) TA = 0 to 70°C; VSS = 0 V; VCC = 3.3 V ± 0.3 V, tT = 1 ns Limit Values -5 # Symbol Parameter -55 -6 Min. Max. Min. Max. Min. Max. Unit 2.5 – 2.5 – 2.5 – ns Read Cycle 25 tOH 27 tHZ CAS Latency = 3 CAS Latency = 2 – – 5 7 – – 5.3 7 – – 5.5 7 ns 28 tDQZ DQM Data Out Disable Latency 2 – 2 – 2 – CLK Write Recovery Time CAS Latency = 3 CAS Latency = 2 5 10 – – 5.5 10 – – 6 10 – – ns ns DQM Write Mask Latency 0 – 0 – 0 – CLK Write Cycle 29 30 tWR tDQW Notes for AC Parameters: 1. For proper power-up see the operation section of this data sheet. 2. AC timing tests have VIL = 0.8V and VIH = 2.0V with the timing referenced to the 1.4 V crossover point. The transition time is measured between VIH and VIL. All AC measurements assume tT = 1ns with the AC output load circuit shown in Figure 1. tCK VIH CLK VIL + 1.4 V tT tCS tCH 50 Ohm 1.4V COMMAND Z=50 Ohm tAC tAC tLZ I/O 50 pF tOH 1.4V OUTPUT tHZ Figure 1. 3. If clock rising time is longer than 1 ns, a time (tT/2 – 0.5) ns has to be added to this parameter. 4. If tT is longer than 1 ns, a time (tT – 1) ns has to be added to this parameter. 5. These parameter account for the number of clock cycle and depend on the operating frequency of the clock, as follows: the number of clock cycle = specified value of timing period (counted in fractions as a whole number) 6. Self Refresh Exit is a synchronous operation and begins on the 2nd positive clock edge after CKE returns high. Self Refresh Exit is not complete until a time period equal to tRC is satisfied once the Self Refresh Exit command is registered. V54C333322V Rev. 2.0 May 2000 11 V54C333322V MOSEL VITELIC Timing Diagrams 1. Bank Activate Command Cycle 2. Burst Read Operation 3. Read Interrupted by a Read 4. Read to Write Interval 4.1 Read to Write Interval 4.2 Minimum Read to Write Interval 4.3 Non-Minimum Read to Write Interval 5. Burst Write Operation 6. Write and Read Interrupt 6.1 Write Interrupted by a Write 6.2 Write Interrupted by Read 7. Burst Write & Read with Auto-Precharge 7.1 Burst Write with Auto-Precharge 7.2 Burst Read with Auto-Precharge 8. Burst Termination 8.1 Termination of a Full Page Burst Write Operation 8.2 Termination of a Full Page Burst Write Operation V54C333322V Rev. 2.0 May 2000 12 V54C333322V MOSEL VITELIC 1. Bank Activate Command Cycle (CAS latency = 3) T0 T1 T T T T T CLK .......... ADDRESS Bank A Col. Addr. Bank A Row Addr. .......... Bank A Row Addr. Bank B Row Addr. tRCD COMMAND Bank A Activate NOP tRRD Write A with Auto Precharge NOP .......... Bank B Activate Bank A Activate NOP : “H” or “L” tRC 2. Burst Read Operation (Burst Length = 4, CAS latency = 2, 3) T0 T1 T2 T3 T4 T5 T6 T7 T8 CLK COMMAND READ A CAS latency = 2 tCK2, I/O’s CAS latency = 3 tCK3, I/O’s V54C333322V Rev. 2.0 May 2000 NOP NOP DOUT A0 NOP NOP DOUT A1 DOUT A2 DOUT A0 13 DOUT A1 NOP NOP DOUT A3 DOUT A2 DOUT A3 NOP NOP V54C333322V MOSEL VITELIC 3. Read Interrupted by a Read (Burst Length = 4, CAS latency = 2, 3) T0 T1 READ A READ B T2 T3 T4 T5 T6 T7 T8 CLK COMMAND CAS latency = 2 NOP DOUT A0 tCK2, I/O’s CAS latency = 3 tCK3, I/O’s NOP NOP NOP NOP DOUT B0 DOUT B1 DOUT B2 DOUT B3 DOUT A0 DOUT B0 DOUT B1 DOUT B2 T3 T4 T5 NOP NOP DOUT B3 4.1 Read to Write Interval (Burst Length = 4, CAS latency = 3) T0 T1 T2 T6 T7 T8 CLK Minimum delay between the Read and Write Commands = 4+1 = 5 cycles tDQW DQM tDQZ COMMAND NOP I/O’s READ A NOP NOP NOP WRITE B DIN B0 DOUT A0 Must be Hi-Z before the Write Command : “H” or “L” V54C333322V Rev. 2.0 May 2000 NOP 14 NOP NOP DIN B1 DIN B2 V54C333322V MOSEL VITELIC 4.2 Minimum Read to Write Interval (Burst Length = 4, CAS latency = 2) T0 T1 T2 T3 T4 T5 T6 T7 T8 CLK tDQW DQM tDQZ 1 Clk Interval COMMAND NOP NOP BANK A ACTIVATE NOP READ A WRITE A NOP NOP NOP DIN A1 DIN A2 DIN A3 Must be Hi-Z before the Write Command CAS latency = 2 DIN A0 tCK2, I/O’s : “H” or “L” 4.3 Non-Minimum Read to Write Interval (Burst Length = 4, CAS latency = 2, 3 T0 T1 T2 T3 T4 T5 T6 T7 T8 NOP NOP DIN B0 DIN B1 DIN B2 DIN B0 DIN B1 DIN B2 CLK tDQW DQM tDQZ COMMAND NOP READ A NOP NOP READ A NOP WRITE B CAS latency = 2 tCK1, I/O’s DOUT A0 DOUT A1 Must be Hi-Z before the Write Command CAS latency = 3 DOUT A0 tCK2, I/O’s : “H” or “L” V54C333322V Rev. 2.0 May 2000 15 V54C333322V MOSEL VITELIC 5. Burst Write Operation (Burst Length = 4, CAS latency = 2, 3) T0 T1 T2 T3 T4 T5 T6 T7 T8 CLK COMMAND NOP I/O’s WRITE A DIN A0 NOP NOP NOP DIN A1 DIN A2 DIN A3 The first data element and the Write are registered on the same clock edge. NOP NOP NOP NOP don’t care Extra data is ignored after termination of a Burst. 6.1 Write Interrupted by a Write (Burst Length = 4, CAS latency = 2, 3) T0 T1 T2 WRITE A WRITE B T3 T4 T5 T6 T7 T8 CLK COMMAND NOP NOP NOP NOP DIN B1 DIN B2 DIN B3 1 Clk Interval I/O’s V54C333322V Rev. 2.0 May 2000 DIN A0 DIN B0 16 NOP NOP NOP V54C333322V MOSEL VITELIC 6.2 Write Interrupted by a Read (Burst Length = 4, CAS latency = 2, 3) T0 T1 T2 WRITE A READ B T3 T4 T5 T6 T7 T8 CLK COMMAND NOP CAS latency = 2 tCK2, I/O’s CAS latency = 3 tCK3, I/O’s DIN A0 don’t care DIN A0 don’t care NOP NOP NOP DOUT B0 don’t care NOP NOP DOUT B1 DOUT B2 DOUT B3 DOUT B0 DOUT B1 DOUT B2 NOP DOUT B3 Input data must be removed from the I/O’s at least one clock cycle before the Read dataAPpears on the outputs to avoid data contention. 7. Burst Write with Auto-Precharge Burst Length = 2, CAS latency = 2, 3) T0 T1 T2 T3 T4 T5 T6 T7 T8 CLK COMMAND BANK A ACTIVE NOP NOP WRITE A NOP Auto-Precharge NOP tWR CAS latency = 2 I/O’s DIN A0 DIN A1 tWR CAS latency = 3 I/O’s DIN A0 DIN A1 NOP NOP tRP * tRP * * Begin Autoprecharge Bank can be reactivated after trp V54C333322V Rev. 2.0 May 2000 17 NOP V54C333322V MOSEL VITELIC 7.2 Burst Read with Auto-Precharge Burst Length = 4, CAS latency = 1, 2, 3) T0 T1 T2 T3 T4 T5 T6 T7 T8 CLK COMMAND READ A CAS latency = 2 tCK2, I/O’s CAS latency = 3 tCK3, I/O’s NOP NOP DOUT A0 NOP NOP * DOUT A1 NOP * NOP NOP t RP DOUT A2 DOUT A0 NOP DOUT A1 DOUT A3 t RP DOUT A2 DOUT A3 * Begin Autoprecharge Bank can be reactivated after tRP V54C333322V Rev. 2.0 May 2000 18 V54C333322V MOSEL VITELIC 8.1 Termination of a Full Page Burst Read Operation (CAS latency = 2, 3) T0 T1 T2 T3 T4 T5 T6 T7 T8 CLK COMMAND READ A NOP CAS latency = 2 tCK2, I/O’s NOP NOP Burst Stop DOUT A0 DOUT A1 DOUT A2 DOUT A3 DOUT A0 DOUT A1 DOUT A2 CAS latency = 3 tCK3, I/O’s NOP NOP NOP NOP DOUT A3 The burst ends after a delay equal to the CAS latency. 8.2 Termination of a Full Page Burst Write Operation (CAS latency = 2, 3) T0 T1 T2 T3 T4 T5 T6 T7 T8 CLK COMMAND NOP WRITE A NOP NOP DIN A1 DIN A2 Burst Stop NOP CAS latency = 2,3 I/O’s DIN A0 don’t care Input data for the Write is masked. V54C333322V Rev. 2.0 May 2000 19 NOP NOP NOP V54C333322V MOSEL VITELIC Package Diagram 100-pin TQFP V54C333322V Rev. 2.0 May 2000 20 MOSEL VITELIC WORLDWIDE OFFICES V54C333322V U.S.A. TAIWAN SINGAPORE UK & IRELAND 3910 NORTH FIRST STREET SAN JOSE, CA 95134 PHONE: 408-433-6000 FAX: 408-433-0952 7F, NO. 102 MIN-CHUAN E. ROAD, SEC. 3 TAIPEI PHONE: 886-2-2545-1213 FAX: 886-2-2545-1209 10 ANSON ROAD #23-13 INTERNATIONAL PLAZA SINGAPORE 079903 PHONE: 65-3231801 FAX: 65-3237013 NO 19 LI HSIN RD. SCIENCE BASED IND. PARK HSIN CHU, TAIWAN, R.O.C. PHONE: 886-3-579-5888 FAX: 886-3-566-5888 JAPAN SUITE 50, GROVEWOOD BUSINESS CENTRE STRATHCLYDE BUSINESS PARK BELLSHILL, LANARKSHIRE, SCOTLAND, ML4 3NQ PHONE: 01698-748515 FAX: 01698-748516 HONG KONG 19 DAI FU STREET TAIPO INDUSTRIAL ESTATE TAIPO, NT, HONG KONG PHONE: 852-2666-3307 FAX: 852-2770-8011 WBG MARIVE WEST 25F 6, NAKASE 2-CHOME MIHAMA-KU, CHIBA-SHI CHIBA 261-7125 PHONE: 81-43-299-6000 FAX: 81-43-299-6555 GERMANY (CONTINENTAL EUROPE & ISRAEL) 71083 HERRENBERG BENZSTR. 32 GERMANY PHONE: +49 7032 2796-0 FAX: +49 7032 2796 22 U.S. SALES OFFICES NORTHWESTERN SOUTHWESTERN 3910 NORTH FIRST STREET SAN JOSE, CA 95134 PHONE: 408-433-6000 FAX: 408-433-0952 302 N. EL CAMINO REAL #200 SAN CLEMENTE, CA 92672 PHONE: 949-361-7873 FAX: 949-361-7807 © Copyright 2000, MOSEL VITELIC Inc. The information in this document is subject to change without notice. MOSEL VITELIC makes no commitment to update or keep current the information contained in this document. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of MOSEL-VITELIC. MOSEL VITELIC CENTRAL, NORTHEASTERN & SOUTHEASTERN 604 FIELDWOOD CIRCLE RICHARDSON, TX 75081 PHONE: 972-690-1402 FAX: 972-690-0341 5/00 Printed in U.S.A. MOSEL VITELIC subjects its products to normal quality control sampling techniques which are intended to provide an assurance of high quality products suitable for usual commercial applications. MOSEL VITELIC does not do testing appropriate to provide 100% product quality assurance and does not assume any liability for consequential or incidental arising from any use of its products. If such products are to be used in applications in which personal injury might occur from failure, purchaser must do its own quality assurance testing appropriate to such applications. 3910 N. First Street, San Jose, CA 95134-1501 Ph: (408) 433-6000 Fax: (408) 433-0952 Tlx: 371-9461