ETC HYB39S64160BT-6

HYB39S64160A/BT-5.5/-6/-7
64MBit Synchronous DRAM
4M x 16 MBit Synchronous DRAM
for High Speed Graphics Applications
•
High Performance:
•
full page(optional) for sequencial wrap
around
•
Multiple Burst Read with Single Write
Operation
•
Automatic
Command
-5.5
-6
-7
Units
fCKmax @ CL=3
183
166
143
MHz
tCK3
5.5
6
7
ns
tAC3
4.5
5
5.5
ns
•
Data Mask for Read / Write control
fCKmax @ CL=2
133
125
115
MHz
•
Dual Data Mask for byte control
tCK2
7.5
8
9
ns
•
Auto Refresh (CBR) and Self Refresh
ns
•
Suspend Mode and Power Down Mode
•
4096 refresh cycles / 64 ms
•
Latency 2 @ 133 MHz
•
Latency 3 @ 183 MHz
•
Random Column Address every CLK
( 1-N Rule)
•
Single 3.3V +/- 0.3V Power Supply
•
LVTTL Interface
•
Plastic Packages:
P-TSOPII-54 400mil width
tAC2
5.4
6
6
•
Fully Synchronous to Positive Clock Edge
•
0 to 70 °C operating temperature
•
Dual Banks controlled by A11 ( Bank Select)
•
Programmable CAS Latency : 2, 3
•
Programmable Wrap Sequence : Sequential
or Interleave
•
Programmable Burst Length: 1, 2, 4, 8
and
Controlled
Precharge
The HYB39S64160A/BT-5.5/-6/-7 are high speed dual bank Synchronous DRAM’s based on
INFINEON 0.25µm (A1-die) and 0.2µm (B-die) process and organized as 4 banks x 1Mb x 16.
These synchronous devices achieve high speed data transfer rates up to 183 MHz by employing a
chip architecture that prefetches multiple bits and then synchronizes the output data to a system
clock. The chip is fabricated with INFINEON’ advanced 16MBit DRAM process technology.
The device is designed to comply with all JEDEC standards set for synchronous DRAM products,
both electrically and mechanically. All of the control, address, data input and output circuits are
synchronized with the positive edge of an externally supplied clock.
Operating the two memory banks in an interleaved fashion allows random access operation to occur
at higher rate than is possible with standard DRAMs. A sequential and gapless data rate of up to 183
MHz is possible depending on burst length, CAS latency and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are supported. These devices operate with a single
3.3V +/- 0.3V power supply and are available in TSOPII packages.
These Synchronous DRAM devices are available with LV-TTL interfaces.
INFINEON Technologies
1
7.99
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Ordering Information
Type
Package
Description
Die
HYB 39S64160AT-5.5
P-TSOPII-54 (400mil)
183MHz 4B x 1Mb x 16 SDRAM
A1-die
HYB 39S64160AT-6
P-TSOPII-54 (400mil)
166MHz 4B x 1Mb x 16 SDRAM
A1-die
HYB 39S64160AT-7
P-TSOPII-54 (400mil)
143MHz 4B x 1Mb x 16 SDRAM A1-die
HYB 39S64160BT-5.5
P-TSOPII-54 (400mil)
183MHz 4B x 1Mb x 16 SDRAM
B-die
HYB 39S64160BT-6
P-TSOPII-54 (400mil)
166MHz 4B x 1Mb x 16 SDRAM
B-die
HYB 39S64160BT-7
P-TSOPII-54 (400mil)
143MHz 4B x 1Mb x 16 SDRAM B-die
LVTTL-version:
Pin Description and Pinouts:
CLK
Clock Input
DQ
Data Input /Output
CKE
Clock Enable
LDQM, UDQM
Data Mask
CS
Chip Select
Vdd
Power (+3.3V)
RAS
Row Address Strobe
Vss
Ground
CAS
Column Address Strobe
Vddq
Power for DQ’s (+ 3.3V)
WE
Write Enable
Vssq
Ground for DQ’s
A0-A11
Address Inputs
NC
not connected
BA0, BA1
Bank Select Inputs
VDD
DQ0
VDDQ
DQ1
DQ2
VSSQ
DQ3
DQ4
VDDQ
DQ5
DQ6
VSSQ
DQ7
VDD
LDQM
WE
CAS
RAS
CS
BA0
BA1
A10
A0
A1
A2
A3
VDD
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
VSS
DQ15
VSSQ
DQ14
DQ13
VDDQ
DQ12
DQ11
VSSQ
DQ10
DQ9
VDDQ
DQ8
VSS
NC)
UDQM
CLK
CKE
NC
A11
A9
A8
A7
A6
A5
A4
VSS
TSOPII-54 (10.16 mm x 22.22 mm, 0.8 mm pitch)
INFINEON Technologies
2
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Signal Pin Description
Pin
Type Signal Polarity
Function
CLK
Input
Pulse
CKE
Input
Level
Active
High
Activates the CLK signal when high and deactivates the CLK signal
when low, thereby initiates either the Power Down mode, Suspend
mode, or the Self Refresh mode.
CS
Input
Pulse
Active
Low
CS enables the command decoder when low and disables the command
decoder when high. When the command decoder is disabled, new
commands are ignored but previous operations continue.
RAS,
CAS, WE
Input
Pulse
Active
Low
When sampled at the positive rising edge of the clock, CAS, RAS, and
WE define the command to be executed by the SDRAM.
Positive The system clock input. All of the SDRAM inputs are sampled on the
Edge rising edge of the clock.
During a Bank Activate command cycle, A0-A11 defines the row
address (RA0-RA11) when sampled at the rising clock edge.
During a Read or Write command cycle, A0-An defines the column
address (CA0-CAn) when sampled at the rising clock edge.CAn
depends from the SDRAM organisation:
4M x 16 SDRAM CAn = CA7 (Page Length = 256 bits)
A0 - A11
Input
Level
—
In addition to the column address, A10(=AP) is used to invoke
autoprecharge operation at the end of the burst read or write cycle. If
A10 is high, autoprecharge is selected and BA0, BA1 defines the bank to
be precharged. If A10 is low, autoprecharge is disabled.
During a Precharge command cycle, A10 (=AP) is used in conjunction
with BA0 and BA1 to control which bank(s) to precharge. If A10 is high,
all four banks will be precharged regardless of the state of BA0 and BA1.
If A10 is low, then BA0 and BA1 are used to define which bank to
precharge.
BA0,BA1
Input
Level
—
Bank Select (BS) Inputs. Selects which bank is to be active.
DQx
Input
Output
Level
—
Data Input/Output pins operate in the same manner as on conventional
DRAMs.
DQM
LDQM
UDQM
Input
Pulse
Active
High
The Data Input/Output mask places the DQ buffers in a high impedance
state when sampled high. In Read mode, DQM has a latency of two
clock cycles and controls the output buffers like an output enable. In
Write mode, DQM has a latency of zero and operates as a word mask by
allowing input data to be written if it is low but blocks the write operation
if DQM is high.
One DQM input it present in x4 and x8 SDRAMs, LDQM and UDQM
controls the lower and upper bytes in x16 SDRAMs.
VDD,VSS Supply
Power and ground for the input buffers and the core logic.
VDDQ
VSSQ
Supply
—
—
Isolated power supply and ground for the output buffers to provide
improved noise immunity.
Vref
Input
Level
—
Reference voltage for SDRAM versions supporting SSTL interface
INFINEON Technologies
3
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Column Addresses
A0 - A7, AP, BA0, BA1
Row Addresses
A0 - A11, BA0, BA1
Column address
buffer
Row address
buffer
Bank 0
4096x256
x16 bit
Row decoder
Column decoder
Sense amplifier & I(O) bus
Memory array
Row decoder
Column decoder
Sense amplifier & I(O) bus
Column decoder
Sense amplifier & I(O) bus
Row decoder
Refresh Counter
Memory array
Bank 1
4096x256
x16 bit
Input buffer
Row decoder
Column decoder
Sense amplifier & I(O) bus
Column address
counter
Memory array
Bank 2
4096x256
x16 bit
Output buffer
Memory array
Bank 3
4096x256
x16 bit
Control logic & timing generator
Block Diagram for HYB39S64160A/BT (4 banks x 1Mb x 16 SDRAM)
INFINEON Technologies
4
DQML
DQMU
WE
CAS
RAS
CS
CKE
CLK
DQ0-DQ15
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Operation Definition
All of SDRAM operations are defined by states of control signals CS, RAS, CAS, WE, and DQM at
the positive edge of the clock. The following list shows the most important operation commands.
Operation
CS
RAS
CAS
WE
(L/U)DQM
Standby, Ignore RAS, CAS, WE and Address
H
X
X
X
X
Row Address Strobe and Activating a Bank
L
L
H
H
X
Column Address Strobe and Read Command
L
H
L
H
X
Column Address Strobe and Write Command
L
H
L
L
X
Precharge Command
L
L
H
L
X
Burst Stop Command
L
H
H
L
X
Self Refresh Entry
L
L
L
H
X
Mode Register Set Command
L
L
L
L
X
Write Enable/Output Enable
X
X
X
X
L
Write Inhibit/Output Disable
X
X
X
X
H
No Operation (NOP)
L
H
H
H
X
Mode Register
For application flexibility, a CAS latency, a burst length, and a burst sequence can be
programmed in the SDRAM mode register. The mode set operation must be done before any
activate command after the initial power up. Any content of the mode register can be altered by reexecuting the mode set command. Both banks must be in precharged state and CKE must be high
at least one clock before the mode set operation. After the mode register is set, a Standby or NOP
command is required. Low signals of RAS, CAS, and WE at the positive edge of the clock activate
the mode set operation. Address input data at this timing defines parameters to be set as shown in
the following table.
INFINEON Technologies
5
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Address Input for Mode Set (Mode Register Operation)
BA1 BA0 A11 A10 A9
A8
A7
A6
A5
A3
A4
A2
A0
A1
Address Bus (Ax)
Operation Mode
CAS Latency
Burst Length
BT
Mode Register (Mx)
Operation Mode
Burst Type
Mode
M3
Type
0
burst read /
burst write
0
Sequential
1
Interleave
0
burst read /
single write
BA1 BA0 M11 M10 M9 M8 M7
0
0
0
0
0
0
0
0
0
1
CAS Latency
M6 M5 M4
0
0
Burst Length
Length
Latency
M2 M1 M0
Sequential
Interleave
0
1
1
0
1
2
2
0
1
0
4
4
0
1
1
8
8
1
0
0
0
1
0
1
1
1
1
0
1
1
1
0
0
0
Reserved
0
0
1
Reserved
0
0
0
1
0
2
0
0
1
1
3
1
0
0
1
0
1
1
1
1
1
Reserved
Reserved
Reserved
Full Page*)
*) optional
SPS03409
INFINEON Technologies
6
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Power On and Initialization
The default power on state of the mode register is supplier specific and may be undefined.
The following power on and initialization sequence guarantees the device is preconditioned to each
users specific needs. Like a conventional DRAM, the Synchronous DRAM must be powered up and
initialized in a predefined manner.During power on, all VDD and VDDQ pins must be built up
simultaneously to the specified voltage when the input signals are held in the “NOP” state. The
power on voltage must not exceed VDD+0.3V on any of the input pins or VDD supplies. The CLK
signal must be started at the same time. After power on, an initial pause of 200 µs is required
followed by a precharge of both banks using the precharge command. To prevent data contention
on the DQ bus during power on, it is required that the DQM and CKE pins be held high during the
initial pause period. Once all banks have been precharged, the Mode Register Set Command must
be issued to initialize the Mode Register. A minimum of eight Auto Refresh cycles (CBR) are also
required.These may be done before or after programming the Mode Register. Failure to follow these
steps may lead to unpredictable start-up modes.
Programming the Mode Register
The Mode register designates the operation mode at the read or write cycle. This register is
divided into 4 fields. A Burst Length Field to set the length of the burst, an Addressing Selection bit
to program the column access sequence in a burst cycle (interleaved or sequential), a CAS Latency
Field to set the access time at clock cycle and a Operation mode field to differentiate between
normal operation (Burst read and burst Write) and a special Burst Read and Single Write mode. The
mode set operation must be done before any activate command after the initial power up. Any
content of the mode register can be altered by re-executing the mode set command. All banks must
be in precharged state and CKE must be high at least one clock before the mode set operation. After
the mode register is set, a Standby or NOP command is required. Low signals of RAS, CAS, and
WE at the positive edge of the clock activate the mode set operation. Address input data at this
timing defines parameters to be set as shown in the previous table.
Read and Write Operation
When RAS is low and both CAS and WE are high at the positive edge of the clock, a RAS cycle
starts. According to address data, a word line of the selected bank is activated and all of sense
amplifiers associated to the wordline are set. A CAS cycle is triggered by setting RAS high and CAS
low at a clock timing after a necessary delay, tRCD, from the RAS timing. WE is used to define either
a read (WE = H) or a write (WE = L) at this stage.
SDRAM provides a wide variety of fast access modes. In a single CAS cycle, serial data read
or write operations are allowed at up to a 133 MHz data rate. The numbers of serial data bits are the
burst length programmed at the mode set operation, i.e., one of 1, 2, 4, 8 and full page, where full
page is an optional feature in this device. Column addresses are segmented by the burst length and
serial data accesses are done within this boundary. The first column address to be accessed is
supplied at the CAS timing and the subsequent addresses are generated automatically by the
programmed burst length and its sequence. For example, in a burst length of 8 with interleave
sequence, if the first address is ‘2’, then the rest of the burst sequence is 3, 0, 1, 6, 7, 4, and 5.
Full page burst operation is only possible using the sequential burst type and page length is a
function of the I/O organisation and column addressing. Full page burst operation do not self
terminate once the burst length has been reached. In other words, unlike burst length of 2, 3 or 8,
full page burst continues until it is terminated using another command.
INFINEON Technologies
7
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Similar to the page mode of conventional DRAM’s, burst read or write accesses on any column
address are possible once the RAS cycle latches the sense amplifiers. The maximum tRAS or the
refresh interval time limits the number of random column accesses. A new burst access can be
done even before the previous burst ends. The interrupt operation at every clock cycle is supported.
When the previous burst is interrupted, the remaining addresses are overridden by the new address
with the full burst length. An interrupt which accompanies an operation change from a read to a write
is possible by exploiting DQM to avoid bus contention.
When two or more banks are activated sequentially, interleaved bank read or write operations
are possible. With the programmed burst length, alternate access and precharge operations on two
or more banks can realize fast serial data access modes among many different pages. Once two or
more banks are activated, column to column interleave operation can be done between different
pages.
Burst Length and Sequence:
Burst Starting Address
Length
(A2 A1 A0)
Sequential Burst Addressing
(decimal)
Interleave Burst Addressing
(decimal)
2
xx0
xx1
0, 1
1, 0
0, 1
1, 0
4
x00
x01
x10
x11
0, 1, 2, 3
1, 2, 3, 0
2, 3, 0, 1
3, 0, 1, 2
0, 1, 2, 3
1, 0, 3, 2
2, 3, 0, 1
3, 2, 1, 0
8
000
001
010
011
100
101
110
111
Full
Page
nnn
0
1
2
3
4
5
6
7
1
2
3
4
5
6
7
0
2
3
4
5
6
7
0
1
3
4
5
6
7
0
1
2
4
5
6
7
0
1
2
3
5
6
7
0
1
2
3
4
6
7
0
1
2
3
4
5
Cn, Cn+1, Cn+2,.....
7
0
1
2
3
4
5
6
0
1
2
3
4
5
6
7
1
0
3
2
5
4
7
6
2
3
0
1
6
7
4
5
3
2
1
0
7
6
5
4
4
5
6
7
0
1
2
3
5
4
7
6
1
0
3
2
6
7
4
5
2
3
0
1
7
6
5
4
3
2
1
0
not supported
(optional)
Refresh Mode
SDRAM has two refresh modes, Auto Refresh and Self Refresh. Auto Refresh is similar to the
CAS -before-RAS refresh of conventional DRAMs. All of banks must be precharged before applying
any refresh mode. An on-chip address counter increments the word and the bank addresses and no
bank information is required for both refresh modes.
The chip enters the Auto Refresh mode, when RAS and CAS are held low and CKE and WE
are held high at a clock timing. The mode restores word line after the refresh and no external
precharge command is necessary. A minimum tRC time is required between two automatic
refreshes in a burst refresh mode. The same rule applies to any access command after the
automatic refresh operation.
INFINEON Technologies
8
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
The chip has an on-chip timer and the Self Refresh mode is available. It enters the mode when
RAS, CAS, and CKE are low and WE is high at a clock timing. All of external control signals
including the clock are disabled. Returning CKE to high enables the clock and initiates the refresh
exit operation. After the exit command, at least one tRC delay is required prior to any access
command.
DQM Function
DQM has two functions for data I/O read and write operations. During reads, when it turns to
„high“ at a clock timing, data outputs are disabled and become high impedance after two clock delay
(DQM Data Disable Latency tDQZ). It also provides a data mask function for writes. When DQM is
activated, the write operation at the next clock is prohibited (DQM Write Mask Latency tDQW = zero
clocks).
Suspend Mode
During normal access mode, CKE is held high enabling the clock. When CKE is low, it freezes
the internal clock and extends data read and write operations. One clock delay is required for mode
entry and exit (Clock Suspend Latency tCSL).
Power Down
In order to reduce standby power consumption, a power down mode is available. All banks
must be precharged and the necessary Precharge delay (trp) must occur before the SDRAM can
enter the Power Down mode. Once the Power Down mode is initiated by holding CKE low, all of the
receiver circuits except CLK and CKE are gated off. The Power Down mode does not perform any
refresh operations, therefore the device can’t remain in Power Down mode longer than the Refresh
period (tref) of the device. Exit from this mode is performed by taking CKE „high“. One clock delay
is required for mode entry and exit.
Auto Precharge
Two methods are available to precharge SDRAMs. In an automatic precharge mode, the CAS
timing accepts one extra address, CA10, to determine whether the chip restores or not after the
operation. If CA10 is high when a Read Command is issued, the Read with Auto-Precharge
function is initiated. The SDRAM automatically enters the precharge operation one clock before the
last data out for CAS latencies 2 and two clocks for CAS latencies 3. If CAS10 is high when a Write
Command is issued, the Write with Auto-Precharge function is initiated. The SDRAM
automatically enters the precharge operation on clock after the last data in.
Precharge Command
There is also a separate precharge command available. When RAS and WE are low and CAS is
high at a clock timing, it triggers the precharge operation. Three address bits, BA0, BA1 and A10 are
used to define banks as shown in the following list. The precharge command can be imposed one
clock before the last data out for CAS latency = 2 and two clocks before the last data out for CAS
latency = 3. Writes require a time delay twr from the last data out to apply the precharge command.
INFINEON Technologies
9
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Bank Selection by Address Bits :
A10
BA0 BA1
0
0
0
Bank 0
0
0
1
Bank 1
0
1
0
Bank 2
0
1
1
Bank 3
1
x
x
all Banks
Burst Termination
Once a burst read or write operation has been initiated, there are several methods in which to
terminate the burst operation prematurely. These methods include using another Read or Write
Command to interrupt an existing burst operation, use a Precharge Command to interrupt a burst
cycle and close the active bank, or using the Burst Stop Command to terminate the existing burst
operation but leave the bank open for future Read or Write Commands to the same page of the
active bank. When interrupting a burst with another Read or Write Command care must be taken to
avoid DQ contention. The Burst Stop Command, however, has the fewest restrictions making it the
easiest method to use when terminating a burst operation before it has been completed. If a Burst
Stop command is issued during a burst write operation, then any residual data from the burst write
cycle will be ignored. Data that is presented on the DQ pins before the Burst Stop Command is
registered will be written to the memory.
INFINEON Technologies
10
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Absolute Maximum Ratings
Operating temperature range......................................................................................... 0 to + 70 °C
Storage temperature range..................................................................................... – 55 to + 150 °C
Input/output voltage .............................................................................. – 0.5 to min(Vcc+0.5, 4.6) V
Power supply voltage VDD / VDDQ.......................................................................... – 1.0 to + 4.6 V
Power Dissipation............................................. ..........................................................................1 W
Data out current (short circuit) ................................................................................................ 50 mA
Note: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent
damage of the device. Exposure to absolute maximum rating conditions for extended periods
may affect device reliability.
Recommended Operation and Characteristics :
TA = 0 to 70 °C; VSS = 0 V; VDD,VDDQ = 3.3 V ± 0.3 V
Parameter
Symbol
Limit Values
min.
Unit Notes
max.
Input high voltage
VIH
2.0
Vdd+0.3
V
1, 2
Input low voltage
VIL
– 0.3
0.8
V
1, 2
Output high voltage (IOUT = – 4.0 mA)
VOH
2.4
–
V
Output low voltage (IOUT =4.0 mA)
VOL
–
0.4
V
Input leakage current, any input
(0 V < VIN < Vddq, all other inputs = 0 V)
II(L)
–5
5
µA
Output leakage current
(DQ is disabled, 0 V < VOUT < Vdd)
IO(L)
–5
5
µA
Notes:
1. All voltages are referenced to VSS.
2. Vih may overshoot to Vdd + 2.0 V for pulse width of < 4ns with 3.3V. Vil may undershoot to
-2.0 V for pulse width < 4.0 ns with 3.3V. Pulse width measured at 50% points with amplitude measured peak
to DC reference.
Capacitance
TA = 0 to 70 °C; VDD = 3.3 V ± 0.3 V, f = 1 MHz
Parameter
Symbol
Values
min.
max.
Unit
Input capacitance (CLK)
CI1
2.5
3.5
pF
Input capacitance
CI2
2.5
3.8
pF
CIO
4.0
6.0
pF
(A0-A12, BA0,BA1,RAS, CAS, WE, CS, CKE, DQM)
Input / Output capacitance (DQ)
INFINEON Technologies
11
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Operating Currents (TA = 0 to 70oC, VCC = 3.3V ± 0.3V
(Recommended Operating Conditions unless otherwise noted)
Parameter & Test Condition
Symb.
-5.5
-6
-7
Note
max.
ICC1
OPERATING CURRENT
trc=trcmin., tck=tckmin.
Ouputs open, Burst Length = 4, CL=3
All banks operated in random access,
all banks operated in ping-pong manner
to maximize gapless data access
PRECHARGE STANDBY CURRENT
in Power Down Mode
CS =VIH (min.), CKE<=Vil(max)
PRECHARGE STANDBY CURRENT
in Non-Power Down Mode
CS = VIH (min.), CKE>=Vih(min)
160
150
145
mA
3
ICC2P
2
2
2
mA
3
tck = Infinity
ICC2PS
1
1
1
mA
3
tck = min.
ICC2N
55
50
45
mA
3
ICC2NS
5
5
5
mA
3
tck = min.
tck = Infinity
NO OPERATING CURRENT
CKE>=VIH(min.)
ICC3N
55
50
45
mA
3
tck = min., CS = VIH(min),
active state ( max. 4 banks)
CKE<=VIL(max.)
ICC3P
8
8
8
mA
3
140
130
120
BURST OPERATING CURRENT
tck = min.,
Read command cycling
ICC4
AUTO REFRESH CURRENT
tck = min.,
Auto Refresh command cycling
ICC5
160
150
145
mA
3
SELF REFRESH CURRENT
Self Refresh Mode, CKE=0.2V
ICC6
1
1
1
mA
3
3,4
mA
Notes:
3. These parameters depend on the cycle rate and these values are measured at the maximum specified
operation frequency. Input signals are changed once during tck, excepts for ICC6 and for standby currents
when tck=infinity.
4. These parameters are measured with continuous data stream during read access and all DQ toggling. CL=3
and BL=4 is assumed and the VDDQ current is excluded.
INFINEON Technologies
12
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
AC Characteristics 1)2)
TA = 0 to 70 °C; VSS = 0 V; VCC = 3.3 V ± 0.3 V, tT = 1 ns
Parameter
Limit Values
Symbol
-5.5
Unit
-6
-7
min
max
min
max
Clock and Clock Enable
Clock Cycle Time
CAS Latency = 3 tCK
CAS Latency = 2
5.5
7.5
–
–
6
8
–
–
7
9
–
–
ns
ns
CAS Latency = 3 tCK
CAS Latency = 2
–
–
183
133
–
–
166
125
–
–
143
115
Access Time from Clock
CAS Latency = 3 tAC
CAS Latency = 2
–
–
4.5
5.4
–
–
5
6
–
–
5
6
ns
ns
Clock High Pulse Width
tCH
2
–
2
–
2.5
–
ns
Clock Low Pulse Width
tCL
2
–
2
–
2.5
–
ns
Transition time
tT
0.5
10
0.5
10
0.5
10
ns
Input Setup Time
tIS
1.5
–
2
–
2
–
ns
4
Input Hold Time
tIH
1
–
1
–
1
–
ns
4
CKE Setup Time
tCKS
1.5
–
2
–
2
–
ns
4
CKE Hold Time
tCKH
1
–
1
–
1
–
ns
4
Mode Register Set-up time
tRSC
11
–
12
–
24
–
ns
Power Down Mode Entry Time
tSB
0
5.5
0
6
0
7
ns
Row to Column Delay Time
tRCD
15
–
16
–
18
–
ns
5
Row Precharge Time
tRP
15
–
16
–
18
–
ns
5
Row Active Time
tRAS
33
–
36
100k
42
100k
ns
5
Row Cycle Time
tRC
49.5
54
–
63
–
ns
5
Activate(a) to Activate(b)
Command period
tRRD
11
12
–
14
–
ns
Clock Frequency
MHz
MHz
2,
3
Setup and Hold Times
Common Parameters
INFINEON Technologies
13
–
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Parameter
Limit Values
Symbol
-5.5
Unit
-6
-7
min
max
min
max
tCCD
1
–
1
–
1
–
CLK
Refresh Period
(4096 cycles)
tREF
–
64
–
64
–
64
ms
Self Refresh Exit Time
tSREX
10
–
10
Data Out Hold Time
tOH
2
–
2
–
2.5
–
ns
Data Out to Low Impedance Time
tLZ
0
–
0
–
0
–
ns
Data Out to High Impedance Time
tHZ
2
5.5
2
6
2
7
ns
DQM Data Out Disable Latency
tDQZ
–
2
–
2
–
2
CLK
Write Recovery Time
tWR
2
–
2
–
2
–
CLK
DQM Write Mask Latency
tDQW
0
–
0
–
0
–
CLK
Write Latency
tWL
0
–
0
–
0
–
CLK
CAS(a) to CAS(b) Command
period
Refresh Cycle
10
ns
Read Cycle
Write Cycle
INFINEON Technologies
14
2
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Frequency vs. AC Parameter Relationship Table:
-5.5 -parts
CL
tRCD
tRP
tRC
tRAS
tRRD
tCCD
WL
tWR
183 MHz
3
3
3
9
6
2
1
0
2
133 MHz
2
2
2
7
5
2
1
0
2
CL
tRCD
tRP
tRC
tRAS
tRRD
tCCD
WL
tWR
166 MHz
3
3
3
9
6
2
1
0
2
125 MHz
2
2
2
7
5
2
1
0
2
CL
tRCD
tRP
tRC
tRAS
tRRD
tCCD
WL
tWR
143 MHz
3
3
3
9
6
2
1
0
2
115 MHz
2
2
2
7
5
2
1
0
2
-6 -parts
-7 -parts:
INFINEON Technologies
15
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Notes for AC Parameters:
1. For proper power-up see the operation section of this data sheet.
2. AC timing tests for LV-TTL versions have V il = 0.4 V and Vih = 2.4 V with the timing referenced to the 1.5 V
crossover point. The transition time is measured between V ih and Vil. All AC measurements assume tT=1ns
with the AC output load circuit shown in fig.1. Specified tac and toh parameters are measured with a 30 pF only,
without any resistive termination and with a input signal of 1V / ns edge rate between 0.8V and 2.0 V..
t CH
+Vtt
2.4 V
0.4 V
CLOCK
t CL
t SETUP
tT
50 Ω
Z = 50 Ω
Output
t HOLD
30 pF
INPUT
SPS03410
1.4 V
t AC
t LZ
t AC
I/O
t OH
50 pF
OUTPUT
1.4 V
t HZ
SPT03404
Measurement conditions for
tac and toh
fig.1
3. If clock rising time is longer than 1 ns, a time (t T/2 - 0.5) ns has to be added to this parameter.
4. If tT is longer than 1 ns, a time (tT -1) ns has to be added to this parameter.
5. These parameter account for the number of clock cycle and depend on the operating frequency of the clock,
as follows:
the number of clock cycle = specified value of timing period (counted in fractions as a whole number)
Self Refresh Exit is a synchronous operation and begins on the 2nd positive clock edge after CKE returns high.
Self Refresh Exit is not complete until a time period equal to tRC is satisfied once the Self Refresh Exit
command is registered.
INFINEON Technologies
16
HYB39S6416A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Package Outlines:
0.8
15˚±5˚
26x 0.8 = 20.8
3)
0.1 54x
0.5 ±0.1
11.76 ±0.2
0.2 M 54x
54
28
1 2.5 max
27
6 max
0.35 +0.1
-0.05
10.16 ±0.13 2)
0.15 +0.06
-0.03
1±0.05
15˚±5˚
0.1±0.05
Plastic Package P-TSOPII-54
(400 mil, 0.8 mm lead pitch)
Thin Small Outline Package, SMD
22.22 ±0.13 1)
GPX09039
Index Marking
1)
Does not include plastic or metal protrusion of 0.15 max per side
Does not include plastic protrusion of 0.25 max per side
3)
Does not include dambar protrusion of 0.13 max per side
2)
INFINEON Technologies
17
HYB39S64160A/BT-5.5/-6/-7
64MBit Synchronous DRAM
Data Sheet Change List:
8.7.1999
INFINEON Technologies
First Rev.
18
7.99