RF2140 2 3V DCS POWER AMPLIFIER Typical Applications • Commercial and Consumer Systems • 3V DCS1900 (PCS) Cellular Handsets • Portable Battery-Powered Equipment • 3V Dual-Band/Triple-Band Handsets • GPRS Compatible 2 POWER AMPLIFIERS • 3V DCS1800 (PCN) Cellular Handsets Product Description Optimum Technology Matching® Applied ü Si BJT Si Bi-CMOS 3.50 3.35 sq. GaAs HBT GaAs MESFET SiGe HBT Si CMOS 1.50 1.20 0.38 0.40 sq. R F2 17 4 1 1.50 sq. 2.00 4.20 sq. 3.95 0.28 0.80 0.13 t ALL SOLDER PAD TOLERANCES P0.05mm P ro du c The RF2140 is a high power, high efficiency power amplifier module offering high performance in GSM or GPRS applications. The device is manufactured on an advanced GaAs HBT process, and has been designed for use as the final RF amplifier in DCS1800/1900 hand held-digital cellular equipment and other applications in the 1700MHz to 2000MHz band. On-board power control provides over 65dB of control range with an analog voltage input, and provides power down with a logic “low” for standby operation. The device is self-contained with 50Ω input and the output can be easily matched to obtain optimum power and efficiency characteristics.The RF2140 can be used together with the RF2138 for dual-band operation. The device is packaged in an ultra-small ceramic package, minimizing the required board space. Package Style: MP16K01A Features 15 AT_EN 2 2F0 VCC2 16 ad ed VCC2 1 VCC2 GND2 • Single 2.7V to 4.8V Supply Voltage 14 13 U pg r 11 RF OUT GND1 4 10 RF OUT • 51% Efficiency • 1700MHz to 1950MHz Operation • Supports DCS1800 and PCS1900 9 NC 8 VCC 7 APC2 APC1 VCC1 S ee 6 Functional Block Diagram Rev A12 011031 • 27dB Gain with Analog Gain Control 12 RF OUT RF IN 3 5 • +33dBm Output Power at 3.5V Ordering Information RF2140 RF2140 PCBA 3V DCS Power Amplifier Fully Assembled Evaluation Board RF Micro Devices, Inc. 7628 Thorndike Road Greensboro, NC 27409, USA Tel (336) 664 1233 Fax (336) 664 0454 http://www.rfmd.com 2-129 RF2140 Parameter Rating Unit -0.5 to +6.0 -0.5 to +3.0 -0.5 to +3.0 1500 +13 50 10:1 -40 to +85 -55 to +150 VDC V V mA dBm % Caution! ESD sensitive device. RF Micro Devices believes the furnished information is correct and accurate at the time of this printing. However, RF Micro Devices reserves the right to make changes to its products without notice. RF Micro Devices does not assume responsibility for the use of the described product(s). °C °C Specification Min. Typ. Max. Unit +32 +31.5 +29.5 45 Recommended Input Power Range Output Noise Power Forward Isolation U pg r Second Harmonic Third Harmonic Fourth Harmonic Fifth Harmonic Sixth Harmonic All Other Non-Harmonic Spurious Input Impedance Input VSWR +5 Output Load VSWR Output Load Impedance 2-130 +9 -79 dBm -30 -35 -45 -50 -45 -45 -45 -36 dBm dBm dBc dBc dBc dBc dBc dBm ad ed Total Efficiency MHz MHz MHz dBm dBm dBm dBm dBm % % % % dBm -37 -40 -60 -65 -50 -50 -50 Temp=25 °C, VCC =3.5V, VAPC1,2 =2.6V, VAT_EN =2.6V, PIN =+6dBm, Freq=1710MHz to 1910MHz, 25% Duty Cycle, pulse width=1154µs See application schematic for tuning details. A different tuning is required. Temp=25 °C, VCC =3.5V, VAPC1,2 =2.6V Temp=+25 °C, VCC =3.2V, VAPC1,2 =2.6V Temp=+85 °C, VCC =3.2V, VAPC1,2 =2.6V Temp=25 °C, VCC =2.7V, VAPC1,2 =2.6V Temp=+85 °C, VCC =2.7V, VAPC1,2 =2.6V At POUT,MAX, VCC =3.5V At POUT,MAX, VCC =3.0V POUT =+20dBm POUT =+10dBm RBW=100kHz, 1805MHz to 1880MHz and 1930MHz to 1990MHz, POUT,MIN <POUT <POUT,MAX, PIN,MIN <PIN <PIN,MAX, VCC =3.0V to 5.0V VAPC1,2 =0.2V, PIN =+10dBm VAPC1,2 =0.2V, PIN =+6dBm Ω 50 2.2:1 3:1 10:1 4.5-j3.9 Condition R F2 17 Usable Frequency Range Maximum Output Power 1710 to 1785 1850 to 1910 1700 to 2000 +33 +32.8 +31.5 +31 +30 51 51 15 10 +7 ro du ct Operating Frequency Range P Overall S ee POWER AMPLIFIERS 2 Supply Voltage Power Control Voltage (VAPC) Enable Voltage (VAT_EN) DC Supply Current Input RF Power Duty Cycle at Max Power Output Load VSWR Operating Case Temperature Storage Temperature 4 Absolute Maximum Ratings Parameter Ω POUT,MAX-5dB<POUT <POUT,MAX POUT <POUT,MAX-5dB Spurious<-36dBm, VAPC1,2 =0.2V to 2.6V, RBW=100kHz Load Impedance presented at RF OUT pin Rev A12 011031 RF2140 Parameter Specification Min. Typ. Max. Unit Condition V Maximum POUT, Voltage supplied to the input Minimum POUT, Voltage supplied to the input For maximum isolation when VAPC is low For power down mode VAPC1,2 =0.2V to 2.6V, VAT_EN =2.6V, PIN =+10dBm POUT =-10dBm to +33dBm DC to 2MHz VAPC1,2 =2.6V VAPC1,2 =0V VAT_EN =2.6V, VAPC1,2 =0V VAT_EN =0V, VAPC1,2 =0V Power Control Power Control “OFF” Attenuator Enable “ON” Attenuator Enable “OFF” Power Control Range 2.6 0.2 2.5 0.2 62 0.5 2.6 0.5 68 Gain Control Slope APC Input Capacitance APC Input Current V V V dB 2.85 100 4.5 AT_EN Input Current Turn On/Off Time 10 5 10 500 10 100 dB/V pF mA µA µA µA ns 4.8 5.5 V V V Power Supply Power Supply Current 1.3 55 A mA µA µA S ee U pg r ad ed P ro du ct 1 1 295 10 10 Specifications Nominal operating limits, POUT <+33dBm With maximum output load VSWR 6:1, POUT <+33dBm DC Current at POUT,MAX Idle Current, PIN <-30dBm PIN <-30dBm, VAPC1,2 =0.2V PIN <-30dBm, VAPC1,2 =0.2V, Temp=+85 °C 4 3.5 2.7 R F2 17 Power Supply Voltage Rev A12 011031 2-131 2 POWER AMPLIFIERS Power Control “ON” RF2140 Function GND2 2 AT_EN 3 RF IN Description Interface Schematic Ground connection for the driver stage. Keep traces physically short and connect immediately to the ground plane for best performance. It is important for stability that this pin has it’s own vias to the groundplane, to minimize any common inductance. This pin is internally connected to the ground slug. Control input for the PIN diode. The purpose of the PIN diode is to attenuate the RF input drive level when the VAPC is low. This serves both to reduce the leakage through the device cause by self biasing when driving with high level at the RF input, as well as to maintain a good input match when the bias of the input stage is turned off. When this pin is “high” the PIN diode control is turned on. See the Theory of Operation for more details. RF Input. This is a 50Ω input, but the actual impedance depends on the interstage matching network connected to pin 5. An external DC blocking capacitor is required if this port is connected to a DC path to ground or a DC voltage. See pin 15. To PIN diode 2 kΩ AT_EN GND1 VCC1 RF IN PIN From Attn control circuit 6 APC1 4 VCC1 Ground connection for the pre-amplifier stage. Keep traces physically See pin 3. short and connect immediately to the ground plane for best performance. It is important for stability that this pin has it’s own vias to the groundplane, to minimize any common inductance. Power supply for the pre-amplifier stage and interstage matching. This See pin 3. pin forms the shunt inductance needed for proper tuning of the interstage match. Please refer to the application schematic for proper configuration, and note that position and value of the components are important. Power Control for the driver stage and pre-amplifier. When this pin is APC VCC "low," all circuits are shut off. A "low" is typically 0.5V or less at room temperature. A shunt bypass capacitor is required. During normal operation this pin is the power control. Control range varies from about 1.0V for -10dBm to 2.6V for +33dBm RF output power. The maximum power that can be achieved depends on the actual output matching; see the application information for more details. The maximum current into this pin is 5mA when VAPC1 =2.6V, and 0mA when VAPC =0V. R F2 17 5 10 RF OUT 11 12 13 14 2-132 ad ed APC2 VCC NC RF OUT RF OUT 2F0 VCC2 GND See pin 6. Power supply for the bias circuits. See pin 6. Not connected. Connect this pin to the ground plane for compatibility with future packages. RF Output and power supply for the output stage. Bias voltage for the final stage is provided through this wide output pin. An external matching network is required to provide the optimum load impedance. To RF Stages GND Power Control for the output stage. See pin 6 for more details. U pg r 7 8 9 GND 1 From Bias Stages ro du ct GND1 P 4 S ee POWER AMPLIFIERS 2 Pin 1 RF OUT From Bias GND Stages PCKG BASE Same as pin 10. Same as pin 10. Same as pin 10. Same as pin 10. Connection for the second harmonic trap. This pin is internally connected to the RF OUT pins. The bonding wire together with an external capacitor form a series resonator that should be tuned to the second harmonic frequency in order to increase efficiency and reduce spurious outputs. Same as pin 15. Same as pin 10. Rev A12 011031 RF2140 VCC2 GND Description Interface Schematic Power supply for the driver stage and interstage matching. This pin forms the shunt inductance needed for proper tuning of the interstage match. Please refer to the application schematic for proper configuration, and note that position and value of the components are important. Same as pin 15. VCC2 From Bias GND2 Stages Same as pin 15. 2 Ground connection for the output stage. This pad should be connected to the groundplane by vias directly under the device. A short path is required to obtain optimum performance, as well as to provide a good thermal path to the PCB for maximum heat dissipation. S ee U pg r ad ed P ro du ct R F2 17 4 16 Pkg Base Function VCC2 POWER AMPLIFIERS Pin 15 Rev A12 011031 2-133 RF2140 Theory of Operation and Application Information VCC RF IN 750 Ω 500 Ω 5 kΩ APC PIN From Bias Stages 2 kΩ R F2 17 4 AT_EN The current through the PIN diode is controlled by two signals: AT_EN and APC. The AT_EN signal allows current through the PIN diode and is an on/off function. The APC signal controls the amount of current through the PIN diode. Normally, the AT_EN signal will be derived from the VCO ENABLE signal available in most GSM handset designs. If maximum isolation is needed before the ramp-up, the AT_EN signal needs to be turned on before the RF power is applied to the device input. The current into this pin is not critical, and can be reduced to a few hundred micro amps with an external series resistor. Without the resistor, the pin will draw about 700µA. ad ed P ro du ct The amplifier operates in near Class C bias mode. The final stage is "deep AB", meaning the quiescent current is very low. As the RF drive is increased, the final stage self-biases, causing the bias point to shift up and, at full power, draws about 1500mA. The optimum load for the output stage is approximately 4.5Ω. This is the load at the output collector, and is created by the series inductance formed by the output bond wires, vias, and microstrip, and 2 shunt capacitors external to the part. The optimum load impedance at the RF Output pad is 4.5-j3.9Ω. With this match, a 50Ω terminal impedance is achieved. The input is internally matched to 50Ω with just a blocking capacitor needed. This data sheet defines the configuration for GSM operation. U pg r The input is DC coupled; thus, a blocking cap must be inserted in series. Also, the first stage bias may be adjusted by a resistive divider with high value resistors on this pin to VPC and ground. For nominal operation, however, no external adjustment is necessary as internal resistors set the bias point optimally. When the device is driven at maximum input power self biasing would occur. This results in less isolation than one would expect, and the maximum output power would be about -15dBm. If the drive power to the PA is turned on before the GSM ramp-up, higher isolation is required. In order to meet the GSM system specs under those conditions, a PIN diode attenuator connected to the input can be turned on. The figure below shows how the attenuator and its controls are connected. S ee POWER AMPLIFIERS 2 The RF2140 is a three-stage device with 28 dB gain at full power. Therefore, the drive required to fully saturate the output is +5dBm. Based upon HBT (Heterojunction Bipolar Transistor) technology, the part requires only a single positive 3V supply to operate to full specification. Power control is provided through a single pin interface, with a separate Power Down control pin. The final stage ground is achieved through the large pad in the middle of the backside of the package. First and second stage grounds are brought out through separate ground pins for isolation from the output. These grounds should be connected directly with vias to the PCB ground plane, and not connected with the output ground to form a so called “local ground plane” on the top layer of the PCB. The output is brought out through the wide output pad, and forms the RF output signal path. 2-134 Because of the inverting stage at the APC input, the current through the PIN diode is inverted from the APC voltage. Thus, when VAPC is high for maximum output power, the attenuator is turned off to obtain maximum drive level for the first RF stage. When VAPC is low for maximum isolation, the attenuator is be turned on to reduce the drive level and to avoid self-biasing. The PIN diode is dimensioned such that a low VAPC the impedance of the diode is about 50 Ohm. Since the input impedance of the first RF stage become very high when the bias is turned off, this topology will maintain a good input impedance over the entire VAPC control range. VCC1 and VCC2 provide supply voltage to the first and second stage, as well as provides some frequency selectivity to tune to the operating band. Essentially, Rev A12 011031 RF2140 the bias is fed to this pin through a short microstrip. A bypass capacitor sets the inductance seen by the part, so placement of the bypass cap can affect the frequency of the gain peak. This supply should be bypassed individually with 100pF capacitors before being combined with VCC for the output stage to prevent feedback and oscillations. To avoid excessively high currents it is important to control the VAPC when operating at supply voltages higher than 4.0V, such that the maximum output power is not exceeded. 2 4 P ro du ct The part will operate over a 3.0V to 5.0V range. Under nominal conditions, the power at 3.5V will be greater than +32dBm at +85°C. As the voltage is increased, however, the output power will increase. Thus, in a system design, the ALC (Automatic Level Control) Loop will back down the power to the desired level. This must occur during operation, or the device may be damaged from too much power dissipation. At 5.0V, over +36dBm may be produced; however, this level of power is not recommended, and can cause damage to the device. R F2 17 While the part is safe under CW operation, maximum power and reliability will be achieved under pulsed conditions. The data shown in this data sheet is based on a 12.5% duty cycle and a 600µs pulse, unless specified otherwise. POWER AMPLIFIERS The RF OUT pin provides the output power. Bias for the final stage is fed to this output line, and the feed must be capable of supporting the approximately 1.5A of current required. Care should be taken to keep the losses low in the bias feed and output components. A narrow microstrip line is recommended because DC losses in a bias choke will degrade efficiency and power. S ee U pg r ad ed The HBT breakdown voltage is >20V, so there is no issue with overvoltage. However, under worst-case conditions, with the RF drive at full power during transmit, and the output VSWR extremely high, a low load impedance at the collector of the output transistors can cause currents much higher than normal. Due to the bipolar nature of the devices, there is no limitation on the amount of current the device will sink, and the safe current densities could be exceeded. High current conditions are potentially dangerous to any RF device. High currents lead to high channel temperatures and may force early failures. The RF2140 includes temperature compensation circuits in the bias network to stabilize the RF transistors, thus limiting the current through the amplifier and protecting the devices from damage. The same mechanism works to compensate the currents due to ambient temperature variations. Rev A12 011031 2-135 RF2140 Application Schematic Instead of a stripline an inductor of ~6 nH can be used VCC 15pF Very close to pin 15/16 15 2F0 1.0 pF 14 Instead of a stripline an Quarter wave inductor can be length used 13 AT_EN AT_EN 2 12 3 11 RF IN RF IN RF OUT 4 9 NC 15 pF 15 pF VCC 1.0 pF Note 1 Distance between edge of device and capacitor is 0.080" Distance center to center of capacitors is 0.220" R F2 17 15 pF 8 VCC APC1 VCC1 7 APC2 6 15 pF RF OUT 10 5 50 Ω µstrip 5.1 pF Note 1 15 pF GND1 Distance between 3.9 Ω edge of device and capacitor is VCC 0.240" to improve the "off" isolation 15 pF 4 16 1 VCC2 GND2 VCC2 1 nF VCC2 2 POWER AMPLIFIERS VCC Note: All capacitors are standard 0402 multi layer chip Note 1: Using a hi-Q capacitor will increase efficiency slightly 15 pF ro du ct APC Internal Schematic VCC2 RF OUT ad ed P VCC1 RF IN 750 Ω U pg r 5k Ω APC2 VCC 200 Ω 320 Ω 2k Ω AT_EN S ee 2-136 VCC 500 Ω 500 Ω VCC APC1 APC1 2.5k Ω 2.5k Ω 1.5k Ω 1.5k Ω GND1 GND2 PKG BASE Rev A12 011031 RF2140 Evaluation Board Schematic (Download Bill of Materials from www.rfmd.com.) C6 1 nF 16 1 R3 0Ω C5 * 12pF 15 14 C7 3.3 µF 2 AT_EN 2 12 3 11 4 10 GND1 C20 3.3 µF C13 33 pF 8 C14 33 pF C16 1 nF C23** C3** C24** J2 RF OUT C4** 9 4 P1 P1-1 C15 33 pF C17 1 nF C18 3.3 µF P1-3 1 ENABL 2 GND 3 VCC ro du ct J3 VAPC package edge to inside C3 .050" NC APC1 VCC1 Capacitors are 0402. *Murata GRM36COG series ** Johanson 500R07F series All others are Panasonic ECU series 7 VCC 6 5 C11 33 pF APC2 R1 3.9 Ω C2 33 pF 50 Ω µstrip .150" RF OUT R F2 17 C1 33 pF C12 1 nF C8 1 nF Quarter wave length 13 RF IN J1 RF IN C9 33 pF C25 C10 * 0.9 pF 2F0 VCC2 VCC2 GND2 C21 1nF Schematic 2140400 Rev A Board 2140410 Rev A C19 3.3 µF VCC2 C22 1nF P1-3 P1-3 P1-3 C3 (pF) 5.1 C4 (pF) 1.8 C23 (pF) N/I C24 (pF) N/I PCS 3.9 1.2 0.5 0.6 C25 (pF) N/I P Band DCS S ee U pg r ad ed 0.5 Rev A12 011031 2-137 POWER AMPLIFIERS P1-1 RF2140 Evaluation Board Layout Board size 2.0” x 2.0” Board Thickness 0.014”; Board Material FR-4; Multi-Layer S ee U pg r ad ed P ro du ct R F2 17 4 POWER AMPLIFIERS 2 2-138 Rev A12 011031 RF2140 Typical Test Setup Power Supply V- S- S+ V+ POWER AMPLIFIERS 2 3dB 10dB/5W ro du ct Buffer x1 OpAmp Puls Generator Spectrum Analyzer R F2 17 4 RF Generator P A buffer amplifier is recommended because the current into the Vapc changes with voltage. As an alternative, the voltage may be monitored with an oscilloscope. U pg r ad ed Notes about testing the RF2140 The test setup shown above includes two attenuators. The 3dB pad at the input is to minimize the effects that the switching of the input impedance of the PA has on the signal generator. When Vapc is switched quickly, the resulting input impedance change can cause the signal generator to vary its output signal, either in output level or in frequency. Instead of an attenuator an isolator may also be used. The attenuator at the output is to prevent damage to the spectrum analyzer, and should be able to handle the power. S ee It is important not to exceed the rated supply current and output power. When testing the device at higher than nominal supply voltage, the VAPC should be adjusted to avoid the output power exceeding +36dBm. During load-pull testing at the output it is important to monitor the forward power through a directional coupler. The forward power should not exceed +36dBm, and VAPC needs to be adjusted accordingly. This simulates the behavior for the power control loop in this respect. To avoid damage, it is recommended to set the power supply to limiting the current during the burst, not to exceed the maximum current rating. Rev A12 011031 2-139 S ee U pg r ad ed P ro du ct R F2 17 4 POWER AMPLIFIERS RF2140 2 2-140 Rev A12 011031